## **AD8132\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 ## COMPARABLE PARTS - View a parametric search of comparable parts. ## **EVALUATION KITS** Universal Evaluation Board for Single Differential Amplifiers ### **DOCUMENTATION** ### **Application Notes** - AN-0990: Terminating a Differential Amplifier in Single-Ended Input Applications - AN-0992: Active Filter Evaluation Board for Differential Amplifiers - AN-1026: High Speed Differential ADC Driver Design Considerations - AN-1363: Meeting Biasing Requirements of Externally Biased RF/Microwave Amplifiers with Active Bias Controllers - AN-282: Fundamentals of Sampled Data Systems - AN-584: Using the AD813X Differential Amplifier - AN-589: Ways to Optimize the Performance of a Difference Amplifier - AN-649: Using the Analog Devices Active Filter Design Tool ### **Data Sheet** AD8132: Low-Cost, High Speed Differential Amplifier Data Sheet #### **User Guides** - UG-474: Evaluation Board for Differential Amplifiers Offered in 8-Lead SOIC Packages - UG-888: Evaluation Board for Differential Amplifiers Offered in 8-Lead MSOP Packages ### TOOLS AND SIMULATIONS $\Box$ AD8132 SPICE Macro-Model ## REFERENCE MATERIALS - #### **Product Selection Guide** - Amplifiers for Video Distribution - High Speed Amplifiers Selection Table #### **Tutorials** - MT-075: Differential Drivers for High Speed ADCs Overview - MT-076: Differential Driver Analysis - MT-218: Multiple Feedback Band-Pass Design Example ## DESIGN RESOURCES 🖵 - AD8132 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ### **DISCUSSIONS** View all AD8132 EngineerZone Discussions. ## SAMPLE AND BUY Visit the product page to see pricing options. ## TECHNICAL SUPPORT 🖳 Submit a technical question or find your regional support number. ### **DOCUMENT FEEDBACK** Submit feedback for this data sheet. This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified. ## **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|----| | Applications | 1 | | General Description | 1 | | Connection Diagram | 1 | | Revision History | 3 | | Specifications | 4 | | ±D <sub>IN</sub> to ±OUT Specifications | 4 | | V <sub>OCM</sub> to ±OUT Specifications | 5 | | ±D <sub>IN</sub> to ±OUT Specifications | 6 | | V <sub>OCM</sub> to ±OUT Specifications | 7 | | $\pm D_{IN}$ to $\pm OUT$ Specifications | 8 | | V <sub>OCM</sub> to ±OUT Specifications | 8 | | Absolute Maximum Ratings | 9 | | Thermal Resistance | 9 | | Maximum Power Dissipation | 9 | | ESD Caution | 9 | | Pin Configuration and Function Descriptions | 10 | | Typical Performance Characteristics | 11 | | Test Circuits | 20 | | Operational Description | 21 | | Definition of Terms | 21 | | Basic Circuit Operation | 21 | | Theory of Operation | 22 | | General Usage of the AD8132 | 22 | | Differential Amplifier Without Resistors (High Input | |-----------------------------------------------------------------| | Impedance Inverting Amplifier) | | Other $\beta 2 = 1$ Circuits | | Varying β2 | | $\beta 1 = 0$ | | Estimating the Output Noise Voltage | | Calculating Input Impedance of the Application Circuit 24 | | Input Common-Mode Voltage Range in Single-Supply Applications24 | | Setting the Output Common-Mode Voltage | | Driving a Capacitive Load | | Open-Loop Gain and Phase24 | | Layout, Grounding, and Bypassing | | Circuits | | Applications Information | | Analog-to-Digital Driver26 | | Balanced Cable Driver | | Transmit Equalizer | | Low-Pass Differential Filter | | High Common-Mode Output Impedance Amplifier 28 | | Full-Wave Rectifier | | Automotive Products | | Outline Dimensions | | Ordering Guide | ### **REVISION HISTORY** | 9/09—Rev. H to Rev. I | |-----------------------------------------------------------------------------------| | Changes to Figure 64 Caption2 | | 5/09—Rev. G to Rev. H | | Changes to Features Section, Applications Section, and Genera Description Section | | Changes to Table 1 | | Changes to Table 2 | | Changes to Table 3 | | Changes to Table 4 | | Added Automotive Products Section29 | | Changes to Ordering Guide30 | | 1/09—Rev. F to Rev. G | | Changes to Figure 7720 | | Updated Outline Dimensions29 | | 11/06—Rev. E to Rev. F | | Updated FormatUniversa | | Changes to Table 1 | | Changes to Table 4 | | Changes to Table 5 | | Changes to Ordering Guide2 | ### 11/05—Rev. D to Rev. E | Changes to Table 7, Thermal Resistance Section, Maximum Power Dissipation Section, and Figure 38 | |--------------------------------------------------------------------------------------------------| | Changes to Ordering Guide | | 12/04—Rev. C to Rev. D | | Changes to General Description1 | | Changes to Specifications2 | | Changes to Absolute Maximum Ratings8 | | Updated Outline Dimensions29 | | Changes to Ordering Guide29 | | 2/03—Rev. B to Rev. C | | Changes to Specifications2 | | Addition to Estimating the Output Noise Voltage Section15 $$ | | Updated Outline Dimensions21 | | 1/02—Rev. A to Rev. B | | Edits to Transmitter Equalizer Section18 | ## **SPECIFICATIONS** ### $\pm D_{\text{IN}}$ TO $\pm \text{OUT}$ SPECIFICATIONS At $T_A = 25^{\circ}$ C, $V_S = \pm 5$ V, $V_{OCM} = 0$ V, G = +1, $R_{L,dm} = 499 \Omega$ , $R_F = R_G = 348 \Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200 \Omega$ , $R_F = 1000 \Omega$ , $R_G = 499 \Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 1. | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|-------------------------------------------------------------------------------------------------------------|------|--------------|------|---------| | DYNAMIC PERFORMANCE | | | | | | | -3 dB Large Signal Bandwidth | $V_{OUT} = 2 V p-p$ | 300 | 350 | | MHz | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 280 | | | MHz | | | $V_{OUT} = 2 V p-p, G = +2$ | | 190 | | MHz | | -3 dB Small Signal Bandwidth | $V_{OUT} = 0.2 \text{ V p-p}$ | | 360 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | | 160 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_{OUT} = 0.2 \text{ V p-p}$ | | 90 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | | 50 | | MHz | | Slew Rate | $V_{OUT} = 2 V p-p$ | 1000 | 1200 | | V/µs | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 950 | | | V/µs | | Settling Time | $0.1\%$ , $V_{OUT} = 2 V p-p$ | | 15 | | ns | | Overdrive Recovery Time | $V_{IN} = 5 \text{ V to } 0 \text{ V step, } G = +2$ | | 5 | | ns | | NOISE/HARMONIC PERFORMANCE | · | | | | | | Second Harmonic | $V_{OUT} = 2 \text{ V p-p, 1 MHz, R}_{L, dm} = 800 \Omega$ | | <b>-96</b> | | dBc | | | $V_{OUT} = 2 V p-p$ , 5 MHz, $R_{L, dm} = 800 \Omega$ | | -83 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | <b>-73</b> | | dBc | | Third Harmonic | $V_{OUT} = 2 \text{ V p-p, 1 MHz, R}_{L,dm} = 800 \Omega$ | | -102 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L,dm} = 800 \Omega$ | | -98 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | -67 | | dBc | | IMD | 20 MHz, $R_{L,dm}$ = 800 Ω | | -76 | | dBc | | IP3 | 20 MHz, $R_{L,dm}$ = 800 Ω | | 40 | | dBm | | Input Voltage Noise (RTI) | f = 0.1 MHz to 100 MHz | | 8 | | nV/√Hz | | Input Current Noise | f = 0.1 MHz to 100 MHz | | 1.8 | | pA/√Hz | | Differential Gain Error | NTSC, $G = +2$ , $R_{L,dm} = 150 \Omega$ | | 0.01 | | % | | Differential Phase Error | NTSC, $G = +2$ , $R_{L,dm} = 150 \Omega$ | | 0.10 | | Degrees | | INPUT CHARACTERISTICS | | | | | | | Offset Voltage (RTI) | $V_{OS, dm} = V_{OUT, dm}/2; V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | | ±1.0 | ±3.5 | mV | | - | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±6 | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | 10 | | μV/°C | | Input Bias Current | T <sub>A</sub> = 25°C | | 3 | 7 | μA | | · | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | 8 | μA | | Input Resistance | Differential | | 12 | | MΩ | | · | Common mode | | 3.5 | | ΜΩ | | Input Capacitance | | | 1 | | рF | | Input Common-Mode Voltage | | | -4.7 to +3.0 | | V | | CMRR | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 1 \text{ V}$ ; resistors matched to 0.01% | | -70 | -60 | dB | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | -60 | dB | | OUTPUT CHARACTERISTICS | | | | | | | Output Voltage Swing | Maximum ΔV <sub>оυт</sub> ; single-ended output | | -3.6 to +3.6 | | V | | Output Current | | | +70 | | mA | | Output Balance Error | $\Delta V_{OUT, cm}/\Delta V_{OUT, dm}$ ; $\Delta V_{OUT, dm} = 1 \text{ V}$ | | -70 | | dB | ### $V_{\text{OCM}}$ TO $\pm \text{OUT}$ SPECIFICATIONS At $T_A = 25^{\circ}\text{C}$ , $V_S = \pm 5$ V, $V_{OCM} = 0$ V, G = +1, $R_{L,dm} = 499~\Omega$ , $R_F = R_G = 348~\Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200~\Omega$ , $R_F = 1000~\Omega$ , $R_G = 499~\Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 2. | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------------------------------------------------------|-------|------|-------|--------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | $\Delta V_{OCM} = 600 \text{ mV p-p}$ | | 210 | | MHz | | Slew Rate | $\Delta V_{OCM} = -1 V to +1 V$ | | 400 | | V/µs | | Input Voltage Noise (RTI) | f = 0.1 MHz to 100 MHz | | 12 | | nV/√Hz | | DC PERFORMANCE | | | | | | | Input Voltage Range | | | ±3.6 | | V | | Input Resistance | | | 50 | | kΩ | | Input Offset Voltage | $V_{OS, cm} = V_{OUT, cm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | | ±1.5 | ±7 | mV | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±9 | mV | | Input Bias Current | | | 0.5 | | μΑ | | V <sub>OCM</sub> CMRR | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1$ V; resistors matched to 0.01% | | -68 | | dB | | Gain | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 V$ | 0.985 | 1 | 1.015 | V/V | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 0.985 | | 1.015 | V/V | | POWER SUPPLY | | | | | | | Operating Range | | ±1.35 | | ±5.5 | V | | Quiescent Current | $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | 11 | 12 | 13 | mA | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 9 | | 14.5 | mA | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | 16 | | μΑ/°C | | Power Supply Rejection Ratio | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = \pm 1 V$ | | -70 | -60 | dB | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | -60 | dB | | OPERATING TEMPERATURE RANGE | | -40 | | +125 | °C | ### $\pm D_{\text{IN}}$ TO $\pm OUT$ SPECIFICATIONS At $T_A = 25^{\circ}\text{C}$ , $V_S = 5$ V, $V_{OCM} = 2.5$ V, G = +1, $R_{L,dm} = 499~\Omega$ , $R_F = R_G = 348~\Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200~\Omega$ , $R_F = 1000~\Omega$ , $R_G = 499~\Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 3. | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------------------------------------------------------|-----|------------|------|---------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Large Signal Bandwidth | $V_{OUT} = 2 V p-p$ | 250 | 300 | | MHz | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 240 | | | MHz | | | $V_{OUT} = 2 \text{ V p-p, G} = +2$ | | 180 | | MHz | | -3 dB Small Signal Bandwidth | $V_{OUT} = 0.2 \text{ V p-p}$ | | 360 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | | 155 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_{OUT} = 0.2 \text{ V p-p}$ | | 65 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | | 50 | | MHz | | Slew Rate | $V_{OUT} = 2 V p-p$ | 800 | 1000 | | V/µs | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 750 | | | V/µs | | Settling Time | $0.1\%$ , $V_{OUT} = 2 V p-p$ | | 20 | | ns | | Overdrive Recovery Time | $V_{IN} = 2.5 \text{ V to } 0 \text{ V step, } G = +2$ | | 5 | | ns | | NOISE/HARMONIC PERFORMANCE | | | | | | | Second Harmonic | $V_{OUT} = 2 \text{ V p-p, 1 MHz, R}_{L,dm} = 800 \Omega$ | | <b>-97</b> | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L,dm} = 800 \Omega$ | | -100 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | -74 | | dBc | | Third Harmonic | $V_{OUT} = 2 \text{ V p-p, 1 MHz, R}_{L, dm} = 800 \Omega$ | | -100 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, } R_{L,dm} = 800 \Omega$ | | -99 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | -67 | | dBc | | IMD | 20 MHz, $R_{L, dm}$ = 800 Ω | | -76 | | dBc | | IP3 | $20$ MHz, $R_{L,dm} = 800$ $Ω$ | | 40 | | dBm | | Input Voltage Noise (RTI) | f = 0.1 MHz to 100 MHz | | 8 | | nV/√Hz | | Input Current Noise | f = 0.1 MHz to 100 MHz | | 1.8 | | pA/√Hz | | Differential Gain Error | NTSC, $G = +2$ , $R_{L,dm} = 150 Ω$ | | 0.025 | | % | | Differential Phase Error | NTSC, $G = +2$ , $R_{L, dm} = 150 \Omega$ | | 0.15 | | Degrees | | INPUT CHARACTERISTICS | | | | | | | Offset Voltage (RTI) | $V_{OS, dm} = V_{OUT, dm}/2; V_{DIN+} = V_{DIN-} = V_{OCM} = 2.5 \text{ V}$ | | ±1.0 | ±3.5 | mV | | 3 . , | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±6 | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | 6 | | μV/°C | | Input Bias Current | T <sub>A</sub> = 25°C | | 3 | 7 | μA | | · | | | | 8 | μA | | Input Resistance | Differential AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | 10 | | ΜΩ | | <b>,</b> | Common-mode | | 3 | | ΜΩ | | Input Capacitance | | | 1 | | рF | | Input Common-Mode Voltage | | | 0.3 to 3.0 | | V | | CMRR | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 1$ V; resistors matched to 0.01% | | -70 | -60 | dB | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | -60 | dB | | OUTPUT CHARACTERISTICS | AD8132W only, Thin to Thax | | | | | | Output Voltage Swing | Maximum ΔV <sub>OUT</sub> ; single-ended output | | 1.0 to 4.0 | | V | | Output Current | | | 50 | | mA | | Output Balance Error | $\Delta V_{OUT, cm}/\Delta V_{OUT, dm}$ ; $\Delta V_{OUT, dm} = 1 \text{ V}$ | | -68 | | dB | ### $V_{\text{OCM}}$ TO $\pm \text{OUT}$ SPECIFICATIONS At $T_A = 25^{\circ}\text{C}$ , $V_S = 5$ V, $V_{OCM} = 2.5$ V, G = +1, $R_{L,dm} = 499$ $\Omega$ , $R_F = R_G = 348$ $\Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200$ $\Omega$ , $R_F = 1000$ $\Omega$ , $R_G = 499$ $\Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 4. | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------------|-------|--------| | DYNAMIC PERFORMANCE | | | | | | | −3 dB Bandwidth | $\Delta V_{OCM} = 600 \text{ mV p-p}$ | | 210 | | MHz | | Slew Rate | $\Delta V_{OCM} = 1.5 \text{ V to } 3.5 \text{ V}$ | | 340 | | V/µs | | Input Voltage Noise (RTI) | f = 0.1 MHz to 100 MHz | | 12 | | nV/√Hz | | DC PERFORMANCE | | | | | | | Input Voltage Range | | | 1.0 to 3.7 | | V | | Input Resistance | | | 30 | | kΩ | | Input Offset Voltage | $V_{OS, cm} = V_{OUT, cm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 2.5 \text{ V}$ | | ±5 | ±11 | mV | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±13 | mV | | Input Bias Current | | | 0.5 | | μΑ | | V <sub>OCM</sub> CMRR | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = 2.5 \text{ V} \pm 1 \text{ V}$ ; resistors matched to 0.01% | | -66 | | dB | | Gain | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = 2.5 \text{ V} \pm 1 \text{ V}$ | 0.985 | 1 | 1.015 | V/V | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 0.985 | | 1.015 | V/V | | POWER SUPPLY | | | | | | | Operating Range | | 2.7 | | 11 | V | | Quiescent Current | $V_{DIN+} = V_{DIN-} = V_{OCM} = 2.5 \text{ V}$ | 9.4 | 10.7 | 12 | mA | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | 6 | | 13 | mA | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | 10 | | μΑ/°C | | Power Supply Rejection Ratio | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = \pm 1 \text{ V}$ | | -70 | -60 | dB | | | AD8132W only, T <sub>MIN</sub> to T <sub>MAX</sub> | | | -60 | dB | | OPERATING TEMPERATURE RANGE | | -40 | | +125 | °C | ### $\pm D_{IN}$ TO $\pm OUT$ SPECIFICATIONS At $T_A = 25^{\circ}\text{C}$ , $V_S = 3$ V, $V_{OCM} = 1.5$ V, G = +1, $R_{L,dm} = 499~\Omega$ , $R_F = R_G = 348~\Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200~\Omega$ , $R_F = 1000~\Omega$ , $R_G = 499~\Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 5. | Parameter | Conditions | Min Typ | Max | Unit | |-------------------------------|---------------------------------------------------------------------------------------------------------------|------------|-----|------| | DYNAMIC PERFORMANCE | | | | | | –3 dB Large Signal Bandwidth | $V_{OUT} = 1 V p-p$ | 350 | | MHz | | | $V_{OUT} = 1 \text{ V p-p, G} = +2$ | 165 | | MHz | | –3 dB Small Signal Bandwidth | $V_{OUT} = 0.2 \text{ V p-p}$ | 350 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | 150 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_{OUT} = 0.2 \text{ V p-p}$ | 45 | | MHz | | | $V_{OUT} = 0.2 \text{ V p-p, G} = +2$ | 50 | | MHz | | NOISE/HARMONIC PERFORMANCE | | | | | | Second Harmonic | $V_{OUT} = 1 \text{ V p-p, 1 MHz, R}_{L,dm} = 800 \Omega$ | -100 | | dBc | | | $V_{OUT} = 1 \text{ V p-p, 5 MHz, R}_{L,dm} = 800 \Omega$ | -94 | | dBc | | | $V_{OUT} = 1 \text{ V p-p, } 20 \text{ MHz, } R_{L, dm} = 800 \Omega$ | <b>–77</b> | | dBc | | Third Harmonic | $V_{OUT} = 1 \text{ V p-p, 1 MHz, R}_{L,dm} = 800 \Omega$ | -90 | | dBc | | | $V_{OUT} = 1 \text{ V p-p, 5 MHz, } R_{L,dm} = 800 \Omega$ | -85 | | dBc | | | $V_{OUT} = 1 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | -66 | | dBc | | INPUT CHARACTERISTICS | | | | | | Offset Voltage (RTI) | $V_{OS, dm} = V_{OUT, dm}/2$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 1.5 \text{ V}$ | ±10 | | mV | | Input Bias Current | | 3 | | μΑ | | Input Common-Mode Voltage | | 0.3 to 1.0 | | V | | CMRR | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 0.5 \text{ V}$ ; resistors matched to 0.01% | -60 | | dB | ### **V<sub>OCM</sub> TO ±OUT SPECIFICATIONS** At $T_A = 25^{\circ}\text{C}$ , $V_S = 3$ V, $V_{OCM} = 1.5$ V, G = +1, $R_{L,dm} = 499~\Omega$ , $R_F = R_G = 348~\Omega$ , unless otherwise noted. For G = +2, $R_{L,dm} = 200~\Omega$ , $R_F = 1000~\Omega$ , $R_G = 499~\Omega$ . Refer to Figure 56 and Figure 57 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. #### Table 6. | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------------------------------------|-----|------|------|------| | DC PERFORMANCE | | | | | | | Input Offset Voltage | $V_{OS, cm} = V_{OUT, cm}; V_{DIN+} = V_{DIN-} = V_{OCM} = 1.5 \text{ V}$ | | ±7 | | mV | | Gain | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 0.5 \text{ V}$ | | 1 | | V/V | | POWER SUPPLY | | | | | | | Operating Range | | 2.7 | | 11 | V | | Quiescent Current | $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | | 7.25 | | mA | | Power Supply Rejection Ratio | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = \pm 0.5 \text{ V}$ | | -70 | | dB | | OPERATING TEMPERATURE RANGE | | -40 | | +125 | °C | ### **ABSOLUTE MAXIMUM RATINGS** Table 7. | Parameter | Rating | |-------------------------------------|-----------------| | Supply Voltage | ±5.5 V | | V <sub>OCM</sub> | ±V <sub>S</sub> | | Internal Power Dissipation | 250 mW | | Operating Temperature Range | −40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature (Soldering 10 sec) | 300°C | | Junction Temperature | 150°C | | | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, $\theta_{JA}$ is specified for the device soldered in a circuit board in still air. Table 8. | Package Type | θја | Unit | |----------------------|-----|------| | 8-Lead SOIC, 4-Layer | 121 | °C/W | | 8-Lead MSOP, 4-Layer | 142 | °C/W | #### **MAXIMUM POWER DISSIPATION** The maximum safe power dissipation in the AD8132 packages is limited by the associated rise in junction temperature ( $T_1$ ) on the die. At approximately 150°C, the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8132. Exceeding a junction temperature of 150°C for an extended period can result in changes in the silicon devices, potentially causing failure. The power dissipated in the package ( $P_D$ ) is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins ( $V_s$ ) times the quiescent current ( $I_s$ ). The load current consists of the differential and common-mode currents flowing to the load, as well as currents flowing through the external feedback networks and the internal common-mode feedback loop. The internal resistor tap used in the common-mode feedback loop places a 1 k $\Omega$ differential load on the output. Consider rms voltages and currents when dealing with ac signals. Airflow reduces $\theta_{JA}$ . In addition, more metal directly in contact with the package leads from metal traces through holes, ground, and power planes reduces the $\theta_{JA}$ . Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC ( $\theta_{JA} = 121^{\circ}\text{C/W}$ ) and 8-lead MSOP ( $\theta_{JA} = 142^{\circ}\text{C/W}$ ) packages on a JEDEC standard 4-layer board. $\theta_{JA}$ values are approximations. Figure 3. Maximum Power Dissipation vs. Ambient Temperature #### **ESD CAUTION** **ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS **Table 9. Pin Function Descriptions** | Pin No. | Mnemonic | Description | | | | | |---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | -IN | Negative Input. | | | | | | 2 | V <sub>OCM</sub> | oltage applied to this pin sets the common-mode output voltage with a ratio of 1:1. For example, 1 V dc on $_{\text{DCM}}$ sets the dc bias level on +OUT and -OUT to 1 V. | | | | | | 3 | V+ | Positive Supply Voltage. | | | | | | 4 | +OUT | Positive Output. Note that the voltage at $-D_{IN}$ is inverted at +OUT (see Figure 64). | | | | | | 5 | -OUT | Negative Output. Note that the voltage at $+D_{\mathbb{N}}$ is inverted at $-OUT$ (see Figure 64). | | | | | | 6 | V- | Negative Supply Voltage. | | | | | | 7 | NC | No Connect. | | | | | | 8 | +IN | Positive Input. | | | | | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. Small Signal Frequency Response (See Figure 56) Figure 6. 0.1 dB Flatness vs. Frequency; $C_F = 0$ pF (See Figure 56) Figure 7. 0.1 dB Flatness vs. Frequency; $C_F = 0.5 pF$ (See Figure 56) Figure 8. Large Signal Frequency Response; $C_F = 0$ pF (See Figure 56) Figure 9. Large Signal Frequency Response; $C_F = 0.5 pF$ (See Figure 56) Figure 10. Large Signal Frequency Response at Various Temperatures (See Figure 56) Figure 11. Large Signal Frequency Response vs. R<sub>F</sub> (See Figure 56) Figure 12. Closed-Loop Single-Ended $Z_{OUT}$ vs. Frequency; G = +1 (See Figure 56) Figure 13. Small Signal Frequency Response (See Figure 57) Figure 14. 0.1 dB Flatness vs. Frequency (See Figure 57) Figure 15. Large Signal Frequency Response (See Figure 57) Figure 16. Small Signal Frequency Response vs. R<sub>F</sub> (See Figure 57) Figure 17. Large Signal Frequency Response for Various Gains (See Figure 58) Figure 18. RTI Output Balance Error vs. Frequency (See Figure 59) Figure 19. Harmonic Distortion vs. Frequency, G = +1 (See Figure 62) Figure 20. Harmonic Distortion vs. Frequency, G = 1 (See Figure 62) Figure 21. Harmonic Distortion vs. Differential Output Voltage, G = 1 (See Figure 62) Figure 22. Harmonic Distortion vs. Differential Output Voltage, G = +1 (See Figure 62) Figure 23. Harmonic Distortion vs. Differential Output Voltage, G = +1 (See Figure 62) Figure 24. Harmonic Distortion vs. $R_{LOAD}$ , G = +1 (See Figure 62) Figure 25. Harmonic Distortion vs. $R_{LOAD}$ , G = +1 (See Figure 62) Figure 26. Harmonic Distortion vs. $R_{LOAD}$ , G = +1 (See Figure 62) Figure 27. Harmonic Distortion vs. Frequency, G = +2 (See Figure 63) Figure 28. Harmonic Distortion vs. Frequency, G = +2 (See Figure 63) Figure 29. Harmonic Distortion vs. Differential Output Voltage, G = +2 (See Figure 63) Figure 30. Harmonic Distortion vs. Differential Output Voltage, G = +2 (See Figure 63) Figure 31. Harmonic Distortion vs. $R_{LOAD}$ , G = +2 (See Figure 63) Figure 32. Harmonic Distortion vs. $R_{LOAD}$ , G = +2 (See Figure 63) Figure 33. Intermodulation Distortion, G = +1 Figure 34. Third-Order Intercept vs. Frequency, G = +1 Figure 35. Small Signal Transient Response, G = +1 Figure 36. Large Signal Transient Response, G = +1 Figure 37. Large Signal Transient Response, G = +1 Figure 38. Large Signal Transient Response, G = +1 Figure 39. Large Signal Transient Response, G = +1 Figure 40. Small Signal Transient Response, G = +2 Figure 41. Large Signal Transient Response, G = +2 Figure 42. Large Signal Transient Response, G = +2 Figure 43. Large Signal Transient Response, G = +2 Figure 44. 0.1% Settling Time Figure 45. Large Signal Transient Response for Various Capacitor Loads (See Figure 60) Figure 46. PSRR vs. Frequency Figure 47. CMRR vs. Frequency (See Figure 61) Figure 48. Vocm Gain Response Figure 49. Vocm Transient Response Figure 50. Vocm CMRR vs. Frequency Figure 51. Input Voltage Noise vs. Frequency Figure 52. Input Current Noise vs. Frequency Figure 53. Overdrive Recovery Figure 54. Supply Current vs. Temperature Figure 55. Differential Output Offset Voltage vs. Temperature ## **TEST CIRCUITS** Figure 56. Basic Test Circuit, G = +1 Figure 57. Basic Test Circuit, G = +2 Figure 58. Test Circuit for Various Gains $\begin{aligned} G &= +1 \colon R_F = R_G = 348\Omega, \ R_L = 249\Omega \ (R_{L,\ dm} = 498\Omega) \\ G &= +2 \colon R_F = 1000\Omega, \ R_G = 499\Omega, \ R_L = 100\Omega \ (R_{L,\ dm} = 200\Omega) \end{aligned}$ Figure 59. Test Circuit for Output Balance Figure 60. Test Circuit for Capacitor Load Drive Figure 61. CMRR Test Circuit Figure 62. Harmonic Distortion Test Circuit, G = +1, $R_{L,dm} = 800 \Omega$ Figure 63. Harmonic Distortion Test Circuit, G = +2, $R_{L,dm} = 800 \Omega$ ### OPERATIONAL DESCRIPTION #### **DEFINITION OF TERMS** ### **Differential Voltage** It is the difference between two node voltages. For example, the output differential voltage (or equivalently output differential mode voltage) is defined as $$V_{OUT, dm} = (V_{+OUT} - V_{-OUT})$$ where $V_{+OUT}$ and $V_{-OUT}$ refer to the voltages at the +OUT and -OUT terminals with respect to a common reference. ### Common-Mode Voltage It is the average of two node voltages. The output commonmode voltage is defined as $$V_{OUT, cm} = (V_{+OUT} + V_{-OUT})/2$$ Figure 64. Circuit Definitions ### **BASIC CIRCUIT OPERATION** One of the more useful and easy to understand ways to use the AD8132 is to provide two equal ratio feedback networks. To match the effect of parasitics, comprise these networks of two equal value feedback resistors ( $R_F$ ) and two equal value gain resistors ( $R_G$ ). This circuit is shown in Figure 64. Like a conventional op amp, the AD8132 has two differential inputs that can be driven with both differential mode input voltage ( $V_{\rm IN,\,dm}$ ) and common-mode input voltage ( $V_{\rm IN,\,cm}$ ). There is another input to consider ( $V_{\rm OCM}$ ) on the AD8132 that is not present on conventional op amps. $V_{\rm OCM}$ is completely separate from the previous inputs. There are two complementary outputs whose response can be defined by a differential mode output $(V_{OUT,\,dm})$ and a common-mode output $(V_{OUT,\,cm})$ . Table 10 shows the gain from any type of input to either type of output. Table 10. Differential and Common-Mode Gains | Input | V <sub>OUT, dm</sub> | V <sub>OUT, cm</sub> | |---------------------|--------------------------------|----------------------| | $V_{\text{IN, dm}}$ | R <sub>F</sub> /R <sub>G</sub> | 0 (by design) | | $V_{IN,cm}$ | 0 | 0 (by design) | | $V_{OCM}$ | 0 | 1 (by design) | As listed in Table 10, the differential output $(V_{\text{OUT, dm}})$ is equal to the differential input voltage $(V_{\text{IN, dm}})$ times $R_{\text{F}}/R_{\text{G}}$ . In this case, it does not matter if both differential inputs are driven, or only one output is driven and the other is tied to a reference voltage, such as ground. As seen from the two zero entries in the $V_{\text{OUT, dm}}$ column, neither of the common-mode inputs has any effect on this gain. The gain from $V_{\rm IN,\,dm}$ to $V_{\rm OUT,\,cm}$ is 0, and first-order, does not depend on the ratio matching of the feedback networks. The common-mode feedback loop within the AD8132 provides a corrective action to keep this gain term minimized. The term balance error describes the degree that this gain term differs from 0. The gain from $V_{\text{IN,cm}}$ to $V_{\text{OUT,dm}}$ directly depends on the matching of the feedback networks. The analogous term for this transfer function (used in conventional op amps) is common-mode rejection ratio (CMRR). Therefore, if it has a high CMRR, the feedback ratios must be well matched. The gain from $V_{\rm IN,\,cm}$ to $V_{\rm OUT,\,cm}$ is ideally 0 and is first-order independent of the feedback ratio matching. As in the case of $V_{\rm IN,\,dm}$ to $V_{\rm OUT,\,cm}$ , the common-mode feedback loop keeps this term minimized. The gain from $V_{\text{OCM}}$ to $V_{\text{OUT},dm}$ is ideally 0 when the feedback ratios are matched only. The amount of differential output signal that is created by varying $V_{\text{OCM}}$ is related to the degree of mismatch in the feedback networks. $V_{\text{OCM}}$ controls the output common-mode voltage $V_{\text{OUT, cm}}$ with a unity-gain transfer function. With equal ratio feedback networks (as previously assumed), its effect on each output is the same, that is the gain from $V_{\text{OCM}}$ to $V_{\text{OUT, dm}}$ is 0. If not driven, the output common-mode voltage is set with an internal voltage divider to a level that is nominally midsupply. It is recommended that a 0.1 $\mu F$ bypass capacitor be connected to $V_{\text{OCM}}$ . When unequal feedback ratios are used, the two gains associated with $V_{\text{OUT, dm}}$ become nonzero. This significantly complicates the mathematical analysis along with any intuitive understanding of how the part operates. ### THEORY OF OPERATION The AD8132 differs from conventional op amps by the external presence of an additional input and output. The additional input, $V_{\text{OCM}}$ , controls the output common-mode voltage. The additional output is the analog complement of the single output of a conventional op amp. For its operation, the AD8132 uses two feedback loops as compared to the single loop of conventional op amps. Although this provides significant freedom to create various novel circuits, basic op amp theory can still be used to analyze the operation. One of the feedback loops controls the output common-mode voltage, $V_{\text{OUT, cm}}$ . Its input is $V_{\text{OCM}}$ (Pin 2) and the output is the common mode, or average voltage, of the two differential outputs (+OUT and -OUT). The gain of this circuit is internally set to unity. When the AD8132 is operating in its linear region, this establishes one of the operational constraints: $V_{\text{OUT, cm}} = V_{\text{OCM}}$ . The second feedback loop controls the differential operation. Similar to an op amp, the gain and gain shaping of the transfer function can be controlled by adding passive feedback networks. However, only one feedback network is required to close the loop and fully constrain the operation, but depending on the function desired, two feedback networks can be used. This is possible because there are two outputs that are each inverted with respect to the differential inputs. ### **GENERAL USAGE OF THE AD8132** Several assumptions are made here for a first-order analysis; they are the typical assumptions used for the analysis of op amps. - The input bias currents are sufficiently small so they can be neglected. - The output impedances are arbitrarily low. - The open-loop gain is arbitrarily large and drives the amplifier to a state where the input differential voltage is effectively 0. - Offset voltages are assumed to be 0. Though it is possible to operate the AD8132 with a purely differential input, many of its applications call for a circuit that has a single-ended input with a differential output. For a single-ended-to-differential circuit, the $R_G$ of the input that is not driven is tied to a reference voltage or to ground. Additional conditions are discussed in the following sections. In addition, the voltage at $V_{\text{OCM}}$ , and therefore $V_{\text{OUT,cm}}$ , is assumed to be ground. Figure 67 shows a generalized schematic of such a circuit using an AD8132 with two feedback paths. For each feedback network, a feedback factor can be defined as the fraction of the output signal that is fed back to the opposite sign input. These terms are $$\beta 1 = R_{GI}/(R_{GI} + R_{FI})$$ $\beta 2 = R_{G2}/(R_{G2} + R_{F2})$ The feedback factor, $\beta 1$ , is for the side that is driven, and the feedback factor, $\beta 2$ , is for the side that is tied to a reference voltage (ground). Note that each feedback factor can vary anywhere between 0 and 1. A single-ended-to-differential gain equation can be derived (this is true for all values of $\beta 1$ and $\beta 2$ ) from $$G = \frac{2(1 - \beta 1)}{(\beta 1 + \beta 2)}$$ This expression is not very intuitive, but some further examples can provide better understanding of its implications. One observation that can be made immediately is that a tolerance error in $\beta 1$ does not have the same effect on gain as the same tolerance error in $\beta 2$ . # DIFFERENTIAL AMPLIFIER WITHOUT RESISTORS (HIGH INPUT IMPEDANCE INVERTING AMPLIFIER) The simplest closed-loop circuit that can be made does not require any resistors and is shown in Figure 70. In this circuit, $\beta 1$ is equal to 0, and $\beta 2$ is equal to 1. The gain is equal to 2. A more intuitive method to figure the gain is by simple inspection. +OUT is connected to -IN, whose voltage is equal to the voltage at +IN under equilibrium conditions. Therefore, $+V_{\rm OUT}$ is equal to $V_{\rm IN}$ , and there is unity gain in this path. Because -OUT has to swing in the opposite direction from +OUT due to the common-mode constraint, its effect doubles the output signal and produces a gain of 2. One useful function that this circuit provides is a high input impedance inverter. If +OUT is ignored, there is a unity-gain, high input impedance amplifier formed from +IN to -OUT. Most traditional op amp inverters have relatively low input impedances, unless they are buffered with another amplifier. $V_{\rm OCM}$ is assumed to be at midsupply. Because there is still the constraint that $+V_{\rm OUT}$ must equal $V_{\rm IN}$ , changing the $V_{\rm OCM}$ voltage does not change $+V_{\rm OUT}$ (equal to $V_{\rm IN}$ ). Therefore, the effect of changing $V_{\rm OCM}$ must show up at -OUT. For example, if $V_{\text{OCM}}$ is raised by 1 V, then $-V_{\text{OUT}}$ must increase by 2 V. This makes $V_{\text{OUT,cm}}$ also increase by 1 V because it is defined as the average of the two differential output voltages. This means that the gain from $V_{\text{OCM}}$ to the differential output is 2. ### OTHER $\beta 2 = 1$ CIRCUITS The preceding simple configuration with $\beta 2=1$ and its gain of 2 is the highest gain circuit that can be made under this condition. Because $\beta 1$ was equal to 0, only higher $\beta 1$ values are possible. The circuits with higher values of $\beta 1$ have gains lower than 2. However, circuits with $\beta 1$ equal to 1 are not practical because they have no effective input and result in a gain of 0. To increase $\beta 1$ from 0, it is necessary to add two resistors in a feedback network. A generalized circuit that has $\beta 1$ with a value higher than 0 is shown in Figure 69. A couple of different convenient gains that can be created are a gain of 1, when $\beta 1$ is equal to 1/3, and a gain of 0.5, when $\beta 1$ equals 0.6. With $\beta 2$ equal to 1 in these circuits, $V_{\text{OCM}}$ serves as the reference voltage that measures the input voltage and the individual output voltages. In general, when $V_{\text{OCM}}$ is varied in circuits with unmatched feedback networks, a differential output signal is generated that is proportional to the applied $V_{\text{OCM}}$ voltage. ### **VARYING β2** Though the $\beta 2 = 1$ circuit sets $\beta 2$ to 1, another class of simple circuits can be made that sets $\beta 2$ equal to 0. This means that there is no feedback from +OUT to -IN. This class of circuits is very similar to a conventional inverting op amp. However, the AD8132 circuits have an additional output and commonmode input that can be analyzed separately (see Figure 71). With -IN connected to ground, +IN becomes a virtual ground in the sense that the term is used for conventional op amps. Both inputs must maintain the same voltage for equilibrium operation; therefore, if one is set to ground, the other is driven to ground. The input impedance can also be seen to be equal to $R_G$ , just as in a conventional op amp. In this case, however, the positive input and negative output are used for the feedback network. Because a conventional op amp does not have a negative output, only its inverting input can be used for the feedback network. The AD8132 is symmetrical, therefore, the feedback network on either side can be used to produce the same results. Because +IN is a summing junction, by an analogy to conventional op amps, the gain from $V_{\rm IN}$ to -OUT is $-R_{\rm F}/R_{\rm G}$ . This holds true regardless of the voltage on $V_{\rm OCM}$ , and because +OUT moves the same amount in the opposite direction from -OUT, the overall gain is $-2(R_{\rm F}/R_{\rm G})$ . $V_{\text{OCM}}$ still governs $V_{\text{OUT,cm}}$ ; therefore, +OUT must be the only output that moves when $V_{\text{OCM}}$ is varied. Because $V_{\text{OUT,cm}}$ is the average of the two outputs, +OUT must move twice as far, and in the same direction as $V_{\text{OCM}}$ , to create the proper $V_{\text{OUT,cm}}$ . Therefore, the gain from $V_{\text{OCM}}$ to +OUT must be 2. With $\beta 2$ equal to 0 in these circuits, the gain can theoretically be set to any value from close to 0 to infinity, just as it can with a conventional op amp in the inverting mode. However, practical real-world limitations and parasitics limit the range of acceptable gain to more modest values. #### $\beta 1 = 0$ There is yet another class of circuits where there is no feedback from –OUT to +IN. This is the case where $\beta 1=0$ . The differential amplifier without a resistor described in the Differential Amplifier Without Resistors (High Input Impedance Inverting Amplifier) section meets this condition, but it was presented only with the condition that $\beta 2=1$ . Recall that this circuit had a gain equal to 2. If $\beta 2$ decreases in this circuit from unity, a smaller part of +V<sub>OUT</sub> is fed back to –IN and the gain increases (see Figure 68). This circuit is very similar to a noninverting op amp configuration, except for the presence of the additional complementary output. Therefore, the overall gain is twice that of a noninverting op amp or $2 \times (1 + R_{F2}/R_{G2})$ or $2 \times (1/\beta 2)$ . Once again, varying $V_{\text{OCM}}$ does not affect both outputs in the same way; therefore, in addition to varying $V_{\text{OUT, cm}}$ with unity gain, there is also an effect on $V_{\text{OUT, dm}}$ by changing $V_{\text{OCM}}$ . #### **ESTIMATING THE OUTPUT NOISE VOLTAGE** Similar to the case of a conventional op amp, the differential output errors (noise and offset voltages) can be estimated by multiplying the input-referred terms, at +IN and –IN, by the circuit noise gain. The noise gain is defined as $$G_N = 1 + \left(\frac{R_F}{R_G}\right)$$ To compute the total output-referred noise for the circuit of Figure 64, consideration must be given to the contribution of resistors, R<sub>F</sub> and R<sub>G</sub>. See Table 11 for estimated output noise voltage densities at various closed-loop gains. Table 11. Recommended Resistor Values and Noise Performance for Specific Gains | Gain | R <sub>G</sub> (Ω) | R <sub>F</sub> (Ω) | Bandwidth<br>-3 dB (MHz) | Output<br>Noise<br>AD8132<br>Only<br>(nV/√Hz) | Output<br>Noise<br>AD8132<br>+ R <sub>G</sub> , R <sub>F</sub><br>(nV/√Hz) | |------|--------------------|--------------------|--------------------------|-----------------------------------------------|----------------------------------------------------------------------------| | 1 | 499 | 499 | 360 | 16 | 17 | | 2 | 499 | 1.0 k | 160 | 24.1 | 26.1 | | 5 | 499 | 2.49 k | 65 | 48.4 | 53.3 | | 10 | 499 | 4.99 k | 20 | 88.9 | 98.6 | When using the AD8132 in gain configurations where $\beta 1 \neq \beta 2$ , differential output noise appears due to input-referred voltage noise in the $V_{OCM}$ circuitry according to the following formula: $$V_{OND} = 2 V_{NOCM} \left[ \frac{\beta 1 - \beta 2}{\beta 1 + \beta 2} \right]$$ where: $V_{OND}$ is the output differential noise. $V_{NOCM}$ is the input-referred voltage noise on $V_{OCM}$ . # CALCULATING INPUT IMPEDANCE OF THE APPLICATION CIRCUIT The effective input impedance of a circuit, such as that in Figure 64, at $+D_{\rm IN}$ and $-D_{\rm IN}$ , depends on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, the input impedance ( $R_{\rm IN,\,dm}$ ) between the inputs ( $+D_{\rm IN}$ and $-D_{\rm IN}$ ) is simply $$R_{IN, dm} = 2 \times R_G$$ In the case of a single-ended input signal (for example, if $-D_{\rm IN}$ is grounded and the input signal is applied to $+D_{\rm IN}$ ), the input impedance becomes $$R_{IN,dm} = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$ The circuit input impedance is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor, R<sub>G</sub>. # INPUT COMMON-MODE VOLTAGE RANGE IN SINGLE-SUPPLY APPLICATIONS The AD8132 is optimized for level-shifting, ground-referenced input signals. For a single-ended input, this implies that the voltage at $-D_{\rm IN}$ in Figure 64 is 0 V when the negative power supply voltage (at V–) of the amplifier is also set to 0 V. ### SETTING THE OUTPUT COMMON-MODE VOLTAGE The $V_{\rm OCM}$ pin of the AD8132 is internally biased at a voltage approximately equal to the midsupply point (average value of the voltage on V+ and V–). Relying on this internal bias results in an output common-mode voltage that is within approximately 100~mV of the expected value. In cases where more accurate control of the output common-mode level is required, it is a best practice that an external source or resistor divider (with $R_{\text{SOURCE}} < 10~\text{k}\Omega)$ be used. The output common-mode offset values in the Specifications section assume the $V_{\text{OCM}}$ input is driven by a low impedance voltage source. #### **DRIVING A CAPACITIVE LOAD** A purely capacitive load can react with the pin and bond wire inductance of the AD8132, resulting in high frequency ringing in the pulse response. One way to minimize this effect is to place a small capacitor across each of the feedback resistors. The added capacitance must be small to avoid destabilizing the amplifier. An alternative technique is to place a small resistor in series with the amplifier outputs, as shown in Figure 60. ### **OPEN-LOOP GAIN AND PHASE** Open-loop gain and phase plots are shown in Figure 65 and Figure 66. Figure 65. Open-Loop Gain vs. Frequency Figure 66. Open-Loop Phase vs. Frequency ## LAYOUT, GROUNDING, AND BYPASSING As a high speed part, the AD8132 is sensitive to the printed circuit board (PCB) environment in which it operates. Realizing its superior specifications requires attention to various details of good high speed PCB design. The first requirement is a good solid ground plane that covers as much of the board area around the AD8132 as possible. The only exception to this is that the two input pins (Pin 1 and Pin 8) are kept a few millimeters from the ground plane and that ground be removed from inner layers and the opposite side of the board under the input pins. This minimizes the stray capacitance on these nodes and helps preserve the gain flatness vs. the frequency. Bypass the power supply pins as close as possible to the device to the nearby ground plane and use good high frequency ceramic chip capacitors. Do this bypassing with a capacitance value of 0.01 $\mu F$ to 0.1 $\mu F$ for each supply. Farther away, provide low frequency bypassing with 10 $\mu F$ tantalum capacitors from each supply to ground. Keep the signal routing short and direct to avoid parasitic effects. Wherever there are complementary signals, a symmetrical layout with matched lengths must be provided to the extent possible to maximize the balance performance. When running differential signals over a long distance, place the traces on the PCB close together or twist together any differential wiring to minimize the area of the loop that is formed. This reduces the radiated energy and makes the circuit less susceptible to interference. #### **CIRCUITS** Figure 67. Typical Four-Resistor Feedback Circuit *Figure 68. Typical Circuit with* $\beta 1 = 0$ Figure 69. Typical Circuit with $\beta 2 = 1$ Figure 70. G = +2 Circuit with $\beta 1 = 0$ , Without Resistors Figure 71. Typical Circuit with $\beta 2 = 0$ ### APPLICATIONS INFORMATION #### **ANALOG-TO-DIGITAL DRIVER** Many of the newer high speed ADCs are single supply and have differential inputs. Thus, the driver for these devices is able to convert from a single-ended signal to a differential signal and provide output common-mode level shifting in addition to having low distortion and noise. The AD8132 conveniently performs these functions when driving the AD9203, a 10-bit, 40 MSPS ADC. In Figure 73, a 1 V p-p signal drives the input of an AD8132 configured for unity gain. Both the AD8132 and the AD9203 are powered from a single 3 V supply. A voltage divider biases $V_{\rm OCM}$ at midsupply and in turn drives $V_{\rm OUT,\,cm}$ to half of the supply voltage. This is within the common-mode range of the AD9203. Between the ADC and the driver is a 1-pole, differential filter that helps to filter some of the noise and assists the switched-capacitor inputs of the ADC. Each of the ADC inputs is driven by a 0.5 V p-p signal that ranges from 1.25 V dc to 1.75 V dc. Figure 72 is an FFT plot of the performance of the circuit when running at a clock rate of 40 MSPS and an input frequency of 2.5 MHz. Figure 72. FTT Response for AD8132 Driving AD9203 #### **BALANCED CABLE DRIVER** When driving a twisted pair cable, it is desirable to drive only a pure differential signal onto the line. If the signal is purely differential (that is, fully balanced), and the transmission line is twisted and balanced, there is minimum radiation of any signal. The complementary electrical fields are confined mostly to the space between the two twisted conductors and does not significantly radiate out from the cable. The current in the cable creates magnetic fields that radiate to some degree. However, the amount of radiation is mitigated by the twists, because for each twist, the two adjacent twists have an opposite polarity magnetic field. If the twist pitch is tight enough, these small magnetic field loops contain most of the magnetic flux, and the magnetic farfield strength is negligible. Figure 73. AD8132 Driving AD9203, a 10-Bit, 40 MSPS ADC Figure 74. Balanced Line Driver and Receiver Using AD8132 and AD830 Any imbalance in the differential drive signal appears as a common-mode signal on the cable. This is the equivalent of a single wire that is driven with the common-mode signal. In this case, the wire acts as an antenna and radiates. Therefore, to minimize radiation when driving differential twisted pair cables, make sure the differential drive signal is well balanced. The common-mode feedback loop in the AD8132 helps to minimize the amount of common-mode voltage at the output and can, therefore, be used to create a well-balanced differential line driver. Figure 74 shows an application that uses an AD8132 as a balanced line driver and an AD830 as a differential receiver configured for unity gain. This circuit was operated with 10 meters of Category 5 cable. ### TRANSMIT EQUALIZER Any length of transmission line attenuates the signals it carries. This effect is worse at higher frequencies than at lower frequencies. One way to compensate for this is to provide an equalizer circuit that boosts the higher frequencies in the transmitter circuit, so that at the receive end of the cable, the attenuation effects are diminished. By lowering the impedance of the $R_G$ component of the feedback network at a higher frequency, the gain can be increased at a high frequency. Figure 75 shows the gain of a two-line driver that has its $R_G$ resistors shunted by 10 pF capacitors. The effect of this is shown in the frequency response plot of Figure 76. Figure 75. Frequency Boost Circuit Figure 76. Frequency Response for Transmit Boost Circuit #### **LOW-PASS DIFFERENTIAL FILTER** Similar to an op amp, various types of active filters can be created with the AD8132. These can have single-ended inputs and differential outputs that can provide an antialias function when driving a differential ADC. Figure 77. 1 MHz, 3-Pole Differential Output, Low-Pass, Multiple Feedback Filter Figure 77 is a schematic of a low-pass, multiple feedback filter. The active section contains two poles, and an additional pole is added at the output. The filter was designed to have a -3 dB frequency of 1 MHz. The actual -3 dB frequency was measured to be 1.12 MHz, as shown in Figure 78. Figure 78. Frequency Response of 1 MHz Low-Pass Filter # HIGH COMMON-MODE OUTPUT IMPEDANCE AMPLIFIER Changing the connection to $V_{\rm OCM}$ (Pin 2) can change the common-mode from low impedance to high impedance. If $V_{\rm OCM}$ is actively set to a particular voltage, the AD8132 tries to force $V_{\rm OUT,\,cm}$ to the same voltage with a relatively low output impedance. All the previous analysis assumed that this output impedance is arbitrarily low enough to drive the load condition in the circuit. However, some applications benefit from high common-mode output impedance. This is accomplished with the circuit shown in Figure 79. Figure 79. High Common-Mode, Output Impedance, Differential Amplifier $V_{\rm OCM}$ is driven by a resistor divider that measures the output common-mode voltage. Thus, the common-mode output voltage takes on the value that is set by the driven circuit. In this case, it comes from the center point of the termination at the receive end of a 10 meter length of Category 5 twisted pair cable. If the receive end common-mode voltage is set to ground, it is well defined at the receive end. Any common-mode signal that is picked up over the cable length due to noise appears at the transmit end and must be absorbed by the transmitter. Thus, it is important that the transmitter have adequate common-mode output range to absorb the full amplitude of the common-mode signal coupled onto the cable and therefore prevent clipping. Another way to look at this is that the circuit performs what is sometimes called a transformer action. One main difference is that the AD8132 passes dc while transformers do not. A transformer can also be easily configured to have either a high or low common-mode output impedance. If the transformers center tap is connected to a solid voltage reference, it sets the common-mode voltage on the secondary side of the transformer. In this case, if one of the differential outputs is grounded, the other output has half of the differential output signal. This keeps the common-mode voltage at ground, where it is required to be due to the center tap connection. This is analogous to the AD8132 operating with a low output impedance common mode (see Figure 80). Figure 80. Transformer with Low Output Impedance Secondary Set at V<sub>OCM</sub> If the center tap of the secondary of a transformer is allowed to float as shown in Figure 81 (or if there is no center tap), the transformer has high common-mode output impedance. This means that the common mode of the secondary is determined by what it is connected to and not by anything to do with the transformer itself. Figure 81. Transformer with High Output Impedance Secondary If one of the differential ends of the transformer is grounded, the other end swings with the full output voltage. This means that the common mode of the output voltage is one-half of the differential output voltage. However, this shows that the common mode is not forced via low impedance to a given voltage. The common-mode output voltage can be easily changed to any voltage through its other output terminals. The AD8132 can exhibit the same performance when one of the outputs in Figure 79 is grounded. The other output swings at the full differential output voltage. The common-mode signal is measured by the voltage divider across the outputs and input to $V_{\rm OCM}$ . This, then, drives $V_{\rm OUT,\,cm}$ to the same level. At higher frequencies, it is important to minimize the capacitance on the $V_{\rm OCM}$ node; otherwise, phase shifts can compromise the performance. The voltage divider resistances can also be lowered for better frequency response. #### **FULL-WAVE RECTIFIER** The balanced outputs of the AD8132, along with a couple of Schottky diodes, can create a very high speed, full-wave rectifier. Such circuits are useful for measuring ac voltages and other computational tasks. Figure 82 shows the configuration of such a circuit. Each of the AD8132 outputs drives the anode of an HP2835 Schottky diode. These Schottky diodes were chosen for their high speed operation. At lower frequencies (approximately lower than 10 MHz), a silicon signal diode, such as a 1N4148, can be used. The cathodes of the two diodes are connected together, and this output node is connected to ground by a 100 $\Omega$ resistor. Figure 82. Full-Wave Rectifier Operate the diodes such that they are slightly forward-biased when the differential output voltage is zero. For the Schottky diodes, this is approximately 400 mV. The forward biasing is conveniently adjusted by CR1, which, in this circuit, raises and lowers $V_{\rm OUT,\,cm}$ without creating a differential output voltage. One advantage of this circuit is that the feedback loop is never momentarily opened while the diodes reverse their polarity within the loop. This scheme is sometimes used for full-wave rectifiers that use conventional op amps. These conventional circuits do not work well at frequencies above approximately 1 MHz. If there is not enough forward bias ( $V_{OUT,\,cm}$ too low), the lower sharp cusps of the full-wave rectified output waveform are rounded off. In addition, as the frequency increases, there tends to be some rounding of the lower cusps. The forward bias can be increased to yield sharper cusps at higher frequencies. There is not a reliable, entirely quantifiable, means to measure the performance of a full-wave rectifier. Because the ideal waveform has periodic sharp discontinuities, it has (mostly even) harmonics that have no upper bound on the frequency. However, for a practical circuit, as the frequency increases, the higher harmonics become attenuated and the sharp cusps that are present at low frequencies become significantly rounded. When running the circuit at a frequency up to 300 MHz, though it stays functional, the major harmonic that remains in the output is the second. This looks like a sine wave at 600 MHz. Figure 83 is an oscilloscope plot of the output when driven by a 100 MHz, 2.5 V p-p input. Sometimes a second harmonic generator is useful for creating a clock to oversample a DAC by a factor of two. If the output of this circuit is run through a low-pass filter, it can be used as a second harmonic generator. Figure 83. Full-Wave Rectifier Response with 100 MHz Input #### **AUTOMOTIVE PRODUCTS** The AD8132W is qualified per the AEC-Q100 for use in automotive applications. Custom variants of this product may be available to meet stringent automotive performance and quality requirements. ### **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 84. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) COMPLIANT TO JEDEC STANDARDS MO-187-AA Figure 85. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Branding | Ordering Quantity | |--------------------------------|-------------------|----------------------------------|----------------|----------|-------------------| | AD8132AR | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | | | AD8132AR-REEL | -40°C to +125°C | 8-Lead SOIC_N, 13" Tape and Reel | R-8 | | 2,500 | | AD8132AR-REEL7 | -40°C to +125°C | 8-Lead SOIC_N, 7" Tape and Reel | R-8 | | 1,000 | | AD8132ARZ <sup>1</sup> | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | | | AD8132ARZ-RL <sup>1</sup> | -40°C to +125°C | 8-Lead SOIC_N, 13" Tape and Reel | R-8 | | 2,500 | | AD8132ARZ-R7 <sup>1</sup> | -40°C to +125°C | 8-Lead SOIC_N, 7" Tape and Reel | R-8 | | 1,000 | | AD8132ARM | -40°C to +125°C | 8-Lead MSOP | RM-8 | HMA | | | AD8132ARM-REEL | -40°C to +125°C | 8-Lead MSOP, 13" Tape and Reel | RM-8 | HMA | 3,000 | | AD8132ARM-REEL7 | -40°C to +125°C | 8-Lead MSOP, 7" Tape and Reel | RM-8 | HMA | 1,000 | | AD8132ARMZ <sup>1</sup> | -40°C to +125°C | 8-Lead MSOP | RM-8 | HMA# | | | AD8132ARMZ-REEL <sup>1</sup> | -40°C to +125°C | 8-Lead MSOP, 13" Tape and Reel | RM-8 | HMA# | 3,000 | | AD8132ARMZ-REEL7 <sup>1</sup> | -40°C to +125°C | 8-Lead MSOP, 7" Tape and Reel | RM-8 | HMA# | 1,000 | | AD8132WARMZ-R7 <sup>1, 2</sup> | -40°C to +125°C | 8-Lead MSOP, 7" Tape and Reel | RM-8 | H14 | 1,000 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part, # denotes RoHS compliant product may be top or bottom marked. <sup>&</sup>lt;sup>2</sup> Automotive qualified product. **NOTES** | AD8132 | |--------| |--------| NOTES