# **AD5162\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 02/23/2017

### 

View a parametric search of comparable parts.

### EVALUATION KITS

• AD5162 Evaluation Board

### **DOCUMENTATION**

#### **Application Notes**

- AN-1291: Digital Potentiometers: Frequently Asked
   Questions
- AN-686: Implementing an  $I^2C^{\circ}$  Reset

#### Data Sheet

 AD5162: Dual, 256-Position, SPI Digital Potentiometer Data Sheet

### SOFTWARE AND SYSTEMS REQUIREMENTS $\square$

- AD5162 Microcontroller No-OS Driver
- AD5162 FMC-SDP Interposer & Evaluation Board / Xilinx KC705 Reference Design
- BeMicro FPGA Project for AD5162 with Nios driver

### DESIGN RESOURCES

- AD5162 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all AD5162 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TABLE OF CONTENTS

| Features                                                           |
|--------------------------------------------------------------------|
| Applications1                                                      |
| Functional Block Diagram1                                          |
| General Description                                                |
| Revision History                                                   |
| Specifications                                                     |
| Electrical Characteristics: 2.5 k $\Omega$ Version                 |
| Electrical Characteristics: 10 k\Omega, 50 kΩ, and 100 kΩ Versions |
|                                                                    |
| Timing Characteristics: All Versions                               |
| Absolute Maximum Ratings                                           |
| ESD Caution                                                        |
| Pin Configuration and Function Descriptions7                       |
| Typical Performance Characteristics                                |
| Test Circuits                                                      |

### **REVISION HISTORY**

### 12/10—Rev. B to Rev.C

| Added Automotive Parts to Features Section1Added Automotive Products Paragraph17 |
|----------------------------------------------------------------------------------|
| 4/09—Rev. A to Rev. B                                                            |
| Changes to Features Section                                                      |
| 11/03—Rev. 0 to Rev. A<br>Changes to Electrical Characteristics                  |
| 11/03—Revision 0: Initial Version                                                |

| Theory of Operation                              |
|--------------------------------------------------|
| Programming the Variable Resistor and Voltage 13 |
| Programming the Potentiometer Divider14          |
| ESD Protection14                                 |
| Terminal Voltage Operating Range14               |
| Power-Up Sequence14                              |
| Layout and Power Supply Bypassing15              |
| Constant Bias to Retain Resistance Setting15     |
| Evaluation Board15                               |
| SPI Interface                                    |
| SPI-Compatible, 3-Wire Serial Bus16              |
| Outline Dimensions                               |
| Ordering Guide17                                 |
| Automotive Products17                            |

### **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS: 2.5 kΩ VERSION**

 $V_{DD} = 5 \text{ V} \pm 10\%$ , or  $3 \text{ V} \pm 10\%$ ;  $V_A = V_{DD}$ ;  $V_B = 0 \text{ V}$ ;  $-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$ ; unless otherwise noted.

| Table 1.                                                      |                                   |                                                       |      |                  |          |        |
|---------------------------------------------------------------|-----------------------------------|-------------------------------------------------------|------|------------------|----------|--------|
| Parameter                                                     | Symbol                            | Conditions                                            | Min  | Typ <sup>1</sup> | Max      | Unit   |
| DC CHARACTERISTICS—RHEOSTAT MODE                              |                                   |                                                       |      |                  |          |        |
| Resistor Differential Nonlinearity <sup>2</sup>               | R-DNL                             | $R_{WB}$ , $V_A$ = no connect                         | -2   | ±0.1             | +2       | LSB    |
| Resistor Integral Nonlinearity <sup>2</sup>                   | R-INL                             | $R_{WB}$ , $V_A$ = no connect                         | -14  | ±2               | +14      | LSB    |
| Nominal Resistor Tolerance <sup>3</sup>                       | $\Delta R_{AB}$                   | $T_A = 25^{\circ}C$                                   | -20  |                  | +55      | %      |
| Resistance Temperature Coefficient                            | $(\Delta R_{AB}/R_{AB})/\Delta T$ | $V_{AB} = V_{DD}$ , wiper = no connect                |      | 35               |          | ppm/°C |
| Wiper Resistance                                              | R <sub>wB</sub>                   | $Code = 0x00, V_{DD} = 5 V$                           |      | 160              | 200      | Ω      |
| DC CHARACTERISTICS—POTENTIOMETER<br>DIVIDER MODE <sup>4</sup> |                                   |                                                       |      |                  |          |        |
| Differential Nonlinearity⁵                                    | DNL                               |                                                       | -1.5 | ±0.1             | +1.5     | LSB    |
| Integral Nonlinearity <sup>5</sup>                            | INL                               |                                                       | -2   | ±0.6             | +2       | LSB    |
| Voltage Divider Temperature<br>Coefficient                    | $(\Delta V_w/V_w)/\Delta T$       | Code = 0x80                                           |      | 15               |          | ppm/°C |
| Full-Scale Error                                              | V <sub>WFSE</sub>                 | Code = 0xFF                                           | -14  | -5.5             | 0        | LSB    |
| Zero-Scale Error                                              | V <sub>WZSE</sub>                 | Code = 0x00                                           | 0    | 4.5              | 12       | LSB    |
| RESISTOR TERMINALS                                            | WESE                              |                                                       |      |                  |          |        |
| Voltage Range <sup>6</sup>                                    | $V_A, V_B, V_W$                   |                                                       | GND  |                  | $V_{DD}$ | V      |
| Capacitance A, B <sup>7</sup>                                 | C <sub>A</sub> , C <sub>B</sub>   | f = 1 MHz, measured to GND,<br>code = 0x80            |      | 45               |          | pF     |
| Capacitance W <sup>7</sup>                                    | Cw                                | f = 1 MHz, measured to GND,<br>code = 0x80            |      | 60               |          | pF     |
| Common-Mode Leakage                                           | I <sub>CM</sub>                   | $V_A = V_B = V_{DD}/2$                                |      | 1                |          | nA     |
| DIGITAL INPUTS AND OUTPUTS                                    |                                   |                                                       |      |                  |          |        |
| Input Logic High                                              | V <sub>IH</sub>                   | $V_{DD} = 5 V$                                        | 2.4  |                  |          | V      |
| Input Logic Low                                               | VIL                               | $V_{DD} = 5 V$                                        |      |                  | 0.8      | V      |
| Input Logic High                                              | V <sub>IH</sub>                   | $V_{DD} = 3 V$                                        | 2.1  |                  |          | V      |
| Input Logic Low                                               | V <sub>IL</sub>                   | $V_{DD} = 3 V$                                        |      |                  | 0.6      | V      |
| Input Current                                                 | I <sub>IL</sub>                   | $V_{IN} = 0 V \text{ or } 5 V$                        |      |                  | ±1       | μA     |
| Input Capacitance <sup>7</sup>                                | C <sub>IL</sub>                   |                                                       |      | 5                |          | рF     |
| POWER SUPPLIES                                                |                                   |                                                       |      |                  |          |        |
| Power Supply Range                                            | V <sub>DD RANGE</sub>             |                                                       | 2.7  |                  | 5.5      | V      |
| Supply Current                                                | I <sub>DD</sub>                   | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V$               |      | 3.5              | 6        | μΑ     |
| Power Dissipation <sup>8</sup>                                | P <sub>DISS</sub>                 | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V, V_{DD} = 5 V$ |      |                  | 30       | μW     |
| Power Supply Sensitivity                                      | PSS                               | $V_{DD} = 5 V \pm 10\%$ , code = midscale             |      | ±0.02            | ±0.08    | %/%    |
| DYNAMIC CHARACTERISTICS9                                      |                                   |                                                       |      |                  |          |        |
| Bandwidth, –3 dB                                              | BW                                | Code = 0x80                                           |      | 4.8              |          | MHz    |
| Total Harmonic Distortion                                     | THDw                              | $V_{A} = 1 V rms, V_{B} = 0 V, f = 1 kHz$             |      | 0.1              |          | %      |
| V <sub>w</sub> Settling Time                                  | t <sub>s</sub>                    | $V_A = 5 V, V_B = 0 V, \pm 1 LSB$ error band          |      | 1                |          | μs     |
| Resistor Noise Voltage Density                                | e <sub>N WB</sub>                 | $R_{WB} = 1.25 \text{ k}\Omega, R_{S} = 0$            |      | 3.2              |          | nV/√Hz |

 $^1$  Typical specifications represent average readings at 25°C and  $V_{\text{DD}}$  = 5 V.

<sup>2</sup> Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper

positions. R-DNL measures the relative step change from the ideal between successive tap positions. Parts are guaranteed monotonic.

 $^{3}$  V<sub>A</sub> = V<sub>DD</sub>, V<sub>B</sub> = 0 V, wiper (V<sub>w</sub>) = no connect.  $^{4}$  Specifications apply to all VRs.  $^{5}$  INL and DNL are measured at V<sub>w</sub> with the RDAC configured as a potentiometer divider similar to a voltage output DAC. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V.

DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>6</sup> Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other.

<sup>7</sup> Guaranteed by design, but not subject to production test.

<sup>8</sup> P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation. <sup>9</sup> All dynamic characteristics use  $V_{DD} = 5$  V.

#### ELECTRICAL CHARACTERISTICS: 10 k $\Omega$ , 50 k $\Omega$ , AND 100 k $\Omega$ VERSIONS

 $V_{DD} = 5 V \pm 10\%$ , or  $3 V \pm 10\%$ ;  $V_A = V_{DD}$ ;  $V_B = 0 V$ ;  $-40^{\circ}C < T_A < 125^{\circ}C$ ; unless otherwise noted.

| Table 2.                                                      |                                   |                                                                                                                               |      |                  |          |        |
|---------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------------------|----------|--------|
| Parameter                                                     | Symbol                            | Conditions                                                                                                                    | Min  | Typ <sup>1</sup> | Max      | Unit   |
| DC CHARACTERISTICS—RHEOSTAT MODE                              |                                   |                                                                                                                               |      |                  |          |        |
| Resistor Differential Nonlinearity <sup>2</sup>               | R-DNL                             | $R_{WB}$ , $V_A$ = no connect                                                                                                 | -1   | ±0.1             | +1       | LSB    |
| Resistor Integral Nonlinearity <sup>2</sup>                   | R-INL                             | $R_{WB}$ , $V_A$ = no connect                                                                                                 | -2.5 | ±0.25            | +2.5     | LSB    |
| Nominal Resistor Tolerance <sup>3</sup>                       | $\Delta R_{AB}$                   | $T_A = 25^{\circ}C$                                                                                                           | -20  |                  | +20      | %      |
| Resistance Temperature Coefficient                            | $(\Delta R_{AB}/R_{AB})/\Delta T$ | $V_{AB} = V_{DD}$ , wiper = no connect                                                                                        |      | 35               |          | ppm/°C |
| Wiper Resistance                                              | R <sub>WB</sub>                   | $Code = 0x00, V_{DD} = 5 V$                                                                                                   |      | 160              | 200      | Ω      |
| DC CHARACTERISTICS—POTENTIOMETER<br>DIVIDER MODE <sup>4</sup> |                                   |                                                                                                                               |      |                  |          |        |
| Differential Nonlinearity <sup>5</sup>                        | DNL                               |                                                                                                                               | -1   | ±0.1             | +1       | LSB    |
| Integral Nonlinearity <sup>5</sup>                            | INL                               |                                                                                                                               | -1   | ±0.3             | +1       | LSB    |
| Voltage Divider Temperature Coefficient                       | $(\Delta V_w/V_w)/\Delta T$       | Code = 0x80                                                                                                                   |      | 15               |          | ppm/°C |
| Full-Scale Error                                              | V <sub>WFSE</sub>                 | Code = 0xFF                                                                                                                   | -2.5 | -1               | 0        | LSB    |
| Zero-Scale Error                                              | V <sub>WZSE</sub>                 | Code = 0x00                                                                                                                   | 0    | 1                | 2.5      | LSB    |
| RESISTOR TERMINALS                                            |                                   |                                                                                                                               |      |                  |          |        |
| Voltage Range <sup>6</sup>                                    | $V_{A'}V_{B'}V_{W}$               |                                                                                                                               | GND  |                  | $V_{DD}$ | V      |
| Capacitance A, B <sup>7</sup>                                 | C <sub>A</sub> , C <sub>B</sub>   | f = 1 MHz, measured to GND,<br>code = 0x80                                                                                    |      | 45               |          | pF     |
| Capacitance W <sup>7</sup>                                    | C <sub>w</sub>                    | f = 1 MHz, measured to GND,<br>code = 0x80                                                                                    |      | 60               |          | pF     |
| Common-Mode Leakage                                           | I <sub>CM</sub>                   | $V_A = V_B = V_{DD}/2$                                                                                                        |      | 1                |          | nA     |
| DIGITAL INPUTS AND OUTPUTS                                    |                                   |                                                                                                                               |      |                  |          |        |
| Input Logic High                                              | V <sub>IH</sub>                   | $V_{DD} = 5 V$                                                                                                                | 2.4  |                  |          | V      |
| Input Logic Low                                               | V <sub>IL</sub>                   | $V_{DD} = 5 V$                                                                                                                |      |                  | 0.8      | V      |
| Input Logic High                                              | V <sub>IH</sub>                   | $V_{DD} = 3 V$                                                                                                                | 2.1  |                  |          | V      |
| Input Logic Low                                               | V <sub>IL</sub>                   | $V_{DD} = 3 V$                                                                                                                |      |                  | 0.6      | V      |
| Input Current                                                 | I <sub>IL</sub>                   | $V_{IN} = 0 V \text{ or } 5 V$                                                                                                |      |                  | ±1       | μΑ     |
| Input Capacitance                                             | C <sub>IL</sub>                   |                                                                                                                               |      | 5                |          | pF     |
| POWER SUPPLIES                                                |                                   |                                                                                                                               |      |                  |          |        |
| Power Supply Range                                            | V <sub>DD RANGE</sub>             |                                                                                                                               | 2.7  |                  | 5.5      | V      |
| Supply Current                                                | I <sub>DD</sub>                   | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V$                                                                                       |      | 3.5              | 6        | μΑ     |
| Power Dissipation                                             | P <sub>DISS</sub>                 | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V, V_{DD} = 5 V$                                                                         |      |                  | 30       | μW     |
| Power Supply Sensitivity                                      | PSS                               | $V_{DD} = 5 V \pm 10\%$ , code = midscale                                                                                     |      | ±0.02            | ±0.08    | %/%    |
| DYNAMIC CHARACTERISTICS                                       |                                   |                                                                                                                               |      |                  |          |        |
| Bandwidth, –3 dB                                              | BW                                | $\begin{split} R_{AB} &= 10 \text{ k}\Omega/50 \text{ k}\Omega/100 \text{ k}\Omega,\\ \text{code} &= 0\text{x}80 \end{split}$ |      | 600/100/40       |          | kHz    |
| Total Harmonic Distortion                                     | THD <sub>w</sub>                  | $V_A = 1 V \text{ rms}, V_B = 0 V,$<br>f = 1 kHz, R <sub>AB</sub> = 10 k $\Omega$                                             | 0.1  |                  |          | %      |
| V <sub>w</sub> Settling Time                                  | t <sub>s</sub>                    | $V_A = 5 V, V_B = 0 V,$<br>±1 LSB error band                                                                                  | 2    |                  |          | μs     |
| Resistor Noise Voltage Density                                | e <sub>N_WB</sub>                 | $R_{WB} = 5 k\Omega$ , $R_s = 0$                                                                                              |      | 9                |          | nV/√Hz |

<sup>1</sup> Typical specifications represent average readings at 25°C and  $V_{DD} = 5$  V.

<sup>1</sup> V<sub>B</sub> = V<sub>DD</sub> V<sub>B</sub> = 0 V, wiper (V<sub>W</sub>) = no connect.

<sup>4</sup> Specifications apply to all VRs.

<sup>5</sup> INL and DNL are measured at  $V_w$  with the RDAC configured as a potentiometer divider similar to a voltage output DAC.  $V_A = V_{DD}$  and  $V_B = 0$  V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>6</sup> Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other.

<sup>7</sup> Guaranteed by design, but not subject to production test.

### TIMING CHARACTERISTICS: ALL VERSIONS

 $V_{\rm DD}$  = 5 V ± 10%, or 3 V ± 10%;  $V_{\rm A}$  =  $V_{\rm DD}$ ;  $V_{\rm B}$  = 0 V; -40°C <  $T_{\rm A}$  < +125°C; unless otherwise noted.

#### Table 3.

| Parameter                                         | Symbol                            | Conditions              | Min | Тур | Max | Unit |
|---------------------------------------------------|-----------------------------------|-------------------------|-----|-----|-----|------|
| SPI INTERFACE TIMING CHARACTERISTICS <sup>1</sup> |                                   |                         |     |     |     |      |
| Clock Frequency                                   | f <sub>clk</sub>                  |                         |     |     | 25  | MHz  |
| Input Clock Pulse Width                           | t <sub>CH</sub> , t <sub>CL</sub> | Clock level high or low | 20  |     |     | ns   |
| Data Setup Time                                   | t <sub>DS</sub>                   |                         | 5   |     |     | ns   |
| Data Hold Time                                    | t <sub>DH</sub>                   |                         | 5   |     |     | ns   |
| CS Setup Time                                     | t <sub>css</sub>                  |                         | 15  |     |     | ns   |
| CS High Pulse Width                               | t <sub>csw</sub>                  |                         | 40  |     |     | ns   |
| CLK Fall to $\overline{CS}$ Fall Hold Time        | t <sub>csho</sub>                 |                         | 0   |     |     | ns   |
| CLK Fall to $\overline{CS}$ Rise Hold Time        | t <sub>csH1</sub>                 |                         | 0   |     |     | ns   |
| CS Rise to Clock Rise Setup                       | t <sub>cs1</sub>                  |                         | 10  |     |     | ns   |

<sup>1</sup> See the timing diagrams for the locations of measured values (that is, see Figure 42 and Figure 43).

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}$ C, unless otherwise noted.

#### Table 4.

| Parameter                                                       | Rating          |
|-----------------------------------------------------------------|-----------------|
| V <sub>DD</sub> to GND                                          | –0.3 V to +7 V  |
| $V_A, V_B, V_W$ to GND                                          | V <sub>DD</sub> |
| Terminal Current, Ax to Bx, Ax to Wx, Bx to Wx <sup>1</sup>     |                 |
| Pulsed                                                          | ±20 mA          |
| Continuous                                                      | ±5 mA           |
| Digital Inputs and Output Voltage to GND                        | 0 V to 7 V      |
| Operating Temperature Range                                     | –40°C to +125°C |
| Maximum Junction Temperature (T <sub>JMAX</sub> )               | 150°C           |
| Storage Temperature                                             | –65°C to +150°C |
| Lead Temperature (Soldering, 10 sec)                            | 300°C           |
| Thermal Resistance, $\theta_{JA}$ for 10-Lead MSOP <sup>2</sup> | 230°C/W         |

<sup>1</sup> The maximum terminal current is bound by the maximum current handling of the switches, the maximum power dissipation of the package, and the maximum applied voltage across any two of the A, B, and W terminals at a given resistance.  $^2$  The package power dissipation is  $(T_{JMAX}-T_{A})/\theta_{JA}$ 

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 5. Pin Function Descriptions**

| Pin No. | Mnemonic        | Description                                                                                             |
|---------|-----------------|---------------------------------------------------------------------------------------------------------|
| 1       | B1              | B1 Terminal.                                                                                            |
| 2       | A1              | A1 Terminal.                                                                                            |
| 3       | W2              | W2 Terminal.                                                                                            |
| 4       | GND             | Digital Ground.                                                                                         |
| 5       | V <sub>DD</sub> | Positive Power Supply.                                                                                  |
| 6       | CLK             | Serial Clock Input. Positive-edge triggered.                                                            |
| 7       | SDI             | Serial Data Input.                                                                                      |
| 8       | CS              | Chip Select Input, Active Low. When $\overline{CS}$ returns high, data is loaded into the DAC register. |
| 9       | B2              | B2 Terminal.                                                                                            |
| 10      | W1              | W1 Terminal.                                                                                            |

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. R-INL vs. Code vs. Supply Voltages







0.5  $R_{AB} = 10k\Omega$ 0.4 POTENTIOMETER MODE DNL (LSB) 0.3 0.2 0.1 +25°C. +85°C. +125 -40°C V<sub>DD</sub> = 0 ΠT -0.1 -0.2 -0.3 -0.4 -0.5 04108-0-006 0 32 64 96 128 160 192 224 256 CODE (DECIMAL) Figure 6. DNL vs. Code vs. Temperature 1.0 T<sub>A</sub> = 25°C 0.8 R<sub>AB</sub> = 10kΩ POTENTIOMETER MODE INL (LSB) 0.6 0.4 0.2 1.22 0 2.7V V<sub>DD</sub> = -0.2 -0.4 -0.6-0.8 -1.0 04108-0-007 0 32 64 96 128 160 192 224 256 CODE (DECIMAL) Figure 7. INL vs. Code vs. Supply Voltages 0.5 T<sub>A</sub> = 25°C 0.4 R<sub>AB</sub> = 10kΩ POTENTIOMETER MODE DNL (LSB) 0.3 0.2 0.1 V<sub>DD</sub> = 2.7V 0 TTTT 111 Г -0.1  $V_{DD} = 5.5V$ -0.2 -0.3 -0.4 -0.5 32 64 128 160 192 224 256 04108-0-008 0 96

CODE (DECIMAL) Figure 8. DNL vs. Code vs. Supply Voltages





04108-0-012







 $(V_{DD} = 5V$   $(V_{DD} = 5V$   $(V_{DD} = 3V$   $(V_{$ 

10

Figure 13. Supply Current vs. Temperature





04108-0-010













04108-0-019

04108-0-018



04108-0-026

Rev. C | Page 11 of 20

### **TEST CIRCUITS**

Figure 27 through Figure 32 illustrate the test circuits that define the test conditions used in the product specification tables (see Table 1 and Table 2).







Figure 28. Test Circuit for Resistor Position Nonlinearity Error (Rheostat Operation: R-INL, R-DNL)





Figure 31. Test Circuit for Gain vs. Frequency



Figure 29. Test Circuit for Wiper Resistance



Figure 32. Test Circuit for Common-Mode Leakage Current

### THEORY OF OPERATION

The AD5162 is a 256-position, digitally controlled variable resistor (VR) device.

An internal power-on preset places the wiper at midscale during power-on, which simplifies the fault condition recovery at power-up.

# PROGRAMMING THE VARIABLE RESISTOR AND VOLTAGE

#### **Rheostat Operation**

The nominal resistance of the RDAC between Terminal A and Terminal B is available in 2.5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The nominal resistance (R<sub>AB</sub>) of the VR has 256 contact points accessed by the wiper terminal and the B terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings.



Figure 33. Rheostat Mode Configuration

Assuming that a 10 k $\Omega$  part is used, the first connection of the wiper starts at the B terminal for Data 0x00. Because there is a 50  $\Omega$  wiper contact resistance, such a connection yields a minimum of 100  $\Omega$  (2 × 50  $\Omega$ ) resistance between Terminal W and Terminal B. The second connection is the first tap point, which corresponds to 139  $\Omega$  (R<sub>WB</sub> = R<sub>AB</sub>/256 + 2 × R<sub>W</sub> = 39  $\Omega$  + 2 × 50  $\Omega$ ) for Data 0x01. The third connection is the next tap point, representing 178  $\Omega$  (2 × 39  $\Omega$  + 2 × 50  $\Omega$ ) for Data 0x02, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,100  $\Omega$  (R<sub>AB</sub> + 2 × R<sub>W</sub>).



Figure 34. AD5162 Equivalent RDAC Circuit

The general equation determining the digitally programmed output resistance between W and B is

$$R_{WB}(D) = \frac{D}{256} \times R_{AB} + 2 \times R_W \tag{1}$$

where:

*D* is the decimal equivalent of the binary code loaded in the 8-bit RDAC register.

 $R_{AB}$  is the end-to-end resistance.

 $R_{W}$  is the wiper resistance contributed by the on resistance of the internal switch.

In summary, if  $R_{AB}$  is 10 k $\Omega$  and the A terminal is open circuited, the output resistance,  $R_{WB}$ , is set according to the RDAC latch codes, as listed in Table 6.

| Table 6. Codes and | Corresponding | g R <sub>wB</sub> Resistance |
|--------------------|---------------|------------------------------|
|--------------------|---------------|------------------------------|

| D (Dec) | R <sub>wB</sub> (Ω) | Output State                                           |
|---------|---------------------|--------------------------------------------------------|
| 255     | 9961                | Full scale (R <sub>AB</sub> – 1 LSB + R <sub>w</sub> ) |
| 128     | 5060                | Midscale                                               |
| 1       | 139                 | 1 LSB                                                  |
| 0       | 100                 | Zero scale (wiper contact resistance)                  |

Note that in the zero-scale condition, a finite wiper resistance of 100  $\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contact may occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A also produces a digitally controlled complementary resistance,  $R_{WA}$ . When these terminals are used, the B terminal can be opened. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$R_{WA}(D) = \frac{256 - D}{256} \times R_{AB} + 2 \times R_{W}$$
(2)

When  $R_{AB}$  is 10 k $\Omega$  and the B terminal is open circuited, the output resistance,  $R_{WA}$ , is set according to the RDAC latch codes, as listed in Table 7.

Table 7. Codes and Corresponding R<sub>WA</sub> Resistance

| D (Dec) | R <sub>wA</sub> (Ω) | Output State |
|---------|---------------------|--------------|
| 255     | 139                 | Full scale   |
| 128     | 5060                | Midscale     |
| 1       | 9961                | 1 LSB        |
| 0       | 10,060              | Zero scale   |

Typical device-to-device matching is process-lot dependent and may vary by up to  $\pm 30\%$ . Because the resistance element is processed in thin-film technology, the change in  $R_{AB}$  with temperature has a very low temperature coefficient of 35 ppm/°C.

#### **PROGRAMMING THE POTENTIOMETER DIVIDER**

#### Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper to B and wiper to A, proportional to the input voltage at A to B. Unlike the polarity of  $V_{DD}$  to GND, which must be positive, voltage across A to B, W to A, and W to B can be at either polarity.



Figure 35. Potentiometer Mode Configuration

If ignoring the effect of the wiper resistance for approximation, connecting the A terminal to 5 V and the B terminal to ground produces an output voltage at the wiper to B, starting at 0 V up to 1 LSB less than 5 V. Each LSB of voltage is equal to the voltage applied across the A and B terminals divided by the 256 positions of the potentiometer divider. The general equation defining the output voltage at  $V_w$  with respect to ground for any valid input voltage applied to Terminal A and Terminal B is

$$V_W(D) = \frac{D}{256} V_A + \frac{256 - D}{256} V_B \tag{3}$$

A more accurate calculation, which includes the effect of wiper resistance,  $\mathrm{V}_{\mathrm{W}}$ , is

$$V_{W}(D) = \frac{R_{WB}(D)}{R_{AB}} V_{A} + \frac{R_{WA}(D)}{R_{AB}} V_{B}$$
(4)

Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Unlike in the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors  $R_{WA}$  and  $R_{WB}$ , not on the absolute values. Therefore, the temperature drift reduces to 15 ppm/°C.

#### **ESD PROTECTION**

All digital inputs are protected with a series of input resistors and parallel Zener ESD structures, as shown in Figure 36 and Figure 37. This applies to the SDI, CLK, and  $\overline{CS}$  digital input pins.



Figure 36. ESD Protection of Digital Pins



Figure 37. ESD Protection of Resistor Terminals

#### **TERMINAL VOLTAGE OPERATING RANGE**

The AD5162  $V_{DD}$  and GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on the A, B, and W terminals that exceed  $V_{DD}$  or GND are clamped by the internal forward-biased diodes (see Figure 38).



Figure 38. Maximum Terminal Voltages Set by V<sub>DD</sub> and GND

#### **POWER-UP SEQUENCE**

Because the ESD protection diodes limit the voltage compliance at the A, B, and W terminals (see Figure 38), it is important to power  $V_{DD}$ /GND before applying voltage to the A, B, and W terminals; otherwise, the diode is forward-biased such that  $V_{DD}$ is powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is in the following order: GND,  $V_{DD}$ , digital inputs, and then  $V_A$ ,  $V_B$ ,  $V_W$ . The relative order of powering  $V_A$ ,  $V_B$ ,  $V_W$ , and the digital inputs is not important, as long as they are powered after  $V_{DD}$ /GND.

#### LAYOUT AND POWER SUPPLY BYPASSING

It is good practice to employ compact, minimum lead length layout design. The leads to the inputs should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with disc or chip ceramic capacitors of 0.01  $\mu$ F to 0.1  $\mu$ F. Low ESR 1  $\mu$ F to 10  $\mu$ F tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 39). In addition, note that the digital ground should be joined remotely to the analog ground at one point to minimize the ground bounce.



Figure 39. Power Supply Bypassing

#### CONSTANT BIAS TO RETAIN RESISTANCE SETTING

For users who desire nonvolatility but cannot justify the additional cost of the EEMEM, the AD5162 can be considered a low cost alternative by maintaining a constant bias to retain the wiper setting. The AD5162 is designed specifically for low power applications, allowing low power consumption even in battery-operated systems. The graph in Figure 40 demonstrates the power consumption from a 3.4 V, 450 mAhr Li-Ion cell phone battery connected to the AD5162. The measurement over time shows that the device draws approximately 1.3  $\mu$ A and consumes negligible power. Over a course of 30 days, the battery is depleted by less than 2%, the majority of which is due to the intrinsic leakage current of the battery itself.

This demonstrates that constantly biasing the potentiometer can be a practical approach. Most portable devices do not require the removal of batteries for the purpose of charging. Although the resistance setting of the AD5162 is lost when the battery needs replacement, such events occur rather infrequently such that this inconvenience is justified by the lower cost and smaller size offered by the AD5162. If total power is lost, the user should be provided with a means to adjust the setting accordingly.



#### **EVALUATION BOARD**

An evaluation board, along with all necessary software, is available to program the AD5162 from any PC running Windows\* 98/2000/XP. The graphical user interface, as shown in Figure 41, is straightforward and easy to use. More detailed information is available in the user manual, which is supplied with the board.



Figure 41. AD5162 Evaluation Board Software

The AD5162 starts at midscale upon power-up. To increment or decrement the resistance, simply move the scrollbars in the left of the software window (see Figure 41). To write a specific value, use the bit pattern in the upper part of the **SDI Write Bit Control** (**Hit Run**) box and then click **Run**. The format of writing data to the device is shown in Table 8.

## SPI INTERFACE

### SPI-COMPATIBLE, 3-WIRE SERIAL BUS

The AD5162 contains a 3-wire, SPI-compatible digital interface (SDI,  $\overline{CS}$ , and CLK). The 9-bit serial word must be loaded MSB first. The format of the word is shown in Table 8.

The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or another suitable means. When  $\overline{CS}$  is low, the clock loads data into the serial register on each positive clock edge (see Figure 42).

The data setup and data hold times in Table 3 determine the valid timing requirements. The AD5162 uses a 9-bit serial input data register word that is transferred to the internal RDAC register when the  $\overline{\text{CS}}$  line returns to logic high. Extra MSB bits are ignored.

#### Table 8. Serial Data-Word Format<sup>1</sup>

|   | MSB               |      |    |    |    |    |    |    | LSB  |
|---|-------------------|------|----|----|----|----|----|----|------|
| Ĩ | B8                | B7   | B6 | B5 | B4 | B3 | B2 | B1 | B0   |
| Ī | A0                | D7   | D6 | D5 | D4 | D3 | D2 | D1 | D0   |
|   | (2 <sup>8</sup> ) | (27) |    |    |    |    |    |    | (2°) |

<sup>1</sup> The values of bits are shown in parentheses.





Figure 43. SPI Interface Detailed Timing Diagram ( $V_A = 5 V$ ,  $V_B = 0 V$ ,  $V_W = V_{OUT}$ )

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1, 2, 3</sup> | R <sub>AB</sub> (kΩ) | Temperature     | Package Description     | Package Option | Branding |
|--------------------------|----------------------|-----------------|-------------------------|----------------|----------|
| AD5162BRM2.5             | 2.5                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0Q      |
| AD5162BRM2.5-RL7         | 2.5                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0Q      |
| AD5162BRM10              | 10                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | DOR      |
| AD5162BRM50              | 50                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0S      |
| AD5162BRM50-RL7          | 50                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0S      |
| AD5162BRM100             | 100                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0T      |
| AD5162BRM100-RL7         | 100                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0T      |
| AD5162BRMZ2.5            | 2.5                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D74      |
| AD5162BRMZ2.5-RL7        | 2.5                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D74      |
| AD5162BRMZ10             | 10                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D9K      |
| AD5162BRMZ10-RL7         | 10                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D9K      |
| AD5162BRMZ50             | 50                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0S#     |
| AD5162BRMZ50-RL7         | 50                   | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0S#     |
| AD5162BRMZ100            | 100                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0T#     |
| AD5162BRMZ100-RL7        | 100                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0T#     |
| AD5162WBRMZ100-RL7       | 100                  | -40°C to +125°C | 10-Lead MSOP            | RM-10          | D0T#     |
| AD5162EVAL               |                      |                 | <b>Evaluation Board</b> |                |          |

 $^{1}$  Z = RoHS Compliant Part.

 $^{2}$  W = Qualified for Automotive Applications.

 $^{3}$  The evaluation board is shipped with the 10 k  $\Omega$   $R_{AB}$  resistor option; however, the board is compatible with all available resistor value options.

#### **AUTOMOTIVE PRODUCTS**

The AD5162W model is available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## NOTES

## NOTES

## NOTES

©2003–2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04108-0-12/10(C)



www.analog.com

Rev. C | Page 20 of 20