#### **SELECTION GUIDE**

| SELECTION SOIDE                                                                                   |                                                                                           |                   |  |  |  |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------|--|--|--|
| Part Number                                                                                       | Factory-Programmed Output Polarity                                                        | Packing*          |  |  |  |
| A1359LLETR-T Forward: Output voltage increases with incre positive (south) applied magnetic field |                                                                                           | 4000 units / reel |  |  |  |
| A1359LLETR-RP-T                                                                                   | Reverse: Output voltage increases with increasing negative (north) applied magnetic field | 4000 units / reel |  |  |  |
| A1359LLETR-MS-T                                                                                   | Forward: Output voltage increases with increasing positive (south) applied magnetic field | 4000 units / reel |  |  |  |
| A1359LLETR-RP-MS-T                                                                                | Reverse: Output voltage increases with increasing negative (north) applied magnetic field | 4000 units / reel |  |  |  |



#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                | Symbol                   | Notes                                                                                                                               | Rating     | Unit |
|-------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|------|
| Forward Supply Voltage        | V <sub>CC</sub>          | Refer to Power Derating section                                                                                                     | 6          | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>         |                                                                                                                                     | -0.1       | V    |
| Forward Output Voltage        | V <sub>OUT</sub>         | Refer to Power Derating section                                                                                                     | 7          | V    |
| Reverse Output Voltage        | V <sub>ROUT</sub>        |                                                                                                                                     | -0.1       | V    |
| Forward PWM Output Voltage    | V <sub>PWM</sub>         | Refer to Power Derating section                                                                                                     | 7          | V    |
| Reverse PWM Output Voltage    | V <sub>RPWM</sub>        |                                                                                                                                     | -0.1       | V    |
| Output Source Current         | I <sub>OUT(SOURCE)</sub> | VOUT to GND                                                                                                                         | 2          | mA   |
| Output Sink Current           | I <sub>OUT(SINK)</sub>   | VCC to VOUT                                                                                                                         | 10         | mA   |
| PWM Output Source Current     | I <sub>PWM(SOURCE)</sub> | V <sub>PWM</sub> > -0.5 V, T <sub>A</sub> = 25°C                                                                                    | -50        | mA   |
| PWM Output Sink Current       | I <sub>PWM(SINK)</sub>   | Internal current limiting is intended to protect the device from momentary short circuits and not intended for continuous operation | 25         | mA   |
| Operating Ambient Temperature | T <sub>A</sub>           | Temperature range L                                                                                                                 | -40 to 150 | °C   |
| Storage Temperature           | T <sub>stg</sub>         |                                                                                                                                     | -65 to 170 | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max)     |                                                                                                                                     | 165        | °C   |

#### **PINOUT DIAGRAM AND TERMINAL LIST TABLE**

**Terminal List Table** 

#### Numb

| PWMOUT 1 O | 8 NC  |
|------------|-------|
| VCC 2      | 7 GND |
| NC 3       | 6 NC  |
| VOUT 4     | 5 NC  |

**Pinout Diagram** 

| Number | Name   | Function                                             |
|--------|--------|------------------------------------------------------|
| 1      | PWMOUT | Open-drain PWM output                                |
| 2      | VCC    | Input power supply; tie to GND with bypass capacitor |
| 3      | NC     | No connect, tie to either GND or VCC                 |
| 4      | VOUT   | Output signal                                        |
| 5      | NC     | No connect, tie to either GND or VCC                 |
| 6      | NC     | No connect, tie to either GND or VCC                 |
| 7      | GND    | Device ground                                        |
| 8      | NC     | No connect, tie to either GND or VCC                 |



<sup>\*</sup>Contact Allegro for additional packing options

THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic             | Symbol         | Test Conditions*                       | Value | Unit |  |
|----------------------------|----------------|----------------------------------------|-------|------|--|
| Package Thermal Resistance | $R_{	heta JA}$ | On 4-layer PCB based on JEDEC standard | 145   | °C/W |  |

<sup>\*</sup>Additional thermal information available on the Allegro website





**OPERATING CHARACTERISTICS:** Valid over full operating temperature range,  $T_A$ ,  $C_{BYPASS}$  = 0.1  $\mu$ F,  $V_{CC}$  = 5 V, unless otherwise noted

| Characteristics                               | Symbol                  | Test Conditions                                                                               | Min. | Тур. | Max. | Unit <sup>1</sup> |
|-----------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|------|------|------|-------------------|
| ELECTRICAL CHARACTERISTICS                    | •                       |                                                                                               | •    | •    | •    |                   |
| Supply Voltage                                | V <sub>CC</sub>         |                                                                                               | 4.5  | 5    | 5.5  | V                 |
| Lindamiakana Thuashald?                       | V <sub>UVLOHI</sub>     | T <sub>A</sub> = 25°C (device powers on)                                                      | _    | _    | 3    | V                 |
| Undervoltage Threshold <sup>2</sup>           | V <sub>UVLOLOW</sub>    | T <sub>A</sub> = 25°C (device powers off)                                                     | 2.5  | _    | _    | V                 |
| Supply Current                                | I <sub>CC</sub>         | V <sub>CC</sub> = 5 V                                                                         | _    | 10   | 13.5 | mA                |
| Supply Zener Clamp Voltage                    | V <sub>Z</sub>          | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 20 mA                                                | 6    | 8.3  | _    | V                 |
| Internal Bandwidth <sup>3</sup>               | BWi                     | Small signal, –3 dB                                                                           | _    | 2    | _    | kHz               |
| Chopping Frequency <sup>3,4</sup>             | f <sub>C</sub>          | T <sub>A</sub> = 25°C                                                                         | _    | 400  | _    | kHz               |
| ANALOG OUTPUT CHARACTERISTIC                  | cs                      |                                                                                               |      |      |      |                   |
| Output Referred Noise <sup>3</sup>            | V <sub>N</sub>          | $T_A$ = 25°C, $C_{BYPASS}$ = 0.1 $\mu$ F, Sens = 5 mV/G, no load on VOUT                      | _    | 6    | -    | mV(p-p)           |
| Input Referred RMS Noise Density <sup>3</sup> | V <sub>NRMS</sub>       | T = 25°C, $C_{BYPASS}$ = open, no load on VOUT, $f \le BW_i$                                  | _    | 1.9  | _    | mG/√Hz            |
| DC Output Resistance <sup>3</sup>             | R <sub>OUT</sub>        |                                                                                               | -    | < 1  | -    | Ω                 |
| Output Load Resistance <sup>3</sup>           | $R_L$                   | VOUT to GND                                                                                   | 4.7  | _    | _    | kΩ                |
| Output Load Capacitance <sup>3</sup>          | C <sub>L</sub>          | VOUT to GND                                                                                   | _    | _    | 10   | nF                |
| Analog Output Current Limit                   | I <sub>LIMIT(ALG)</sub> | R <sub>PULLUP</sub> = 0 Ω                                                                     | 10   | _    | 80   | mA                |
| Output Voltage Olamon                         | V <sub>CLPH</sub>       | $T_A = 25$ °C, B = +350 G,<br>R <sub>L</sub> = 10 k $\Omega$ (VOUT to GND)                    | 4.25 | 4.5  | 4.65 | V                 |
| Output Voltage Clamp <sup>5</sup>             | V <sub>CLPL</sub>       | $T_A = 25$ °C, B = -350 G,<br>R <sub>L</sub> = 10 k $\Omega$ (VOUT to VCC)                    | 0.4  | 0.5  | 0.7  | V                 |
| Response Time <sup>3</sup>                    | t <sub>RESPONSE_</sub>  | Impulse magnetic field of 300 G                                                               | _    | _    | 500  | μs                |
| Settling Time <sup>3</sup>                    | t <sub>SETTLEVOUT</sub> | T <sub>A</sub> = 25°C, Primary Overload > 5000 G                                              | _    | _    | 750  | μs                |
| Power-On Time for Analog <sup>3</sup>         | t <sub>POVOUT</sub>     | $T_A = 25$ °C, $C_L$ (probe) = 10 pF, on VOUT                                                 | _    | 250  | _    | μs                |
| Delay to Clamp for Analog <sup>3</sup>        | t <sub>CLPVOUT</sub>    | T <sub>A</sub> = 25°C, C <sub>L</sub> = 10 nF, on VOUT                                        | _    | 30   | _    | μs                |
| PWM OUTPUT CHARACTERISTICS                    | ,                       |                                                                                               |      |      |      | ,                 |
| DW/MOLIT Seturation Valtage                   |                         | I <sub>PWMOUT(SINK)</sub> ≤ 20 mA, PWMOUT transistor on                                       | _    | -    | 0.6  | V                 |
| PWMOUT Saturation Voltage                     | V <sub>SAT</sub>        | I <sub>PWMOUT(SINK)</sub> ≤ 10 mA, PWMOUT transistor on                                       | _    | _    | 0.5  | V                 |
| PWMOUT Current Limit                          | I <sub>LIMIT</sub>      | R <sub>PULLUP</sub> = 0 Ω                                                                     | 30   | 60   | 110  | mA                |
| PWMOUT Leakage Current                        | I <sub>LEAK</sub>       | VCC = GND, $0 \text{ V} \le \text{V}_{\text{PWMOUT}} \le 5 \text{ V}$ , PWMOUT transistor off | _    | 0.1  | 10   | μA                |
| PWMOUT Zener Clamp Voltage                    | V <sub>ZOUT</sub>       | I <sub>PWMOUT(SINK)</sub> = 10 mA, T <sub>A</sub> = 25°C                                      | 28   | _    | _    | V                 |
| PWMOUT Rise Time <sup>3</sup>                 | t <sub>r</sub>          | $T_A = 25^{\circ}C, R_{PULLUP} = 2 k\Omega, C_L = 20 pF$                                      | _    | 3    | _    | μs                |
| PWMOUT Fall Time <sup>3</sup>                 | t <sub>f</sub>          | $T_A = 25^{\circ}C$ , $R_{PULLUP} = 2 k\Omega$ , $C_L = 20 pF$                                | -    | 3    | _    | μs                |
| Power-On Time for PWM <sup>3</sup>            | t <sub>POPWM</sub>      | T <sub>A</sub> = 25°C, C <sub>L</sub> (probe) = 10 pF, on PWMOUT                              | _    | 500  | -    | μs                |
| Delay to Clamp for PWM <sup>3</sup>           | t <sub>CLPPWM</sub>     | T <sub>A</sub> = 25°C, C <sub>L</sub> = 10 nF, on PWMOUT                                      | _    | 250  | _    | μs                |
| Response Time <sup>3</sup>                    | t <sub>RESPONSE_</sub>  | T <sub>A</sub> = 25°C, Impulse magnetic field of 300 G                                        | _    | _    | 1.5  | ms                |
| Settling Time <sup>3</sup>                    | t <sub>SETTLEPWM</sub>  | T <sub>A</sub> = 25°C, Primary Overload > 5000 G                                              | -    | -    | 2.25 | ms                |

Continued on the next page...



### **OPERATING CHARACTERISTICS (continued):** Valid over full operating temperature range, $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 V$ , unless otherwise noted

| Characteristics                                            | Symbol                 | Test Conditions                                                          |                                   | Min.  | Тур.  | Max.  | Unit <sup>1</sup> |
|------------------------------------------------------------|------------------------|--------------------------------------------------------------------------|-----------------------------------|-------|-------|-------|-------------------|
| PWM OUTPUT CHARACTERISTICS (                               | continued)             |                                                                          |                                   |       |       |       |                   |
| Load Resistance <sup>3,6</sup>                             | R <sub>PULLUP</sub>    | PWMOUT to VCC                                                            |                                   | 2000  | _     | _     | Ω                 |
| Load Capacitance <sup>3,6</sup>                            | C <sub>L</sub>         | PWMOUT to GND                                                            |                                   | _     | _     | 10    | nF                |
| Duty Cycle Jitter <sup>3</sup>                             | Jitter <sub>PWM</sub>  | Measured over 1000 PV<br>3 sigma values, Sens =                          |                                   | _     | ±0.18 | _     | %D                |
| QUIESCENT VOLTAGE OUTPUT (QV                               | O)                     | •                                                                        |                                   |       |       | ·     |                   |
| Quiescent Voltage Output                                   | V <sub>OUT(Q)</sub>    | T <sub>A</sub> = 25°C                                                    |                                   | 2.45  | 2.5   | 2.55  | V                 |
| Quiescent Voltage Output<br>Equivalent PWM                 | $D_{(Q)}$              | $T_A = 25^{\circ}C$ , $V_{CC} = 4.5$ to                                  | 5.5 V                             | 49    | 50    | 51    | %D                |
| PWM CARRIER FREQUENCY                                      |                        |                                                                          |                                   |       |       | ,     |                   |
| Carrier Frequency                                          | f <sub>PWM</sub>       | T <sub>A</sub> = 25°C                                                    |                                   | 3.6   | 4     | 4.4   | kHz               |
| SENSITIVITY                                                |                        |                                                                          |                                   |       |       |       | ,                 |
| Sensitivity Temperature Coefficient                        | TC <sub>SENS</sub>     | Programmed at T <sub>A</sub> = 150 to Sens at 25°C                       | 0°C, calculated relative          | 0.08  | 0.12  | 0.16  | %/°C              |
| Analog Sensitivity <sup>7</sup>                            | Sen                    | A1359LLETR-T,<br>A1359LLETR-MS-T                                         | B = ±125 G, T <sub>A</sub> = 25°C | 8.73  | 9.0   | 9.27  | mV/G              |
|                                                            |                        | A1359LLETR-RP-T,<br>A1359LLETR-RP-MS-T                                   | B = ±125 G, T <sub>A</sub> = 25°C | -9.27 | -9.0  | -8.73 | mV/G              |
| ERROR COMPONENTS                                           | ,                      |                                                                          |                                   |       |       |       |                   |
| DIAMA A A LA LA COLATA A Microsoft L 8                     | .,                     | 1.75 V < V <sub>OUT</sub> < 3.25 V                                       |                                   | -57.4 | _     | +57.4 | mV                |
| PWM to Analog Output Mismatch <sup>8</sup>                 | V <sub>OUTERR</sub>    | V <sub>OUT</sub> = 1.25 V, V <sub>OUT</sub> = 3.75 V                     |                                   | -85   | _     | +85   | mV                |
| Linearity Sensitivity Error <sup>9</sup>                   | Lin <sub>ERR</sub>     |                                                                          |                                   | _     | ±0.5  | _     | %                 |
| Symmetry Sensitivity Error <sup>9</sup>                    | Sym <sub>ERR</sub>     |                                                                          |                                   | _     | ±0.5  | _     | %                 |
| Ratiometry Quiescent Voltage<br>Output Error <sup>10</sup> | Rat <sub>VOUT(Q)</sub> | Across supply voltage range,<br>(relative to V <sub>CC</sub> = 5 V)      |                                   | _     | ±0.5  | _     | %                 |
| Ratiometry Sensitivity Error <sup>9</sup>                  | Rat <sub>Sens</sub>    | Across supply voltage range,<br>(relative to V <sub>CC</sub> = 5 V)      |                                   | _     | ±0.5  | -     | %                 |
| Ratiometry Clamp Error <sup>10</sup>                       | Rat <sub>VOUTCLP</sub> | $T_A = 25$ °C, across supply voltage range, (relative to $V_{CC} = 5$ V) |                                   | _     | ±0.5  | _     | %                 |
| Quiescent Voltage Output Drift Through Temperature Range   | $\Delta V_{OUT(Q)}$    | T <sub>A</sub> =150°C                                                    |                                   | -17   | _     | +17   | mV                |
| Sensitivity Drift Due to Package<br>Hysteresis             | ∆Sens <sub>PKG</sub>   | T <sub>A</sub> = 25°C, after temperature cycling                         |                                   | -     | ±2    | _     | %                 |

<sup>&</sup>lt;sup>1</sup> 1 G (gauss) = 0.1 mT (millitesla).



<sup>&</sup>lt;sup>2</sup> At power-up, the output is held low until  $V_{CC}$  exceeds  $V_{UVLOHI}$ . When the device reaches the operational power level, the output remains valid until  $V_{CC}$  drops below  $V_{UVLOLO}$ , when the output is pulled low.

<sup>&</sup>lt;sup>3</sup> Determined by design and characterization, not evaluated at final test.

<sup>&</sup>lt;sup>4</sup> f<sub>c</sub> varies as much as approximately ±20% across the full operating ambient temperature range and process.

 $<sup>^{5}</sup>$   $V_{CLPL}$  and  $V_{CLPH}$  scale with  $V_{CC}$ , due to ratiometry.

<sup>&</sup>lt;sup>6</sup> Load capacitance and resistance directly effects the rise time of the PWM output by  $t_r = 0.35 \times 2 \times \pi \times R_1 \times C_1$ .

<sup>&</sup>lt;sup>7</sup> Room temperature sensitivity can drift, ΔSens<sub>LIFE</sub>, by an additional 3% (typical worst case) over the life of the product.

<sup>&</sup>lt;sup>8</sup> See Characteristic Definitions section.

<sup>&</sup>lt;sup>9</sup> Applicable to both analog and PWM channels. Tested at Allegro factory for only the analog channel, and determined by design and characterization for the PWM channel.

<sup>&</sup>lt;sup>10</sup> Applies only to the analog channel.

#### CHARACTERISTIC DEFINITIONS

**Power-On Time:** When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before supplying a valid PWM output duty-cycle. Power-On Time for analog output,  $t_{POVOUT}$ , is defined as the time it takes for the output voltage to settle within  $\pm 10\%$  of its steady-state value after the power supply has reached its minimum specified operating voltage,  $V_{CC(min)}$ . (See Figure 1.)

Power-On Time is specified in a different way for the PWM output than the analog output. For the PWM output, the Power-On Time, t<sub>POPWM</sub>, is defined as the time it takes for the duty cycle to

settle within  $\pm 10\%$  of the target steady state value from the time the power supply has reached the minimum specified operating voltage,  $V_{CC(min)}$ . (See Figure 2.)

**Response Time:** The time interval,  $t_{RESPONSEPWM}$  or  $t_{RESPONSEVOUT}$ , between: a) when the applied magnetic field reaches 90% of its final value, and b) when the sensor IC reaches 90% of its output corresponding to the applied magnetic field (PWM duty cycle or analog  $V_{OUT}$ ). Figure 3 illustrates an example with the PWM output. Response time is conceptually the same for the analog output.





Figure 1: Definition of Analog Power-On Time, tpoyout

Figure 2: Definition of PWM Power-On Time, tpopwm



Figure 3: Definition of Response Time for PWM output



**Delay to Clamp:** A large magnetic input step may cause the clamp to overshoot its steady-state value. The delay to clamp, t<sub>CLPVOUT</sub>, is defined as the time it takes for the output voltage to settle within 1% of its steady-state value after initially passing through its steady-state voltage. This is conceptually the same for the PWM output duty cycle settling to the steady-state value. (See Figure 4.)

**Quiescent Voltage Output:** In the quiescent state (no significant magnetic field: B=0 G), the analog output,  $V_{OUT}$ , is ratiometric to the supply voltage,  $V_{CC}$ , throughout the entire operating range of  $V_{CC}$ . The PWM output,  $V_{PWMOUT}$ , by virtue of being a % duty-cycle will remain at 50% nominal throughout the entire  $V_{CC}$  operating range (4.5 to 5.5 V).

#### **Quiescent Output Drift through Temperature Range:**

Due to internal component tolerances and thermal considerations, the Quiescent Voltage Output,  $V_{OUT(Q)}$ , may drift from its nominal value across the operating ambient temperature,  $T_A$ . For purposes of specification, the Quiescent Voltage Output Drift Through Temperature Range,  $\Delta V_{OUT(Q)}$  (mV), is defined as:

$$\Delta V_{\text{OUT}(Q)} = V_{\text{OUT}(Q)(\text{TA})} - V_{\text{OUT}(Q)(25^{\circ}\text{C})}$$
 (1)

**Sensitivity:** Assuming the sensitivity of the device is positive (Positive Polarity: A1359LLETR-T, A1359LLETR-MS-T), the presence of a south-polarity magnetic field perpendicular to the branded surface of the package face increases the output voltage from its quiescent value toward the supply voltage rail.



Figure 4: Definition of Delay to Clamp

The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north-polarity field decreases the output voltage from its quiescent value. For the case of the reverse polarity device (A1359LLETR-RP-T, A1359LLETR-RP-MS-T), the presence of a south-polarity magnetic field perpendicular to the branded surface of the package face decreases the output voltage from its quiescent value toward the ground rail. The amount of the output voltage decrease is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north-polarity field increases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device and is defined as:

Sens = 
$$\frac{V_{\text{OUT(BPOS)}} - V_{\text{OUT(BNEG)}}}{\text{BPOS} - \text{BNEG}}$$
(2)

where BPOS and BNEG are two magnetic fields with opposite polarities.

**Sensitivity Temperature Coefficient:** Device sensitivity changes as temperature changes, with respect to its programmed Sensitivity Temperature Coefficient, TC<sub>SENS</sub>. TC<sub>SENS</sub> is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C. TC<sub>SENS</sub> (%/°C) is defined as:

$$TC_{SENS} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right)$$
(3)

where T1 is the nominal Sens programming temperature of 25°C, and T2 is the TC<sub>SENS</sub> programming temperature of 150°C. The ideal value of Sens through the full ambient temperature range, Sens<sub>IDEAL(TA)</sub>, is defined as:

$$Sens_{IDEAL(TA)} = Sens_{T1} \times [100\% + TC_{SENS}(T_A - TI)]$$
 (4)

Sensitivity Drift Due to Package Hysteresis: Package stress and relaxation can cause the device sensitivity at  $T_A = 25^{\circ}$ C to change during and after temperature cycling. This change in sensitivity follows a hysteresis curve. For purposes of specification, the Sensitivity Drift Due to Package Hysteresis,  $\Delta Sens_{PKG}$ , is defined as:

$$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100 \,(\%)$$
 (5)



where Sens<sub>(25°C)1</sub> is the programmed value of sensitivity at  $T_A = 25$ °C, and Sens<sub>(25°C)2</sub> is the value of sensitivity at  $T_A = 25$ °C, after temperature cycling  $T_A$  up to 150°C, down to -40°C, and back to up 25°C.

**Linearity Sensitivity Error:** The A1359 is designed to provide linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2.

Linearity Sensitivity Error is calculated separately for the positive ( $Lin_{ERRPOS}$ ) and negative ( $Lin_{ERRNEG}$ ) applied magnetic fields. Linearity error (%) is measured and defined as:

$$\operatorname{Lin}_{\text{ERRPOS}} = \left(1 - \frac{\operatorname{Sens}_{\text{BPOS2}}}{\operatorname{Sens}_{\text{BPOS1}}}\right) \times 100 \text{ (\%)}$$

$$\operatorname{Lin}_{\text{ERRNEG}} = \left(1 - \frac{\operatorname{Sens}_{\text{BNEG2}}}{\operatorname{Sens}_{\text{RNEG1}}}\right) \times 100 \text{ (\%)}$$

where:

$$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x}$$
 (7)

and BPOSx and BNEGx are positive and negative magnetic fields, with respect to the quiescent voltage output such that  $B_{POS2}\!>\!B_{POS1}$  and  $B_{NEG2}\!>\!B_{NEG1}.$ 

Then:

$$Lin_{ERR} = max(|Lin_{ERRPOS}|, |Lin_{ERRNEG}|)$$
(8)

**Clamping Range:** The output voltage clamps,  $V_{CLPH}$  and  $V_{CLPL}$ , limit the operating magnetic range of the applied field in which the device provides a linear output. The maximum positive and negative applied magnetic fields in the operating range can be calculated:

$$|BPOS(max)| = \frac{V_{CLP(HIGH)} - V_{OUT(Q)}}{Sens}$$

$$|BNEG(max)| = \frac{V_{OUT(Q)} - V_{CLP(LOW)}}{Sens}$$
(9)

**Symmetry Sensitivity Error:** The magnetic sensitivity of the A1359 device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry Sensitivity Error,  $\text{Sym}_{\text{ERR}}$  (%), is measured and defined as:

$$Sym_{ERR} = \left(1 - \frac{Sens_{BPOS}}{Sens_{BNEG}}\right) \times 100 \text{ (\%)}$$
 (10)

where  $Sens_{Bx}$  is as defined in equation 7, and BPOS and BNEG are positive and negative magnetic fields such that  $|B_{POS}| = |B_{NEG}|$ .

Ratiometry Error: The A1359 provides a ratiometric output. This means that the quiescent voltage output,  $V_{OUT(Q)}$ , magnetic sensitivity, Sens, and clamp voltage,  $V_{CLPH}$  and  $V_{CLPL}$ , are proportional to the supply voltage,  $V_{CC}$ . In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 5 V, and the measured change in each characteristic.

The ratiometric error in quiescent voltage output, Rat<sub>VOUT(Q)</sub> (%), for a given supply voltage, V<sub>CC</sub>, is defined as:

$$Rat_{ERRVOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(5V)}}{V_{CC} / 5 \text{ V}}\right) \times 100 \text{ (\%)}$$
 (11)

The ratiometric error in magnetic sensitivity,  $Rat_{Sens}$  (%), for a given supply voltage,  $V_{CC}$ , is defined as:

$$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 V}\right) \times 100 (\%)$$
 (12)

The ratiometric error in the clamp voltages,  $Rat_{VOUTCLP}$  (%), for a given supply voltage,  $V_{CC}$ , is defined as:

$$Rat_{VOUTCLP} = \left(1 - \frac{V_{CLP(VCC)} / V_{CLP(5V)}}{V_{CC} / 5 V}\right) \times 100 (\%) \quad (13)$$

where  $V_{CLP}$  is either  $V_{CLPH}$  or  $V_{CLPL}$ .

Note: Equations 11 and 13 apply to the analog channel ( $V_{OUT}$ ), only. Recall that for the PWM output, the 0 G output is 50% from 4.5 to 5.5 V. However, as sensitivity is ratiometric with  $V_{CC}$  for both analog and PWM channels, equation 12 applies to both the analog and the PWM channels.



(6)

**Duty Cycle Jitter:** The duty cycle of the PWM output may vary slightly over time despite the presence of a constant applied magnetic field and a constant Carrier Frequency,  $f_{PWM}$ , for the PWM signal. This phenomenon is known as jitter, Jitter<sub>PWM</sub> (%), and is defined as:

$$Jitter_{PWM} = \pm \frac{D_{B}(max) - D_{B}(min)}{2}$$
 (14)

where  $D_B(max)$  and  $D_B(min)$  are the maximum and minimum duty cycles, measured in 1000 PWM clock periods, in a constant applied magnetic field.

**Undervoltage Lockout:** The A1359 features an undervoltage lockout function that ensures that the device will output a valid signal when  $V_{CC}$  is above a certain threshold,  $V_{UVLOHI}$ , and remains valid until  $V_{CC}$  falls below a lower threshold,  $V_{UVLOLOW}$ . The undervoltage lockout feature provides a hysteresis of operation to eliminate indeterminate output states.

The output of the A1359 is held low (GND) until  $V_{CC}$  exceeds  $V_{UVLOHI}$ . When  $V_{CC}$  exceeds  $V_{UVLOHI}$ , the device powers-up and the output provides a ratiometric output voltage proportional to the input magnetic signal, and  $V_{CC}$ . If  $V_{CC}$  should drop back down below  $V_{UVLOLOW}$  for more than  $t_{uvlo}$  after the device is powered-up, the output would be pulled low. (See Figure 5.)

**PWM to Analog Output Mismatch:** When comparing the PWM output to the analog output for channel mismatch, the following equation is used to convert PWM (% D, duty cycle) to voltage (V):

$$V_{\text{PWMOUT}} = D_{\text{(Q)}} + D_{\text{(field)}} = V_{\text{OUT(Q)}} \times 20.0 \% D / V + V_{\text{OUT(B)}} \times 21.0 \% D / V$$
(15)

where:

 $D_{(Q)}$  is the quiescent PWM signal with no input field (B = 0 G), and  $D_{(\textrm{field})}$  is the PWM signal in response to the input magnetic field. In other words, the product of PWM sensitivity (%D/G) and input magnetic field (G). (See Figure 6.)



Figure 5: UVLO operation



Figure 6: Definition of PWM to Analog Output Mismatch, V<sub>OUTERR</sub>





**Figure 7: Typical Application Circuit** 

#### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switch point accuracy is the small-signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can

pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal- and stress-related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with highdensity logic integration and sample-and-hold circuits.



Figure 8: Concept of Chopper Stabilization Technique



#### Package LE, 8-Pin TSSOP









For Reference Only; not for tooling use (reference MO-153 AA) Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

Reference land pattern layout (reference IPC7351 SOP65P640X110-8M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

Branding scale and appearance at supplier discretion

A Hall element, not to scale

Active Area Depth 0.36 mm REF



Branding Reference View

Top line is device designator

 $\mathcal{A}$  = Supplier emblem Y = Last two digits of year of manufacture

W = Week of manufacture



A1359

# Factory-Programmed Dual-Output Linear Hall-Effect Sensor IC with Analog and Pulse-Width-Modulated Outputs

#### **Revision History**

| Revision | Revision Date     | Description of Revision                                    |
|----------|-------------------|------------------------------------------------------------|
| 1        | June 18, 2013     | Update I <sub>CC</sub> and package drawing.                |
| 2        | February 26, 2016 | Added A1359LLETR-MS-T and A1359LLETR-RP-MS-T part options. |
| 3        | February 19, 2019 | Minor editorial updates                                    |
| 4        | March 13, 2020    | Minor editorial updates                                    |

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

