Contents SPC572Lxx

## **Contents**

| 1 | Intro | duction                                            | 7  |
|---|-------|----------------------------------------------------|----|
|   | 1.1   | Document overview                                  | 7  |
|   | 1.2   | Description                                        | 7  |
|   | 1.3   | Device feature summary                             | 7  |
|   | 1.4   | Block diagram                                      | 8  |
|   | 1.5   | Features overview                                  | 11 |
| 2 | Pack  | kage pinouts and signal descriptions               | 3  |
|   | 2.1   | Package pinouts                                    | 13 |
|   | 2.2   | Pin descriptions                                   | 14 |
|   |       | 2.2.1 Power supply and reference voltage pins      | 14 |
|   |       | 2.2.2 System pins                                  | 15 |
|   |       | 2.2.3 LVDS pins                                    | 16 |
|   |       | 2.2.4 Generic pins                                 | 17 |
| 3 | Elec  | trical characteristics1                            | 8  |
|   | 3.1   | Introduction 1                                     | 18 |
|   | 3.2   | Parameter classification                           | 18 |
|   | 3.3   | Absolute maximum ratings                           | 19 |
|   | 3.4   | Electrostatic discharge (ESD)                      | 20 |
|   | 3.5   | Operating conditions                               | 20 |
|   | 3.6   | DC electrical specifications                       | 22 |
|   | 3.7   | I/O pad specification                              | 23 |
|   |       | 3.7.1 I/O input DC characteristics                 | 24 |
|   |       | 3.7.2 I/O output DC characteristics                | 28 |
|   | 3.8   | I/O pad current specification                      | 33 |
|   | 3.9   | Reset pad (PORST, ESR0) electrical characteristics | 36 |
|   | 3.10  | Oscillator and PLL                                 | 39 |
|   | 3.11  | ADC specifications                                 | 13 |
|   |       | 3.11.1 ADC input description                       | 43 |
|   |       | 3.11.2 SAR ADC electrical specification            | 46 |
|   |       | 3.11.3 S/D ADC electrical specification            | 49 |
|   |       |                                                    |    |



|   | 3.12 | Tempe    | rature sensor                                                          | 55   |
|---|------|----------|------------------------------------------------------------------------|------|
|   | 3.13 |          | Fast Asynchronous Serial Transmission (LFAST) pad electrical teristics | 55   |
|   |      | 3.13.1   | LFAST interface timing diagrams                                        | 56   |
|   |      | 3.13.2   | LFAST and MSC/DSPI LVDS interface electrical characteristics           | 57   |
|   | 3.14 | Power    | management: PMC, POR/LVD, sequencing                                   | 60   |
|   |      | 3.14.1   | Power management integration                                           | 61   |
|   |      | 3.14.2   | Main voltage regulator electrical characteristics                      | 61   |
|   |      | 3.14.3   | Device voltage monitoring                                              | 63   |
|   |      | 3.14.4   | Power up/down sequencing                                               | 64   |
|   | 3.15 | Flash r  | nemory electrical characteristics                                      | 65   |
|   | 3.16 | AC spe   | ecifications                                                           | 68   |
|   |      | 3.16.1   | Debug and calibration interface timing                                 | 68   |
|   |      | 3.16.2   | DSPI timing with CMOS and LVDS pads                                    | 73   |
|   |      | 3.16.3   | FEC timing                                                             | 75   |
|   |      | 3.16.4   | UART timing                                                            | 77   |
|   |      | 3.16.5   | GPIO delay timing                                                      | 78   |
| 4 | Pack | age cha  | aracteristics                                                          | . 79 |
|   | 4.1  | ECOPA    | ACK®                                                                   | 79   |
|   | 4.2  |          | 80 case drawing                                                        |      |
|   | 4.3  |          | 100 case drawing                                                       |      |
|   | 4.4  |          | al characteristics                                                     |      |
|   | 7.7  | 4.4.1    | General notes for specifications at maximum junction temperature.      |      |
|   |      | 4.4.1    | General notes for specifications at maximum juriction temperature.     | 65   |
| 5 | Orde | ring inf | ormation                                                               | . 88 |
| 6 | Docu | ıment re | evision history                                                        | . 89 |



List of tables SPC572Lxx

## List of tables

| Table 1.  | Device summary                                                                     | 1    |
|-----------|------------------------------------------------------------------------------------|------|
| Table 1.  | SPC572Lxx device feature summary                                                   |      |
| Table 3.  | Power supply and reference pins                                                    |      |
| Table 4.  | System pins                                                                        |      |
| Table 5.  | LVDSM pin descriptions                                                             |      |
| Table 6.  | Parameter classifications                                                          |      |
| Table 7.  | Absolute maximum ratings                                                           |      |
| Table 8.  | ESD ratings,                                                                       |      |
| Table 9.  | Device operating conditions                                                        |      |
| Table 10. | DC electrical specifications                                                       |      |
| Table 11. | I/O pad specification descriptions                                                 |      |
| Table 12. | I/O input DC electrical characteristics                                            |      |
| Table 13. | I/O pull-up/pull-down DC electrical characteristics                                |      |
| Table 14. | WEAK configuration output buffer electrical characteristics                        |      |
| Table 15. | MEDIUM configuration output buffer electrical characteristics                      |      |
| Table 16. | STRONG configuration output buffer electrical characteristics                      |      |
| Table 17. | VERY STRONG configuration output buffer electrical characteristics                 |      |
| Table 18. | I/O consumption                                                                    |      |
| Table 19. | Reset electrical characteristics                                                   |      |
| Table 20. | PLL0 electrical characteristics                                                    |      |
| Table 21. | External oscillator electrical specifications                                      |      |
| Table 22. | Selectable load capacitance.                                                       |      |
| Table 23. | Internal RC oscillator electrical specifications                                   |      |
| Table 24. | ADC pin specification                                                              |      |
| Table 25. | SARn ADC electrical specification                                                  |      |
| Table 26. | SDn ADC electrical specification                                                   |      |
| Table 27. | Temperature sensor electrical characteristics                                      |      |
| Table 28. | LVDS pad startup and receiver electrical characteristics,                          |      |
| Table 29. | LFAST transmitter electrical characteristics,                                      | 59   |
| Table 30. | MSC/DSPI LVDS transmitter electrical characteristics                               | 59   |
| Table 31. | Voltage regulator electrical characteristics                                       | 62   |
| Table 32. | Voltage monitor electrical characteristics                                         | 63   |
| Table 33. | Device supply relation during power-up/power-down sequence                         | 64   |
| Table 34. | Functional terminals state during power-up and reset                               | 64   |
| Table 35. | RWSC settings                                                                      |      |
| Table 36. | Flash memory program and erase specifications (pending silicon characterization)   | 66   |
| Table 37. | Flash memory module extended life specification                                    |      |
| Table 38. | JTAG pin AC electrical characteristics,                                            | 68   |
| Table 39. | Nexus debug port timing                                                            |      |
| Table 40. | DSPI channel frequency support                                                     | 73   |
| Table 41. | DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, |      |
|           | CPOL = 0 or 1, continuous SCK clock                                                |      |
| Table 42. | RMII serial management channel timing                                              |      |
| Table 43. | RMII receive signal timing                                                         |      |
| Table 44. | RMII transmit signal timing                                                        |      |
| Table 45. | UART frequency support                                                             |      |
| Table 46. | GPIO delay timing                                                                  |      |
| Table 47. | eTQFP80 – STMicroelectronics package mechanical data                               | . 81 |



| SPC572Lxx | List of tables |
|-----------|----------------|
| PG3/ZLXX  | LIST OF TABLES |

| Table 48. | eLQFP100 – STMicroelectronics package mechanical data | 83 |
|-----------|-------------------------------------------------------|----|
|           | Thermal characteristics for eTQFP80                   |    |
| Table 50. | Thermal characteristics for eLQFP100                  | 84 |
| Table 51. | Document revision history                             | 89 |



List of figures SPC572Lxx

# List of figures

| Figure 1.  | Block diagram                                                                      | . 9 |
|------------|------------------------------------------------------------------------------------|-----|
| Figure 2.  | Periphery allocation                                                               |     |
| Figure 3.  | 80-pin QFP configuration (top view)                                                | 13  |
| Figure 4.  | 100-pin QFP configuration (top view)                                               | 14  |
| Figure 5.  | I/O input DC electrical characteristics definition                                 | 24  |
| Figure 6.  | Weak pull-up electrical characteristics definition                                 | 27  |
| Figure 7.  | I/O output DC electrical characteristics definition                                | 28  |
| Figure 8.  | Start-up reset requirements                                                        | 37  |
| Figure 9.  | Noise filtering on reset signal                                                    | 38  |
| Figure 10. | PLL integration                                                                    | 40  |
| Figure 11. | Test circuit                                                                       | 43  |
| Figure 12. | Input equivalent circuit (Fast SARn channels)                                      | 44  |
| Figure 13. | Input equivalent circuit (SARB channels)                                           | 44  |
| Figure 14. | LFAST and MSC/DSPI LVDS timing definition                                          | 56  |
| Figure 15. | Power-down exit time                                                               |     |
| Figure 16. | Rise/fall time                                                                     | 57  |
| Figure 17. | LVDS pad external load diagram                                                     | 60  |
| Figure 18. | Voltage regulator capacitance connection                                           | 61  |
| Figure 19. | Voltage monitor threshold definition                                               | 63  |
| Figure 20. | JTAG test clock input timing                                                       | 69  |
| Figure 21. | JTAG test access port timing                                                       | 69  |
| Figure 22. | JTAG JCOMP timing                                                                  | 70  |
| Figure 23. | JTAG boundary scan timing                                                          | 71  |
| Figure 24. | Nexus event trigger and test clock timings                                         | 72  |
| Figure 25. | Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing                                          | 73  |
| Figure 26. | DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = 1 | , . |
|            | CHPA = 1                                                                           | 75  |
| Figure 27. | RMII serial management channel timing diagram                                      |     |
| Figure 28. | RMII receive signal timing diagram                                                 | 77  |
| Figure 29. | RMII transmit signal timing diagram                                                | 77  |
| Figure 30. | eTQFP80 – STMicroelectronics package mechanical drawing                            | 80  |
| Figure 31. | eLQFP100 – STMicroelectronics package mechanical drawing                           | 82  |
| Figure 32. | Product code structure                                                             | 88  |



SPC572Lxx Introduction

### 1 Introduction

#### 1.1 Document overview

This document provides electrical specifications, pin assignments, and package diagrams for the SPC572Lxx series of microcontroller units (MCUs). For functional characteristics, see the device reference manual.

## 1.2 Description

This family of MCUs is targeted at automotive powertrain controller applications for fourcylinder gasoline and diesel engines, chassis control applications, transmission control applications, steering and braking applications, as well as low-end hybrid applications.

The family is designed to achieve ISO26262 ASIL-A compliance.

## 1.3 Device feature summary

Table 2. SPC572Lxx device feature summary

|                                | Feature                         | Description |  |  |
|--------------------------------|---------------------------------|-------------|--|--|
| Process                        |                                 | 55 nm       |  |  |
|                                | Core                            | e200z2      |  |  |
| Main processor                 | Number of main cores            | 1           |  |  |
| Iviairi processor              | Single precision floating point | Yes         |  |  |
|                                | VLE                             | Yes         |  |  |
| Main processor fi              | requency                        | 80 MHz      |  |  |
| SMPU                           |                                 | Yes         |  |  |
| Software watchdo               | og timer (task SWT/safety SWT)  | 2 (1/1)     |  |  |
| Core Nexus class               |                                 | 3           |  |  |
| Sequence processing unit (SPU) |                                 | Yes         |  |  |
| System SRAM                    |                                 | 64 KB       |  |  |
| Flash memory                   |                                 | 1536 KB     |  |  |
| Flash memory fetch accelerator |                                 | 8 × 128 bit |  |  |
| Data flash memo                | ry (EEPROM)                     | 2 × 16 KB   |  |  |
| Flash memory ov                | rerlay RAM                      | 8 KB        |  |  |
| DMA channels                   |                                 | 16          |  |  |
| LINFlexD (UART/MSC)            |                                 | 3 (2/1)     |  |  |
| M_CAN/M_TTCAN                  |                                 | 2/0         |  |  |
| DSPI (SPI/MSC/sync SCI)        |                                 | 2 (1/1/0)   |  |  |
| Microsecond bus                | downlink                        | Yes         |  |  |



DocID023569 Rev 3

Introduction SPC572Lxx

Table 2. SPC572Lxx device feature summary (continued)

| Feature                                   | Description                                                  |
|-------------------------------------------|--------------------------------------------------------------|
| SENT bus                                  | 4 channels                                                   |
| Ethernet                                  | Yes                                                          |
| Zipwire (SIPI / LFAST) Interprocessor bus | High speed (4-phase only)                                    |
| System timers                             | 4 PIT channels<br>1 AUTOSAR <sup>®</sup> (STM)<br>64-bit PIT |
| GTM timer                                 | 16 input channels,<br>56 output channels                     |
| GTM RAM                                   | 18.53 KB                                                     |
| Interrupt controller                      | 1024 sources                                                 |
| ADC (SAR)                                 | 3                                                            |
| ADC (SD)                                  | 1                                                            |
| Temperature sensor                        | Yes                                                          |
| PLL                                       | Single PLL with no FM                                        |
| Internal linear voltage regulator         | 1.2 V                                                        |
| External power supplies                   | 5 V<br>3.3 V <sup>(1)</sup>                                  |
| Low-power modes                           | Stop mode<br>Slow mode                                       |
| Packages                                  | eTQFP80<br>eLQFP100                                          |

<sup>1.</sup> Optional: can be used for special I/O segments

## 1.4 Block diagram

Figure 1 and Figure 2 show the top-level block diagrams.

SPC572Lxx Introduction



Figure 1. Block diagram



Introduction SPC572Lxx

SSCM PBRIDGE\_A PASS XBAR\_0 Flash control SMPU\_0 LFAST\_0 PRAM\_0 SIPI\_0 PCM SIUL2 PFLASH\_0 MC\_ME INTC\_0 MC\_CGM SWT\_2 CMU\_PLL  $SWT_3$ PLLDIG STM\_2 XOSC DMA\_0 IRCOSC FEC\_0 MC\_RGM EIM PMCDIG ERM MC\_PCU GTM WKPU SAR ADC\_0 DECIFILTER SAR ADC PIT\_0 SAR ADC\_B PIT\_1 Peripheral Bus A LINFlexD\_1 LINFlexD\_14 SD ADC\_3 DTS CAN SRAM M\_CAN\_2 M\_CAN\_1 SENT SRX\_ DSPI\_0 DSPI\_4 CCCU JDC JTAGM Peripheral Cluster A

Figure 2. Periphery allocation



SPC572Lxx Introduction

#### 1.5 Features overview

On-chip modules within SPC572Lxx include the following features:

- 1 main CPU, single issue, 32-bit CPU core complex (e200z2)
  - Power Architecture embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction
  - Single-precision floating point operations
  - Saturation Instructions Extension adding scalar saturating arithmetic support to the PowerISA Integer Saturation (ISAT)
- 1568 KB (1536 KB code flash + 32 KB data flash) on-chip flash memory
  - Supporting multiple blocks allowing EEPROM emulation
  - RWW between data EEPROM and code flash memory
- 64 KB general-purpose data SRAM
- System Memory Protection Unit (SMPU)
- 16-channel Direct Memory Access controllers (eDMA) with two channel multiplexers for up to 60 DMA sources
- Interrupt Controller (INTC) supporting up to 1024 interrupt sources (all are not assigned)
- System Timer Module (STM)
- 2 Software Watchdog Timers (SWT)
- 2 Periodic Interrupt Timers (PIT)
  - 1 PIT with four standard 32-bit timer channels
  - 1 PIT with two 32-bit timer channels which can be combined into one 64-bit channel
- Single phase-locked loop with stable clock domain for peripherals and core (PLL)
- Single crossbar switch architecture for concurrent access to peripherals, flash memory, or SRAM from multiple bus masters
- System Integration Unit Lite (SIUL2)
- Boot Assist Flash (BAF) supports factory programming using a serial bootload through the UART Serial Boot Mode Protocol (physical interface (PHY) can be e.g., UART and CAN)
- PASS module (supporting 256-bit JTAG password protection)
- Device life cycle monitoring
- Generic Timer Module (GTM101)
- Enhanced analog-to-digital converter system with:
  - Three 12-bit SAR analog converters
  - One 16-bit Sigma-Delta analog converter
- Decimation unit to support SD ADC data conditioning
- 1 Deserial Serial Peripheral Interface (DSPI) module
- 2 LIN and UART communication interfaces (LINFlexD) modules
- 1 microsecond-bus channel (composed of one DSPI and one LINFlexD)
- 4 SENT (Single Edge Nibble Transmission) channels
- 2 Modular Controller Area Network (M\_CAN) modules



Introduction SPC572Lxx

- 1 Clock Calibration on CAN Unit (CCCU)
- Fast Ethernet Controller (FEC)
- Fast Asynchronous Serial Transmission (LFAST)
- Nexus Development Interface (NDI) per IEEE-ISTO 5001-2003 standard, with partial support for 2010 standard
- Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1 and IEEE 1149.7)
- On-chip voltage regulator controller manages the supply voltage down to 1.2 V for core logic
- Self-test capability

## 2 Package pinouts and signal descriptions

## 2.1 Package pinouts

The QFP package pinouts are shown in Figure 3 and Figure 4.

VDD\_HV\_IO\_MAIN VDD\_HV\_IO\_ETH VDD\_HV\_IO\_FLA PC[12] PA[10] PA[13]
PA[12]
PA[1]
PA[2] 29 0 eTQFP80 PD[14] 60 PE[9] 59 PD[5] PD[15] PC[9] □ PD[4] PC[8] □ PORST PC[7] PC[6] VDD\_HV\_PMC PC[5] TESTMODE □ PA[6] PC[4] [ PC[2] □ □ PA[9] □ PA[7] PA[8] PE[0] DD[6] PE[1] □ □ PD[7] VDD\_LV [ 46 PF[13] 45 VDD\_HV\_IO\_JTAG/ VDD\_HV\_OSC 44 XTAL VDD\_HV\_IO\_MAIN □ PB[15] 17 PB[14] □ 18 43 EXTAL PB[13] □ 19 42 □ VDD\_LV 41 VDD\_HV\_IO\_MAIN PB[12] □ 20 23 PB[2] □ : PB[10] VSS\_HV\_ADR VDD\_HV\_ADR VDD\_HV\_ADV

Figure 3. 80-pin QFP configuration (top view)

57/

DocID023569 Rev 3



Figure 4. 100-pin QFP configuration (top view)

### 2.2 Pin descriptions

The following sections provide signal descriptions and related information about device functionality and configuration.

#### 2.2.1 Power supply and reference voltage pins

Table 3 contains information on power supply and reference pin functions for the devices. The Supply Pins Table contains information on power supply and reference pins. See the Signal Table (Excel file) attached to this document. Locate the paperclip symbol on the left

14/98 DocID023569 Rev 3



side of the PDF window, and click it. Double-click on the excel file to open it and select the Supply Pins Table tab.

Table 3. Power supply and reference pins

|                            | S         | Supply                                                                            | QFP pin        |                 |  |
|----------------------------|-----------|-----------------------------------------------------------------------------------|----------------|-----------------|--|
| Symbol                     | Туре      | Description                                                                       | 80             | 100             |  |
| V <sub>SS_HV</sub>         | Ground    | High voltage ground                                                               | Exposed pad 81 | Exposed pad 101 |  |
| V <sub>SS_LV</sub>         | Ground    | Low voltage ground                                                                | Exposed pad 81 | Exposed pad 101 |  |
| V <sub>SS_HV_OSC</sub>     | Ground    | Ground supply for the oscillator                                                  | Exposed pad 81 | Exposed pad 101 |  |
| $V_{DD\_LV}$               | Power     | Low voltage power supply for production device (PLL is also powered by this pin.) | 15, 42, 68     | 19, 52, 68      |  |
| V <sub>DD_HV_PMC</sub>     | Power     | High voltage power supply for internal power management unit                      | 55             | _               |  |
| V <sub>DD_HV_IO_MAIN</sub> | Power     | High voltage power supply for I/O                                                 | 16, 41, 67     | 20, 51, 85      |  |
| V <sub>DD_HV_IO_JTAG</sub> | Power     | JTAG/Oscillator power supply                                                      | 45             | 55              |  |
| V <sub>DD_HV_OSC</sub>     | Power     | Oscillator voltage supply                                                         | 45             | 55              |  |
| V <sub>DD_HV_IO_ETH</sub>  | Power     | Ethernet 3.3 V I/O supply                                                         | 77             | 95              |  |
| V <sub>DD_HV_FLA</sub>     | Power     | Decoupling supply pin for flash                                                   | 68             | 86              |  |
| V <sub>DD_HV_ADV</sub>     | Power     | High voltage supply for ADC                                                       | 33             | 39              |  |
| V <sub>SS_HV_ADR</sub>     | Reference | Ground reference of ADCs                                                          | 23             | 28              |  |
| V <sub>DD_HV_ADR</sub>     | Reference | Voltage reference of ADCs                                                         | 24             | 29              |  |

### 2.2.2 System pins

Table 4 contains information on system pin functions for the devices.



Table 4. System pins

| Sumbol   | Description                                                                                                                                                                                                                                                                                                                                                                                             | Direction     | QFP pin |     |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|-----|
| Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                             | Direction     | 80      | 100 |
| PORST    | Power on reset with Schmitt trigger characteristics and noise filter. PORST is active low                                                                                                                                                                                                                                                                                                               | Bidirectional | 56      | 66  |
| ESR0     | External functional reset with Schmitt trigger characteristics and noise filter. ESR0 is active low                                                                                                                                                                                                                                                                                                     |               | 57      | 67  |
| TESTMODE | Pin for testing purpose only. An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering TESTMODE. It is recommended to connect the TESTMODE pin to V <sub>SS_HV_IO</sub> on the board. The value of the TESTMODE pin is latched at the negation of reset and has no affect afterward. The device will not exit reset with the TESTMODE pin asserted during power-up. | Input only    | 54      | 64  |
| XTAL     | Analog output of the oscillator amplifier circuit needs to be grounded if oscillator is used in bypass mode.                                                                                                                                                                                                                                                                                            | Output        | 44      | 54  |
| EXTAL    | Analog input of the oscillator amplifier circuit when oscillator is not in bypass mode Analog input for the clock generator when oscillator is in bypass mode                                                                                                                                                                                                                                           | Input         | 43      | 53  |

### 2.2.3 LVDS pins

Table 5 contains information on LVDS pin functions for the devices.

Table 5. LVDSM pin descriptions

| Functional                | Port pin | Signal   | Signal description                                           | Direction | Package pin number |          |
|---------------------------|----------|----------|--------------------------------------------------------------|-----------|--------------------|----------|
| block                     |          |          |                                                              |           | eTQFP80            | eLQFP100 |
|                           | PF[13]   | SIPI_RXN | Interprocessor Bus LFAST, LVDS<br>Receive Negative Terminal  | I         | 46                 | 56       |
| SIPI LFAST <sup>(1)</sup> | PD[7]    |          | Interprocessor Bus LFAST, LVDS<br>Receive Positive Terminal  | I         | 47                 | 57       |
| SIFI LFAST                | PD[6]    | SIPI_TXN | Interprocessor Bus LFAST, LVDS<br>Transmit Negative Terminal | 0         | 48                 | 58       |
|                           | PA[8]    | SIPI_TXP | Interprocessor Bus LFAST, LVDS<br>Transmit Positive Terminal | 0         | 49                 | 59       |

577

16/98 DocID023569 Rev 3

72

90

Package pin number **Functional** Port pin Signal Signal description **Direction** eTQFP80 block eLQFP100 PD[3] SCK\_N DSPI 4 Microsecond Bus Serial 0 69 87 Clock, LVDS Negative Terminal PD[2] SCK\_P DSPI 4 Microsecond Bus Serial 0 70 88 DSPI 4 Clock, LVDS Positive Terminal Microsecond SOUT\_N DSPI 4 Microsecond Bus Serial PD[1] 0 71 89 Bus

Table 5. LVDSM pin descriptions (continued)

Data, LVDS Negative Terminal

DSPI 4 Microsecond Bus Serial

Data, LVDS Positive Terminal

#### 2.2.4 Generic pins

PD[0]

SOUT\_P

The I/O Signal Description Table contains information on generic pins. See the I/O Signal Description and Input Multiplexing Tables (Excel file) attached to this document. Locate the paperclip symbol on the left side of the PDF window, and click it. Double-click on the excel file to open it and select the I/O Signal Description Table tab.

0



DocID023569 Rev 3

DRCLK and TCK/DRCLK usage for SIPI LFAST is described in the SPC572Lxx reference manual, refer to SIPI LFAST chapter.

### 3 Electrical characteristics

#### 3.1 Introduction

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column.

Note:

Within this document,  $V_{DD\_HV\_IO}$  refers to supply pins  $V_{DD\_HV\_IO\_MAIN}$ ,  $V_{DD\_HV\_IO\_JTAG}$ ,  $V_{DD\_HV\_PMC}$  and  $V_{DD\_HV\_FLA}$ .

#### 3.2 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 6* are used and the parameters are tagged accordingly in the tables where appropriate.

**Table 6. Parameter classifications** 

| Classification tag | Tag description                                                                                                                                                                                                    |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Р                  | Parameters are guaranteed by production testing on each individual device.                                                                                                                                         |  |  |
| С                  | Parameters are guaranteed by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |  |  |
|                    | Parameters are guaranteed by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |  |  |
| D                  | Parameters are derived mainly from simulations.                                                                                                                                                                    |  |  |

Note:

The classification is shown in the column labeled "C" in the parameter tables where appropriate.



## 3.3 Absolute maximum ratings

Table 7 describes the maximum ratings of the device.

Table 7. Absolute maximum ratings<sup>(1)</sup>

| Symbol                                |    | Parameter                                                                                                      | Canditions                                        | Va             | lue    | Unit  |
|---------------------------------------|----|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------|--------|-------|
| Symbol                                |    | Parameter                                                                                                      | Conditions                                        | Min            | Max    | Onit  |
| Cycle                                 | SR | Lifetime power cycles                                                                                          | _                                                 |                | 1000 k | _     |
| V <sub>SS_HV</sub>                    | SR | Ground voltage                                                                                                 | _                                                 |                |        | _     |
| V <sub>DD_LV</sub>                    | SR | 1.2 V core supply voltage <sup>(2),(3),(4)</sup>                                                               | _                                                 | -0.3           | 1.5    | V     |
| V <sub>DD_HV_IO</sub> <sup>(5)</sup>  | SR | I/O supply voltage <sup>(6)</sup>                                                                              | _                                                 | -0.3           | 6.0    | V     |
| V <sub>DD_HV_ADV</sub> <sup>(7)</sup> | SR | SAR and S/D ADC supply voltage                                                                                 | Reference to V <sub>SS_HV_ADV</sub>               | -0.3           | 6.0    | V     |
| V <sub>SS_HV_ADR</sub>                | SR | SAR and S/D ADC low reference                                                                                  | Reference to V <sub>SS_HV</sub>                   | -0.3           | 0.3    | V     |
| V <sub>DD_HV_ADR</sub>                | SR | SAR and S/D ADC high reference                                                                                 | Reference to corresponding V <sub>SS_HV_ADR</sub> | -0.3           | 6.0    | V     |
| V <sub>IN</sub>                       | SR |                                                                                                                | _                                                 | -0.3           | 6.0    | V     |
|                                       |    | I/O input voltage range <sup>(8)</sup>                                                                         | Relative to V <sub>SS_HV_IO</sub>                 | -0.3           | _      |       |
|                                       |    | ino input voitage range                                                                                        | Relative to V <sub>DD_HV_IO</sub>                 | _              | 0.3    |       |
| I <sub>INJD</sub>                     | SR | Maximum DC injection current for digital pad                                                                   | Per pin, applies to all digital pins              | <del>-</del> 5 | 5      | mA    |
| I <sub>INJA</sub>                     | SR | Maximum DC injection current for analog pad                                                                    | Per pin, applies to all analog pins               | <del>-</del> 5 | 5      | mA    |
| I <sub>MAXD</sub>                     | SR |                                                                                                                | Medium                                            | -7             | 8      | mA    |
|                                       |    | Maximum output DC current when driven                                                                          | Strong                                            | -10            | 10     |       |
|                                       |    |                                                                                                                | Very strong                                       | -11            | 11     |       |
| I <sub>MAXSEG</sub>                   | SR | Maximum current per power segment <sup>(9)</sup>                                                               | _                                                 | -90            | 90     | mA    |
| T <sub>STG</sub>                      | SR | Storage temperature range and non-operating times                                                              | _                                                 | <b>-</b> 55    | 175    | °C    |
| STORAGE                               | SR | laximum storage time, assembled art programmed in ECU  No supply; storage temperature in range –40 °C to 60 °C |                                                   | _              | 20     | years |
| T <sub>SDR</sub>                      | SR | Maximum solder temperature <sup>(10)</sup> Pb-free package                                                     | _                                                 | _              | 260    | °C    |
| MSL                                   | SR | Moisture sensitivity level <sup>(11)</sup>                                                                     | _                                                 | _              | 3      | _     |
| t <sub>XRAY</sub>                     | Т  | X-ray screen time                                                                                              | At 80÷130 KV; 20÷50 μA;<br>max 1 Gy dose          | _              | 200    | ms    |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

<sup>3.</sup> Allowed 1.375 - 1.45 V for 10 hours cumulative time at maximum  $T_J$  = 125 °C, remaining time as defined in note 5.



DocID023569 Rev 3

Allowed 1.45 – 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in note 4. and note 5.

 1.32 – 1.375 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.288 V at maximum T<sub>J</sub> = 125 °C

- 5. VDD\_HV\_IO refers to supply pins VDD\_HV\_IO\_MAIN, VDD\_HV\_IO\_JTAG, VDD\_HV\_IO\_ETH, VDD\_HV\_OSC, VDD\_HV\_FLA.
- 6. Allowed 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset,  $T_J$  = 150 °C remaining time at or below 5.5 V.
- 7.  $V_{DD\_HV\_ADV}$  is also the supply for the device temperature sensor and bandgap reference.
- 8. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage equals the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies significantly across process and temperature, but a value of 0.3 V can be used for nominal calculations.
- Sum of all controller pins (including both digital and analog) must not exceed 150 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins.
- 10. Solder profile per IPC/JEDEC J-STD-020D
- 11. Moisture sensitivity per JEDEC test method A112

### 3.4 Electrostatic discharge (ESD)

The following table describes the ESD ratings of the device.

Table 8. ESD ratings<sup>(1),(2)</sup>

| Parameter                                                       | С | Conditions | Value | Unit |
|-----------------------------------------------------------------|---|------------|-------|------|
| ESD for Human Body Model (HBM) <sup>(3)</sup>                   | Т | All pins   | 2000  | V    |
| ESD for field induced Charged Device Model (CDM) <sup>(4)</sup> | Т | All pins   | 500   | V    |

- 1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.
- 2. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification"
- 3. This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing
- 4. This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model Component Level

## 3.5 Operating conditions

The following table describes the operating conditions for the device for which all specifications in the datasheet are valid, except where explicitly noted.

The device operating conditions must not be exceeded or the functionality of the device is not guaranteed.

Table 9. Device operating conditions<sup>(1)</sup>

| O-maked                                            |    | _ | Banana dan                                   | O an aliticana                         |       | Value                  |       | 1111     |
|----------------------------------------------------|----|---|----------------------------------------------|----------------------------------------|-------|------------------------|-------|----------|
| Symbol                                             |    | С | Parameter                                    | Conditions                             | Min   | Тур                    | Max   | _ Unit   |
|                                                    |    |   |                                              | Frequency                              |       |                        |       |          |
| f <sub>SYS</sub>                                   | СС | С | Device operating frequency <sup>(2)</sup>    | T <sub>J</sub> –40 °C to 150 °C        | _     | _                      | 80    | MHz      |
|                                                    |    |   | 7                                            | Temperature                            |       | •                      |       | <b>.</b> |
| T <sub>J</sub>                                     | SR | Р | Operating<br>temperature range -<br>junction | _                                      | -40.0 | _                      | 150.0 | °C       |
| T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | SR | Р | Ambient operating temperature range          | _                                      | -40.0 | _                      | 125.0 | °C       |
|                                                    |    |   |                                              | Voltage                                |       |                        |       |          |
| $V_{DD\_LV}$                                       | SR | D | External core supply                         | LVD enabled                            | 1.2   | _                      | 1.32  | V        |
|                                                    |    | Р | voltage <sup>(3)(4)</sup>                    | LVD disabled <sup>(5),(6)</sup>        | 1.14  | _                      | 1.375 |          |
| V <sub>DD_HV_IO_MAIN</sub> <sup>(7)</sup>          | SR | Р |                                              | LVD400 enabled                         | 4.5   | _                      | 5.5   | V        |
|                                                    |    | С | I/O supply voltage                           | LVD400 disabled                        | 4.0   | _                      | 5.9   |          |
|                                                    |    | С |                                              | (8),(9),(10)                           | 3.0   | _                      | 5.9   |          |
| V <sub>DD_HV_IO_JTAG</sub>                         | SR | Р |                                              | 5 V range                              | 4.5   | _                      | 5.5   | V        |
|                                                    |    | С | JTAG I/O supply voltage <sup>(11)</sup>      | 3.3 V range                            | 3.0   | _                      | 3.6   |          |
|                                                    |    | С | 95                                           | 5 V range                              | 4.0   | _                      | 5.9   |          |
| $V_{DD\_HV\_IO\_ETH}$                              | SR | Р | Ethernet I/O supply                          | 5 V range                              | 4.5   | _                      | 5.5   | V        |
|                                                    |    | С | voltage                                      | 3.3 V range                            | 3.0   | _                      | 3.6   |          |
| V <sub>DD_HV_FLA</sub> <sup>(12),(13)</sup>        | CC | Р | Flash core voltage                           | _                                      | 3.0   | _                      | 5.5   | V        |
| $V_{DD\_HV\_ADV}$                                  | SR | Р |                                              | LVD295/ enabled                        | 4.5   | _                      | 5.5   | V        |
|                                                    |    | С | SARADC and<br>SDADC supply                   | LVD400<br>disabled <sup>(8),(9)</sup>  | 4.0   | _                      | 5.9   |          |
|                                                    |    | С | voltage                                      | LVD295/<br>disabled <sup>(8),(9)</sup> | 3.7   | _                      | 5.9   |          |
| $V_{DD\_HV\_ADR}$                                  | SR | Р |                                              | _                                      | 4.5   | _                      | 5.5   | V        |
|                                                    |    | С | SAR and S/D ADC reference                    |                                        | 4.0   | _                      | 5.9   |          |
|                                                    |    | С |                                              |                                        | 2.0   | _                      | 4.0   |          |
| V <sub>DD_HV_ADR</sub> –<br>V <sub>DD_HV_ADV</sub> | SR | D | SAR and S/D ADC reference voltage            | _                                      | _     | _                      | 25    | mV       |
| V <sub>SS_HV_ADR</sub>                             | SR | Р | SD ADC ground reference voltage              | _                                      |       | V <sub>SS_HV_ADV</sub> |       | ٧        |
| $V_{RAMP\_HV}$                                     | SR | D | Slew rate on HV power supply pins            | _                                      | _     | _                      | 100   | V/ms     |



| rable 3. Device operating conditions (continued) | Table 9. Device of | perating | conditions <sup>(1)</sup> | (continued) | ) |
|--------------------------------------------------|--------------------|----------|---------------------------|-------------|---|
|--------------------------------------------------|--------------------|----------|---------------------------|-------------|---|

| Symbol              |    | C Parameter |                                                   | Conditions                   |      | Unit |     |    |
|---------------------|----|-------------|---------------------------------------------------|------------------------------|------|------|-----|----|
| Symbol              |    |             | i didilietei                                      | Conditions                   | Min  | Тур  | Max |    |
| V <sub>IN</sub>     | SR | С           | I/O input voltage range                           | _                            | 0    | _    | 5.5 | V  |
|                     |    |             | Inj                                               | ection current               |      |      |     |    |
| I <sub>IC</sub>     | SR | Т           |                                                   | Digital pins and analog pins | -3.0 | _    | 3.0 | mA |
| I <sub>MAXSEG</sub> | SR | D           | Maximum current per power segment <sup>(17)</sup> | _                            | -80  | _    | 80  | mA |

- 1. The ranges in this table are design targets and actual data may vary in the given range.
- 2. Maximum operating frequency is applicable to the core and platform for the device. See the Clocking chapter in the SPC572Lxx Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device
- Core voltage as measured on device pin to guarantee published silicon performance.
- 4. During power ramp, voltage measured on silicon might be lower. Maximum performance is not guaranteed, but correct silicon operation is guaranteed. Refer to the Power Management and Reset Generation Module chapters in the SPC572Lxx Microcontroller Reference Manual for further information.
- 5. Maximum core voltage is not permitted for entire product life. See Absolute maximum rating.
- 6. When internal LVD/HVDs are disabled, external monitoring is required to guarantee correct device operation.
- 7 The VDD\_HV\_PMC supply providing power to the internal regulator is shorted with the VDD\_HV\_IO supply within package.
- 8. Maximum voltage is not permitted for entire product life. See Absolute maximum rating.
- 9. When internal LVD/HVDs are disabled, external monitoring is required to guarantee correct device operation.
- 10. Reduced output/input capabilities below 4.2 V. See performance derating values in I/O pad electrical characteristics
- 11.  $V_{DD\ HV\ IO\ JTAG}$  supply is shorted with  $V_{DD\ HV\ OSC}$  supply within package.
- 12. Flash read, program, and erase operations are supported for a minimum V<sub>DD\_HV\_FLA</sub> value of 3.0 V.
- 13. This voltage can be measured on the pin but is not supplied by an external regulator. The Power Management Controller generates PORs based on this voltage.
- 14. Full device lifetime without performance degradation
- 15. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See the *Absolute maximum ratings* table for maximum input current for reliability requirements.
- 16. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current is injected through the clamp diode to the supply rail. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature.
- 17. Sum of all controller pins (including both digital and analog) must not exceed 150 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins.

### 3.6 DC electrical specifications

The following table describes the DC electrical specifications.

Value Symbol С **Conditions Parameter** Unit Min Max Typ CC P Operating current all 145 mΑ IDDAPP  $f_{SYS} = 80 \text{ MHz}^{(2)}$ supplies with typical T<sub>i</sub> < 150 °C application CC C Operating current all 165 mΑ IDDAPPPE  $f_{SYS} = 80 \text{ MHz}^{(3)}$ supplies with typical T<sub>i</sub> < 150 °C application including program/erase CCIP At 40 °C 22 mΑ  $I_{DDAR}$ Total device consumption on V<sub>DD HV IO</sub>, including consumption for V<sub>DD\_LV</sub> V<sub>DD\_HV\_IO</sub> After Run generation. operating current No I/O activity CCT After-run mode HV 24 current, T<sub>A</sub>=55 °C,  $V_{DD\ HV\ IO} = 5.5\ V$ < 20 µs observation CC T Maximum short term mΑ 60 ISPIKE current spike window dΙ CC T Current difference ratio to < 20 µs observation % 20 average current (dl/avg(l)) window CC D Current variation during 50 mΑ  $I_{SR}$ boot/shut-down CC P Bandgap trimmed  $T_J = -40 \,^{\circ}\text{C} \text{ to } 150 \,^{\circ}\text{C}$ 1.200 1.237 ٧ V<sub>REF BG T</sub> reference voltage V<sub>DD\_HV\_ADV</sub> = 5 V <u>+</u> 10% CC C Bandgap temperature  $T_{.1} = -40 \,^{\circ}\text{C} \text{ to } 150 \,^{\circ}\text{C}$ -50  $V_{REF\_BG\_TC}$ ppm/ °C coefficient(4) V<sub>DD\_HV\_ADV</sub> = 5 V <u>+</u> 10% cc c  $T_1 = -40 \, ^{\circ}\text{C}$ 8000  $V_{REF\_BG\_LR}$ ppm/ V Bandgap line regulation V<sub>DD\_HV\_ADV</sub> = 5 V <u>+</u> 10%

Table 10. DC electrical specifications<sup>(1)</sup>

 $T_{.1} = 150 \, ^{\circ}\text{C}$ 

V<sub>DD\_HV\_ADV</sub> = 5 V <u>+</u> 10%

## 3.7 I/O pad specification

С

The following table describes the different pad type configurations.



DocID023569 Rev 3

23/98

4000

<sup>1.</sup> The ranges in this table are design targets and actual data may vary in the given range.

<sup>2.</sup> f<sub>SYS</sub> maximum system frequency, unloaded I/O with LVDS pins active and terminated. Measured on an application specific pattern

f<sub>SYS</sub> maximum system frequency, unloaded I/O with LVDS pins active and terminated. Measured on an application specific pattern with active flash program and erase.

<sup>4.</sup> The temperature coefficient and line regulation specifications are used to calculate the reference voltage drift at an operating point within the specified voltage and temperature operating conditions.

Table 11. I/O pad specification descriptions

| Pad type                   | Description                                                                                                                                                                                                                                       |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Weak configuration         | Provides a good compromise between transition time and low electromagnetic emission. Pad impedance is centered around 800 $\Omega$ .                                                                                                              |
| Medium configuration       | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. Pad impedance is centered around 200 $\Omega$ .                                                                 |
| Strong configuration       | Provides fast transition speed; used for fast interface. Pad impedance is centered around 50 $\Omega$ .                                                                                                                                           |
| Very strong configuration  | Provides maximum speed and controlled symmetric behavior for rise and fall transition. Used for fast interface including Ethernet interfaces requiring fine control of rising/falling edge jitter. Pad impedance is centered around 40 $\Omega$ . |
| Differential configuration | A few pads provide differential capability providing very fast interface together with good EMC performances.                                                                                                                                     |
| Input only pads            | These low input leakage pads are associated with the ADC channels.                                                                                                                                                                                |

Note: Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin.

### 3.7.1 I/O input DC characteristics

Table 12 provides input DC electrical characteristics as described in Figure 5.

V<sub>ID</sub> V<sub>IH</sub> V<sub>IV</sub> V<sub>IV</sub> V<sub>IV</sub> (SIUL register)

Figure 5. I/O input DC electrical characteristics definition

Table 12. I/O input DC electrical characteristics

| Symbol                               |          | • | Dozomotov                                                           | Conditions                                                                                      | ,                               | Value |                                 |      |
|--------------------------------------|----------|---|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|-------|---------------------------------|------|
| Symbol                               |          | С | Parameter                                                           | Conditions                                                                                      | Min                             | Тур   | Max                             | Unit |
|                                      |          |   |                                                                     | TTL                                                                                             | l                               |       | l                               |      |
| V <sub>IHTTL</sub>                   | SR       | Р | Input high level TTL                                                | $4.75 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.25 \text{ V}^{(5)}$                          | 2                               | _     | V <sub>DD_HV_IO</sub><br>+ 0.3  | V    |
| V <sub>ILTTL</sub>                   | SR       | Р | Input low level TTL                                                 | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V <sup>(5)</sup>                                          | -0.3                            | _     | 0.8                             |      |
| V <sub>HYSTTL</sub>                  | _        | С | Input hysteresis TTL                                                | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V <sup>(5)</sup>                                          | 0.275                           | _     | _                               |      |
| V <sub>DRFTTTL</sub>                 | _        | Т | Input V <sub>IL</sub> /V <sub>IH</sub><br>temperature drift TTL     | _                                                                                               | _                               | _     | 100                             | mV   |
|                                      | <u>u</u> |   |                                                                     | AUTOMOTIVE                                                                                      | 1                               | •     | •                               |      |
| V <sub>IHAUT</sub> <sup>(1)</sup>    | SR       | Р | Input high level<br>AUTOMOTIVE                                      | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                                                         | 3.8                             |       | V <sub>DD_HV_IO</sub><br>+ 0.3  | V    |
| V <sub>ILAUT</sub> <sup>(2)</sup>    | SR       | Р | Input low level<br>AUTOMOTIVE                                       | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                                                         | -0.3                            | —     | 2.1                             | V    |
| V <sub>HYSAUT</sub> <sup>(3)</sup>   |          | С | Input hysteresis<br>AUTOMOTIVE                                      | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                                                         | 0.4                             |       | _                               | V    |
| V <sub>DRFTAUT</sub>                 |          | Т | Input V <sub>IL</sub> /V <sub>IH</sub><br>temperature drift         | 4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                                                         | _                               |       | 100 <sup>(4)</sup>              | mV   |
|                                      |          |   |                                                                     | CMOS                                                                                            |                                 |       |                                 |      |
| V <sub>IHCMOS_H</sub>                | SR       | Р | Input high level CMOS (with hysteresis)                             | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                | 0.65 *<br>V <sub>DD_HV_IO</sub> | _     | V <sub>DD_HV_IO</sub><br>+ 0.3  | V    |
| V <sub>IHCMOS</sub> <sup>(6)</sup>   | SR       | Р | Input high level CMOS (without hysteresis)                          | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                | 0.6 *<br>V <sub>DD_HV_IO</sub>  | _     | V <sub>DD_HV_IO</sub><br>+ 0.3  | V    |
| V <sub>ILCMOS_H</sub> <sup>(5)</sup> | SR       | Р | Input low level CMOS (with hysteresis)                              | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                | -0.3                            | _     | 0.35 *<br>V <sub>DD_HV_IO</sub> | V    |
| V <sub>ILCMOS</sub> <sup>(6)</sup>   | SR       | Р | Input low level CMOS (without hysteresis)                           | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                | -0.3                            | _     | 0.4 *<br>V <sub>DD_HV_IO</sub>  | V    |
| V <sub>HYSCMOS</sub>                 |          | С | Input hysteresis CMOS                                               | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V <sup>(6)</sup> | 0.1 *<br>V <sub>DD_HV_IO</sub>  | _     | _                               | V    |
| V <sub>DRFTCMOS</sub>                | _        | Т | Input V <sub>IL</sub> /V <sub>IH</sub><br>temperature drift<br>CMOS | 3.0 V < VDD_HV_IO < 3.6 V<br>4.75 V < V <sub>DD_HV_IO</sub> < 5.25 V                            | _                               | _     | 100 <sup>(4)</sup>              | mV   |
|                                      |          |   | INPUT                                                               | CHARACTERISTICS <sup>(7)</sup>                                                                  |                                 | ı     | L                               |      |



Table 12. I/O input DC electrical characteristics (continued)

| Symbol               | Symbol |   | Parameter                            | Conditions                                                                                                             | Value<br>Min Typ Max |   | Value |    | ) | Unit |
|----------------------|--------|---|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------|---|-------|----|---|------|
| Symbol               |        | С | raiametei                            | Conditions                                                                                                             |                      |   |       |    |   |      |
| I <sub>LKG</sub>     | CC     | Р |                                      | 4.5 V < V <sub>DD_HV</sub> < 5.5 V<br>0.1*V <sub>DD_HV</sub> < V <sub>IN</sub> < 0.9*V <sub>DD_HV</sub><br>TJ < 150 °C | _                    |   | 1     | μА |   |      |
| I <sub>LKG_MED</sub> | СС     | С | Digital input leakage for MEDIUM pad | 4.5 V < V <sub>DD_HV</sub> < 5.5 V<br>0.1*V <sub>DD_HV</sub> < V <sub>IN</sub> < 0.9*V <sub>DD_HV</sub>                | _                    | _ | 500   | nA |   |      |
| C <sub>IN</sub>      | СС     | D | Digital input                        | GPIO input pins                                                                                                        | _                    | _ | 10    | pF |   |      |
|                      |        |   | capacitance                          | Ethernet input pins                                                                                                    | _                    | _ | 8     |    |   |      |

- 1. A good approximation for the variation of the minimum value with supply is given by formula  $V_{IHAUT} = 0.69 \times V_{DD\_HV\_IO.}$
- 2. A good approximation for the variation of the maximum value with supply is given by formula  $V_{ILAUT} = 0.49 \times V_{DD\ HV\ IO.}$
- 3. A good approximation of the variation of the minimum value with supply is given by formula  $V_{HYSAUT} = 0.11 \times V_{DD\_HV\_IO.}$
- In a 1 ms period, assuming stable voltage and a temperature variation of ±30 °C, V<sub>IL</sub>/V<sub>IH</sub> shift is within ±50 mV. For SENT requirement refer to NOTE on page 34.
- 5. Only for  $V_{DD\_HV\_IO\_JTAG}$  and  $V_{DD\_HV\_IO\_ETH}$  power segment. The TTL threshold are controlled by the VSIO bit.  $VSIO[VSIO\_xx] = 0 \text{ in the range } 3.0 \text{ V} < V_{DD\_HV\_IO} < 3.6 \text{ V}, VSIO[VSIO\_xx] = 1 \text{ in the range } 4.5 \text{ V} < V_{DD\_HV\_IO} < 5.5 \text{ V}.$
- 6. Only for  $\rm V_{DD\_HV\_IO\_JTAG}$  and  $\rm V_{DD\_HV\_IO\_ETH}$  power segment.
- 7. For LFAST, microsecond bus and LVDS input characteristics, refer to dedicated communication module chapters.

*Table 13* provides weak pull figures. Both pull-up and pull-down current specifications are provided.

Table 13. I/O pull-up/pull-down DC electrical characteristics

| Symb             | nol . | С | Parameter                  | Conditions                                                                                                | Value                               |   | Unit |    |
|------------------|-------|---|----------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------|---|------|----|
| - Cymiler        |       | • | T arameter                 | Conditions                                                                                                | Min Typ Max                         |   | Oint |    |
| I <sub>WPU</sub> | CC    | Т |                            | $V_{IN} = 0 \text{ V}$<br>$V_{DD\_POR}^{(2)} < V_{DD\_HV\_IO}$<br>$< 3.0 \text{ V}^{(3),(4)}$             | 10.6 * V <sub>DD_HV</sub> –<br>10.6 | _ | _    | μA |
|                  | CC    | T | current absolute           | $V_{IN} > V_{IL} = 1.1 \text{ V (TTL)}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                               | _                                   | _ | 130  |    |
|                  | CC    | Р | value <sup>(1)</sup>       | $V_{IN} = 0.69^* V_{DD\_HV\_IO}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                                      | 23                                  | _ | 65   |    |
|                  | CC    | Т |                            | $V_{IN} = 0.49^* V_{DD\_HV\_IO}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                                      | _                                   | _ | 82   |    |
| R <sub>WPU</sub> | CC    | D | Weak pull-up<br>resistance | $0.49^* V_{DD\_HVIO} < V_{IN} < 0.69^* \ V_{DD\_HV\_IO} \ 4.5 \text{ V} < V_{DD\_HV\_IO} < 5.5 \text{ V}$ | 34                                  | _ | 62   | kΩ |

Table 13. I/O pull-up/pull-down DC electrical characteristics (continued)

| Symb             | Symbol |   | Parameter                             | Conditions                                                                                                              | Value Min Typ Max |   | Unit  |    |
|------------------|--------|---|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|---|-------|----|
| Symbol           |        | С | raiailletei                           | Conditions                                                                                                              |                   |   | Oiiii |    |
| I <sub>WPD</sub> | CC     | Т |                                       | $V_{IN} < V_{IL} = 0.9 \text{ V (TTL)}$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 \text{ V}$                                     | 16                | _ | _     | μΑ |
|                  |        | F | Weak pull-down current absolute value | V <sub>IN</sub> = 0.69* V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                  | 50                | _ | 130   |    |
|                  |        | Т |                                       | $V_{IN} = 0.49^* V_{DD\_HV\_IO}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                                                    | 40                | _ | _     |    |
| R <sub>WPD</sub> | CC     | D | Weak pull-down resistance             | 0.49* V <sub>DD_HV_IO</sub> < V <sub>IN</sub> < 0.69*<br>V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 30                | _ | 55    | kΩ |

- Weak pull-up/down is enabled within t<sub>WK\_PU</sub> = 1 μs after internal/external reset has been asserted. Output voltage will depend on the amount of capacitance connected to the pin.
- 2. V<sub>DD\_POR</sub> is the minimum V<sub>DD\_HV\_IO</sub> supply voltage for the activation of the device pull-up/down, and is given in the *Reset electrical characteristics* table of Section *Reset pad (PORST, ESR0) electrical characteristics* in this Data Sheet.
- 3. V<sub>DD\_POR</sub> is defined in the *Reset electrical characteristics* table of Section *Reset pad (PORST, ESR0) electrical characteristics* in this Data Sheet.
- 4. Weak pull-up behavior during power-up. Operational with  $V_{DD\_HV\_IO} > V_{DD\_POR}$ .

Figure 6. Weak pull-up electrical characteristics definition



57/

DocID023569 Rev 3

#### 3.7.2 I/O output DC characteristics

The figure below provides description of output DC electrical characteristics.

V<sub>INTERNAL</sub> (SIUL register) 50%  $V_{HYS}$ t<sub>PD10-90</sub> (falling edge) t<sub>PD10-90</sub> (rising edge) t<sub>SKEW20-80</sub> 90% 80% 20% 10%  $t_{R20-80}$  $t_{F20-80}$ t<sub>R10-90</sub>  $t_{TR}(max) = MAX(t_{R10-90};t_{F10-90})$  $t_{TR20-80}(max) = MAX(t_{R20-80};t_{F20-80})$  $t_{TR}(min) = MIN(t_{R10-90}; t_{F10-90})$  $\mathbf{t_{TR20\text{-}80}(min)} \ = MIN(\mathbf{t_{R20\text{-}80}}; \mathbf{t_{F20\text{-}80}})$  $= |t_{R20-80} - t_{F20-80}|$ t<sub>SKEW</sub>

Figure 7. I/O output DC electrical characteristics definition

The following tables provide DC characteristics for bidirectional pads:

- Table 14 provides output driver characteristics for I/O pads when in WEAK configuration.
- Table 15 provides output driver characteristics for I/O pads when in MEDIUM configuration.
- Table 16 provides output driver characteristics for I/O pads when in STRONG configuration.
- Table 17 provides output driver characteristics for I/O pads when in VERY STRONG configuration.

Note: Driver configuration is controlled by SIUL2\_MSCRn registers. It is available within two PBRIDGEA\_CLK clock cycles after the associated SIUL2\_MSCRn bits have been written.

Table 44 along the AMEAN and a sufferior to the flow should be a set of a flow

Table 14 shows the WEAK configuration output buffer electrical characteristics.

577

Table 14. WEAK configuration output buffer electrical characteristics

| Symbo                | s.l | С                  | Parameter                                                        | Conditions <sup>(1)</sup>                                                                                                    |                                                                     | Value <sup>(2)</sup> |      | Unit |  |
|----------------------|-----|--------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|------|------|--|
| Syllide              | JI  | C                  | Faranietei                                                       | Conditions                                                                                                                   | Min                                                                 | Тур                  | Max  | Unit |  |
| R <sub>OH_W</sub>    | CC  | Р                  | PMOS output impedance weak configuration                         | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OH}} < 0.5~\mathrm{mA}$ | _                                                                   | _                    | 1040 | Ω    |  |
| R <sub>OL_W</sub>    | CC  | Р                  | NMOS output impedance weak configuration                         | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OL}} < 0.5~\mathrm{mA}$ | _                                                                   | _                    | 1040 | Ω    |  |
| f <sub>MAX_W</sub>   | CC  | Т                  | Output fraguency                                                 | $C_L = 25 \text{ pF}^{(3)}$                                                                                                  | _                                                                   | _                    | 2    | MHz  |  |
|                      |     |                    | Output frequency weak configuration                              | $C_L = 50 \text{ pF}^{(3)}$                                                                                                  | _                                                                   |                      | 1    |      |  |
|                      |     | D                  |                                                                  | $C_L = 200 \text{ pF}^{(3)}$                                                                                                 | _                                                                   | _                    | 0.25 |      |  |
| t <sub>TR_W</sub>    | CC  | Т                  |                                                                  | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                             | 40                                                                  | _                    | 120  | ns   |  |
|                      |     |                    |                                                                  | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                             | 80                                                                  | _                    | 240  |      |  |
|                      |     | D                  | Transition time output pin                                       | C <sub>L</sub> = 200 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                            | 320                                                                 | _                    | 820  |      |  |
|                      |     |                    | weak configuration (4)                                           | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 V <sup>(5)</sup>                                                    | 50                                                                  | _                    | 150  |      |  |
|                      |     |                    |                                                                  | $C_L = 50 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 \text{ V}^{(5)}$                                                     | 100                                                                 | _                    | 300  |      |  |
|                      | 1   |                    |                                                                  |                                                                                                                              | $C_L = 200 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 $V^{(5)}$ | 350                  | _    | 1050 |  |
| t <sub>SKEW_W</sub>  | CC  | Т                  | Difference between rise and fall time                            | _                                                                                                                            | _                                                                   | _                    | 25   | %    |  |
| I <sub>DCMAX_W</sub> | CC  | D                  | Maximum DC current                                               | _                                                                                                                            | _                                                                   | _                    | 4    | mA   |  |
| T <sub>PHL/PLH</sub> | CC  | D                  |                                                                  | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V                                                             | _                                                                   | _                    | 120  | ns   |  |
|                      |     |                    | Propagation delay                                                | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 V                                                                   | _                                                                   | _                    | 150  |      |  |
|                      |     | i ropagation delay | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _                                                                                                                            | _                                                                   | 240                  |      |      |  |
|                      |     |                    |                                                                  | $C_L = 50 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 \text{ V}^{(5)}$                                                     | _                                                                   | _                    | 300  |      |  |

All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

4. Transition time maximum value is approximated by the following formula:

0 pF < 
$$C_L$$
 < 50 pFt<sub>TR\_W</sub>(ns) = 22 ns +  $C_L$ (pF)  $\times$  4.4 ns/pF  
50 pF <  $C_L$  < 200 pFt<sub>TR\_W</sub>(ns) = 50 ns +  $C_L$ (pF)  $\times$  3.85 ns/pF

5. Only for  $V_{DD\_HV\_IO\_JTAG}$  segment when  $VSIO[VSIO\_IJ] = 0$  or  $V_{DD\_HV\_IO\_ETH}$  segment when  $VSIO[VSIO\_IF] = 0$ .

Table 15 shows the MEDIUM configuration output buffer electrical characteristics.



DocID023569 Rev 3

<sup>2.</sup> All values need to be confirmed during device validation.

<sup>3.</sup>  $C_L$  is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in *Table 12*) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ).

Table 15. MEDIUM configuration output buffer electrical characteristics

| Symbo                | al.  | С | Parameter                                                      | Conditions <sup>(1)</sup>                                                                                   |     | Value <sup>(2)</sup> |     | Unit |
|----------------------|------|---|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|------|
| Syllide              | JI . | C | Farameter                                                      | Conditions                                                                                                  | Min | Тур                  | Max | Onit |
| R <sub>OH_M</sub>    | CC   | Р | PMOS output impedance<br>MEDIUM configuration                  | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OH}} < 2 \text{ mA}$ | _   | _                    | 270 | Ω    |
| R <sub>OL_M</sub>    | CC   | Р | NMOS output impedance<br>MEDIUM configuration                  | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OL}} < 2 \text{ mA}$ | _   | _                    | 270 | Ω    |
| f <sub>MAX_M</sub>   | CC   | Т | Output fraguancy                                               | $C_L = 25 \text{ pF}^{(3)}$                                                                                 |     | _                    | 12  | MHz  |
|                      |      |   | Output frequency MEDIUM configuration                          | $C_L = 50 \text{ pF}^{(3)}$                                                                                 |     | _                    | 6   |      |
|                      |      | D | ŭ                                                              | C <sub>L</sub> = 200 pF <sup>(3)</sup>                                                                      | 1   | _                    | 1.5 |      |
| t <sub>TR_M</sub>    | CC   | Т |                                                                | $C_L = 25 \text{ pF}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                                                   | 10  | _                    | 30  | ns   |
|                      |      |   |                                                                | $C_L = 50 \text{ pF}$<br>4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V                                                   | 20  | _                    | 60  |      |
|                      |      | D |                                                                | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                            | 60  | _                    | 200 |      |
|                      |      |   | Transition time output pin MEDIUM configuration <sup>(4)</sup> | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 $V^{(5)}$                                          | 12  | _                    | 42  |      |
|                      |      |   |                                                                | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup>                          | 24  | _                    | 86  |      |
|                      |      |   |                                                                | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup>                         | 70  | _                    | 300 |      |
| t <sub>SKEW_M</sub>  | CC   | Т | Difference between rise and fall time                          | _                                                                                                           | _   | _                    | 25  | %    |
| I <sub>DCMAX_M</sub> | СС   | D | Maximum DC current                                             | _                                                                                                           |     | _                    | 4   | mA   |
| T <sub>PHL/PLH</sub> | CC   | D |                                                                | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V                                            | _   | _                    | 35  | ns   |
|                      |      |   |                                                                | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                            | _   | _                    | 42  |      |
|                      |      |   | Propagation delay                                              | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V                                            | _   | _                    | 70  |      |
|                      |      |   |                                                                | $C_L = 50 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} <$<br>3.6 $V^{(5)}$                                       | _   | _                    | 85  |      |

All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

30/98 DocID023569 Rev 3



<sup>2.</sup> All values need to be confirmed during device validation.

- 3.  $C_L$  is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in *Table 12*) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ).
- 4. Transition time maximum value is approximated by the following formula:
  - 0 pF <  $C_L$  < 50 pFt<sub>TR\_M</sub>(ns) = 5.6 ns +  $C_L$ (pF)  $\times$  1.11 ns/pF
  - 50 pF <  $C_L$  < 200 pFt<sub>TR\_M</sub>(ns) = 13 ns +  $C_L$ (pF)  $\times$  0.96 ns/pF
- $5. \quad \text{Only for V}_{DD\_HV\_IO\_JTAG} \text{ segment when VSIO[VSIO\_IJ]} = 0 \text{ or V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_JTAG} \text{ segment when VSIO[VSIO\_IJ]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IJ]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IJ]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0 \\ \text{Only for V}_{DD\_HV\_IO\_ETH} \text{ segment when VSIO[VSIO\_IF]} = 0$

Table 16 shows the STRONG configuration output buffer electrical characteristics.

Table 16. STRONG configuration output buffer electrical characteristics

| Symbo                | N.         | _ | C Parameter Conditions <sup>(1)</sup>                                                                      | Conditions <sup>(1)</sup>                                                                                   | Value <sup>(2)</sup> |        |     | Unit  |
|----------------------|------------|---|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|--------|-----|-------|
| Symbo                | <b>/</b> 1 | C | r ai ainetei                                                                                               | Conditions                                                                                                  | Min                  | Тур    | Max | Oille |
| R <sub>OH_S</sub>    | CC         | Р | PMOS output impedance<br>STRONG configuration                                                              | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$<br>Push pull, $I_{\text{OH}} < 8 \text{ mA}$ | _                    | — — 70 |     |       |
| R <sub>OL_S</sub>    | СС         | Р | NMOS output impedance 4.5 V < $V_{DD\_HV\_IO}$ < 5.5 V — 7 STRONG configuration Push pull, $I_{OL}$ < 8 mA |                                                                                                             | 70                   | Ω      |     |       |
| f <sub>MAX_S</sub>   | СС         | Т | 0                                                                                                          | $C_L = 25 \text{ pF}^{(3)}$                                                                                 | _                    | _      | 40  | MHz   |
|                      |            |   | Output frequency STRONG configuration                                                                      | $C_L = 50 \text{ pF}^{(3)}$                                                                                 | _                    | _      | 20  |       |
|                      |            |   |                                                                                                            | $C_L = 200 \text{ pF}^{(3)}$                                                                                | _                    | _      | 5   |       |
| t <sub>TR_S</sub>    | CC         | Т |                                                                                                            | C <sub>L</sub> = 25 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                             | 3                    | _      | 10  | ns    |
|                      |            |   |                                                                                                            | C <sub>L</sub> = 50 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                             | 5                    | _      | 16  |       |
|                      |            |   |                                                                                                            | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                            | 17                   | _      | 50  |       |
|                      |            |   | Transition time output pin STRONG configuration <sup>(4)</sup>                                             | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup>                          | 4                    | _      | 15  |       |
|                      |            |   |                                                                                                            | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup>                          | 6                    | _      | 27  |       |
|                      |            |   |                                                                                                            | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup>                         | 20                   | _      | 83  |       |
| I <sub>DCMAX_S</sub> | CC         | D | Maximum DC current                                                                                         | _                                                                                                           | _                    | _      | 10  | mA    |
| t <sub>SKEW_S</sub>  | CC         | Т | Difference between rise and fall time                                                                      | _                                                                                                           |                      | _      | 25  | %     |



Table 16. STRONG configuration output buffer electrical characteristics (continued)

| Symbo                | n l | С | Parameter         | Conditions <sup>(1)</sup>                                                          |     | Parameter Conditions <sup>(1)</sup> |     |       |  | Unit |
|----------------------|-----|---|-------------------|------------------------------------------------------------------------------------|-----|-------------------------------------|-----|-------|--|------|
| Symbo                | Ji  | C | raiametei         | Conditions                                                                         | Min | Тур                                 | Max | Oiiit |  |      |
| T <sub>PHL/PLH</sub> | CC  | D | Propagation delay | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V                   | _   | _                                   | 12  | ns    |  |      |
|                      |     |   |                   | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                   | _   | _                                   | 18  |       |  |      |
|                      |     |   |                   | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V                   | _   | _                                   | 20  |       |  |      |
|                      |     |   |                   | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | _   | _                                   | 36  |       |  |      |

<sup>1.</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

- 4. Transition time maximum value is approximated by the following formula: t<sub>TR</sub> <sub>S</sub>(ns) = 4.5 ns + C<sub>L</sub>(pF) x 0.23 ns/pF.
- 5. Only for  $V_{DD\_HV\_IO\_JTAG}$  segment when  $VSIO[VSIO\_IJ] = 0$  or  $V_{DD\_HV\_IO\_ETH}$  segment when  $VSIO[VSIO\_IF] = 0$

Table 17 shows the VERY STRONG configuration output buffer electrical characteristics.

Table 17. VERY STRONG configuration output buffer electrical characteristics

|   | Symbol               |                                                       | C Parameter Conditions <sup>(1)</sup> |                                                                                                  | Conditions <sup>(1)</sup>                                                                        | Value                                                                                       |     |     | Unit |   |
|---|----------------------|-------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|---|
|   |                      |                                                       |                                       | raiametei                                                                                        | Conditions                                                                                       | Min                                                                                         | Тур | Max | Oint |   |
| Ī | R <sub>OH_V</sub> CC |                                                       | Р                                     | PMOS output impedance                                                                            | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>VSIO[VSIO_xx] = 1,<br>$I_{OH} = 8 \text{ mA}$      | _                                                                                           | _   | 60  | Ω    |   |
|   |                      |                                                       | С                                     | configuration                                                                                    | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%, \\ VSIO[VSIO\_xx] = 0, \\ I_{OH} = 7 \text{ mA}^{(3)}$ | _                                                                                           | _   | 85  |      |   |
|   | R <sub>OL_V</sub>    | CC P  NMOS output impedance VERY STRONG configuration | CC                                    | Р                                                                                                | NMOS output impedance                                                                            | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>VSIO[VSIO_xx] = 1,<br>$I_{OL} = 8 \text{ mA}$ | _   | _   | 60   | Ω |
|   |                      |                                                       |                                       | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%, \\ VSIO[VSIO\_xx] = 0, \\ I_{OL} = 7 \text{ mA}^{(3)}$ | _                                                                                                | _                                                                                           | 85  |     |      |   |
|   | f <sub>MAX_V</sub>   | CC                                                    | Т                                     | Output frequency<br>VERY STRONG                                                                  | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^{(4)}$                        |                                                                                             |     | 50  | MHz  |   |
|   |                      |                                                       |                                       | configuration                                                                                    | VSIO[VSIO_xx] = 1,<br>$C_L = 15 \text{ pF}^{(3),(4)}$                                            | _                                                                                           | _   | 50  |      |   |

<sup>2.</sup> All values need to be confirmed during device validation.

C<sub>L</sub> is the sum of external capacitance. Device and package capacitances (C<sub>IN</sub>, defined in *Table 12*) are to be added to calculate total signal capacitance (C<sub>TOT</sub> = C<sub>L</sub> + C<sub>IN</sub>).

Table 17. VERY STRONG configuration output buffer electrical characteristics (continued)

| Symbo                 | si.      | С | Parameter Conditions <sup>(1)</sup>                                                      |                                                                            | Value <sup>(2)</sup> |     | Unit |       |
|-----------------------|----------|---|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------|-----|------|-------|
| Symbo                 | <b>,</b> |   | r ai ailletei                                                                            | Conditions                                                                 | Min                  | Тур | Max  | Oiiii |
| t <sub>TR_V</sub>     | CC       | Т | transition time output pin VERY STRONG configuration                                     | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^{(4)}$  | 1                    | _   | 5.3  | ns    |
|                       |          |   |                                                                                          | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 50 \text{ pF}^{(4)}$  | 3                    | _   | 12   |       |
|                       |          |   |                                                                                          | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 200 \text{ pF}^{(4)}$ | 14                   | _   | 45   |       |
| t <sub>TR20-80</sub>  | CC       | _ | 20–80% threshold transition time output pin                                              | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^{(4)}$  | 0.8                  | _   | 4    | ns    |
|                       |          |   | VERY STRONG configuration                                                                | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^{(4)}$  | 1                    | _   | 5    |       |
| t <sub>TRTTL</sub>    | CC       | _ | TTL threshold transition time <sup>(5)</sup> for output pin in VERY STRONG configuration | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$ $C_L = 25 \text{ pF}^{(4)}$     | 1                    | _   | 5    | ns    |
| Σt <sub>TR20-80</sub> | CC       | _ | Sum of transition time 20–                                                               | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}$        | _                    | _   | 9    | ns    |
|                       |          |   | 80% output pin VERY STRONG configuration                                                 | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^{(4)}$  | _                    | _   | 9    |       |
| t <sub>SKEW_V</sub>   | CC       | Т | Difference between rise and fall time at 20–80%                                          | $V_{DDHVIO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^{(4)}$      | 0                    | _   | 1    | ns    |
| T <sub>PHL/PLH</sub>  | CC       | D |                                                                                          | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V           | l                    | _   | 9    | ns    |
|                       |          |   | Propagation delay                                                                        | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V           | _                    | _   | 10.5 |       |
|                       |          |   |                                                                                          | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V           |                      | _   | 15   |       |
|                       |          |   |                                                                                          | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V           | _                    | _   | 12   |       |
| I <sub>DCMAX_VS</sub> | CC       | D | Maximum DC current                                                                       | _                                                                          | _                    | _   | 10   | mA    |

<sup>1.</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0.

## 3.8 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair.



DocID023569 Rev 3

<sup>2.</sup> All values need to be confirmed during device validation.

<sup>3.</sup> Only available on the  $\rm V_{DD\_HV\_IO\_JTAG}$  and  $\rm V_{DD\_HV\_IO\_ETH}$  segments.

C<sub>L</sub> is the sum of external capacitance. Add device and package capacitances (C<sub>IN</sub>, defined in the I/O input DC electrical characteristics table in this Data Sheet) to calculate total signal capacitance (C<sub>TOT</sub> = C<sub>L</sub> + C<sub>IN</sub>).

<sup>5.</sup> TTL transition time as for Ethernet standard.

Table 18 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the  $I_{AVGSEG}$  maximum value.

In order to ensure device functionality, the sum of the dynamic and static currents of the I/O on a single segment should remain below the  $I_{\mathsf{DYNSEG}}$  maximum value.

Pad mapping on each segment can be optimized using the pad usage information provided in the I/O Signal Description table. The sum of all pad usage ratios within a segment should remain below 100%.

Note: In order to maintain the required input thresholds for the SENT interface, the sum of all I/O

pad output percent IR drop as defined in the I/O Signal Description table, must be below

50 %. See the I/O Signal Description attachment.

Note: The SPC572Lxx I/O Signal Description and Input Multiplexing Tables are contained in a Microsoft Excel® workbook file attached to this document. Locate the paperclip symbol on

the left side of the PDF window, and click it. Double-click on the Excel file to open it and select the I/O Signal Description Table tab.

Table 18. I/O consumption<sup>(1)</sup>

Value С **Conditions Symbol Parameter** Unit Min Тур Max SR D  $V_{DD} = 5.0 \text{ V} \pm 10\%$ 80 mΑ I<sub>RMS\_SEG</sub> Sum of all the DC I/O current within a supply segment  $V_{DD} = 3.3 \text{ V} \pm 10\%$ 80  $C_L = 25 \text{ pF}, 2 \text{ MHz}$ CC D 1.1 mΑ I<sub>RMS\_W</sub>  $V_{DD} = 5.0 \text{ V} \pm 10\%$  $\overline{C_I} = 50 \text{ pF}, 1 \text{ MHz}$ 1.1  $V_{DD} = 5.0 \text{ V} \pm 10\%$ RMS I/O current for WEAK configuration  $C_L = 25 \text{ pF}, 2 \text{ MHz}$ 0.6  $V_{DD} = 3.3 \text{ V} \pm 10\%$  $C_1 = 50 \text{ pF}, 1 \text{ MHz}$ 0.6  $V_{DD} = 3.3 \text{ V} \pm 10\%$  $C_1 = 25 \text{ pF}, 12 \text{ MHz}$ CC D 4.7 mΑ I<sub>RMS M</sub>  $V_{DD} = 5.0 \text{ V} \pm 10\%$  $C_L = 50 \text{ pF}, 6 \text{ MHz}$ 4.8  $V_{DD} = 5.0 \text{ V} \pm 10\%$ RMS I/O current for MEDIUM configuration  $C_1 = 25 \text{ pF}, 12 \text{ MHz}$ 2.6  $V_{DD} = 3.3 \text{ V} \pm 10\%$  $C_1 = 50 \text{ pF}, 6 \text{ MHz}$ 2.7  $V_{DD} = 3.3 \text{ V} \pm 10\%$ 

Table 18. I/O consumption<sup>(1)</sup>

| Symbol                            |                        | _                              | C Parameter                                                 | Conditions                                                                   |     | Value |     | Unit |
|-----------------------------------|------------------------|--------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|-----|-------|-----|------|
| Syllib                            | Oi                     | T diamotor                     |                                                             | Conditions                                                                   | Min | Тур   | Max |      |
| I <sub>RMS_S</sub>                | CC                     | D                              |                                                             | $C_L = 25 \text{ pF}, 50 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$   | _   | _     | 19  | mA   |
|                                   |                        |                                | RMS I/O current for STRONG                                  | $C_L = 50 \text{ pF}, 25 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$   | _   | _     | 19  |      |
|                                   |                        |                                | configuration                                               | $C_L = 25 \text{ pF}, 50 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$   | _   | _     | 10  |      |
|                                   |                        |                                | V                                                           | $C_L = 50 \text{ pF}, 25 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$   | _   | _     | 10  |      |
| I <sub>RMS_V</sub>                | CC                     | D                              |                                                             | $C_L = 25 \text{ pF}, 50 \text{ MHz},$<br>$V_{DD} = 5.0 \text{V} + / -10 \%$ | _   | _     | 22  | mA   |
|                                   |                        |                                | RMS I/O current for VERY                                    | $C_L = 50 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 5.0 \text{V} \pm 10\%$   | _   | _     | 22  |      |
|                                   |                        |                                |                                                             | $C_L = 25 \text{ pF}, 50 \text{ MHz},$<br>$V_{DD} = 3.3 \text{V} \pm 10\%$   | _   | _     | 11  |      |
|                                   |                        |                                |                                                             | $C_L = 25 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 3.3 \text{V} \pm 10\%$   | _   | _     | 11  |      |
| I <sub>DYN_SEG</sub>              | SR                     | D                              |                                                             | V <sub>DD</sub> = 5.0 V ± 10%                                                | _   | _     | 195 | mA   |
|                                   |                        |                                | I/O current within a supply segment                         | $V_{DD} = 3.3 \text{ V} \pm 10\%$                                            | _   | _     | 150 |      |
| I <sub>DYN_W</sub> <sup>(2)</sup> | CC                     | D                              |                                                             | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 5.0 | mA   |
|                                   |                        |                                | Dynamic I/O current for WEAK                                | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 5.1 |      |
|                                   |                        |                                | configuration                                               | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 2.2 |      |
|                                   |                        |                                |                                                             | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 2.3 |      |
| I <sub>DYN_M</sub>                | СС                     | D                              |                                                             | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  |     | _     | 15  | mA   |
|                                   | Dynamic I/O current fc | Dynamic I/O current for MEDIUM | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _                                                                            | _   | 15.5  |     |      |
|                                   |                        |                                | configuration C V                                           | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 7.0 |      |
|                                   |                        |                                |                                                             | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 7.1 |      |



Table 18. I/O consumption<sup>(1)</sup>

| Symbol             |    | С | Parameter                                         | Conditions                                                  |     | Value |     | Unit |
|--------------------|----|---|---------------------------------------------------|-------------------------------------------------------------|-----|-------|-----|------|
|                    |    |   | i didilictei                                      | Conditions                                                  | Min | Тур   | Max |      |
| I <sub>DYN_S</sub> | CC | D | Dynamic I/O current for STRONG Configuration      | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _   | _     | 50  | mA   |
|                    |    |   |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _   |       | 55  | -    |
|                    |    |   |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _   | _     | 22  | =    |
|                    |    |   |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _   | _     | 25  | =    |
| I <sub>DYN_V</sub> | СС | D |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _   | _     | 60  | mA   |
|                    |    |   | Dynamic I/O current for VERY STRONG configuration | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _   | _     | 64  | =    |
|                    |    |   |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _   |       | 26  |      |
|                    |    |   |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _   | _     | 29  |      |

<sup>1.</sup> I/O current consumption specifications for the 4.5 V <=  $V_{DD\_HV\_IO}$  <= 5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V <=  $V_{DD\_HV\_IO}$  <= 3.6 V.

## 3.9 Reset pad (PORST, ESR0) electrical characteristics

The device implements a dedicated bidirectional reset pin (PORST).

Note:

 $\overline{PORST}$  pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 k $\Omega$ .



<sup>2.</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption.



Figure 8. Start-up reset requirements

Figure 9 describes device behavior depending on supply signal on PORST:

- 1. PORST low pulse amplitude is too low—it is filtered by input buffer hysteresis. Device remains in current state.
- 2. PORST low pulse duration is too short—it is filtered by a low pass filter. Device remains in current state.
- 3. PORST low pulse generates a reset:
  - a) PORST low but initially filtered during at least W<sub>FRST</sub>. Device remains initially in current state.
  - b) PORST potentially filtered until W<sub>NFRST</sub>. Device state is unknown: it may either be reset or remains in current state depending on other factors (temperature, voltage, device).
  - c) PORST asserted for longer than W<sub>NFRST</sub>. Device is under reset.



Figure 9. Noise filtering on reset signal

Table 19. Reset electrical characteristics

| Symbol           |       |   | Parameter                                      | Conditions |      | Unit |                               |    |
|------------------|-------|---|------------------------------------------------|------------|------|------|-------------------------------|----|
| J Syl            | 11001 |   | Tarameter                                      | Min Typ    |      | Max  |                               |    |
| V <sub>IH</sub>  | SR    | Р | Input high level TTL<br>(Schmitt trigger)      | _          | 2.0  | _    | V <sub>DD_HV_IO</sub><br>+0.4 | V  |
| V <sub>IL</sub>  | SR    | Р | Input low level TTL<br>(Schmitt trigger)       | _          | -0.4 | _    | 0.8                           | V  |
| V <sub>HYS</sub> | CC    |   | Input hysteresis TTL<br>(Schmitt trigger)      | _          | 275  | _    | _                             | mV |
| $V_{DD\_POR}$    | СС    |   | Minimum supply for strong pull-down activation | _          | _    | _    | 1.2                           | V  |

Table 19. Reset electrical characteristics (continued)

| S.v.               | Symbol              |   | Parameter                               | Conditions                                                                                  |                                  |     | Unit |      |  |
|--------------------|---------------------|---|-----------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------|-----|------|------|--|
| Syl                | пооп                |   | Parameter                               | Conditions                                                                                  | Min                              | Тур | Max  | Unit |  |
| I <sub>OL_R</sub>  | СС                  | Р |                                         | Device under power-on reset                                                                 | 0.2                              | _   | _    | mA   |  |
|                    |                     |   | Strong pull-down current <sup>(1)</sup> | $V_{DD\_HV\_IO} = V_{DD\_POR},$<br>$V_{OL} = 0.35 * V_{DD\_HV\_IO}$                         |                                  |     |      |      |  |
|                    |                     |   | onong pun-down current                  | Device under power-on reset                                                                 | 11                               | _   | _    | mA   |  |
|                    |                     |   |                                         | $3.0 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V},$<br>$\text{V}_{OL} > 0.9 \text{ V}$ |                                  |     |      |      |  |
| I <sub>WPU</sub>   | <sub>VPU</sub> CC P | Р |                                         | ESR0 pin                                                                                    | 23                               | _   | _    | μΑ   |  |
|                    |                     |   |                                         | Weak pull-up current absolute                                                               | $V_{IN} = 0.69 * V_{DD\_HV\_IO}$ |     |      |      |  |
|                    |                     |   | value                                   | ESR0 pin                                                                                    |                                  | _   | 82   |      |  |
|                    |                     |   |                                         | $V_{IN} = 0.49 * V_{DD\_HV\_IO}$                                                            |                                  |     |      |      |  |
| I <sub>WPD</sub>   | СС                  | Р |                                         | PORST pin                                                                                   | 50                               | _   | 130  | μΑ   |  |
|                    |                     |   | Weak pull-down current                  | $V_{IN} = 0.69 * V_{DD\_HV\_IO}$                                                            |                                  |     |      |      |  |
|                    |                     |   | absolute value                          | PORST pin                                                                                   | 40                               | _   | _    |      |  |
|                    |                     |   |                                         | $V_{IN} = 0.49 * V_{DD\_HV\_IO}$                                                            |                                  |     |      |      |  |
| W <sub>FRST</sub>  | SR                  | Р | PORST and ESR0 input filtered pulse     | _                                                                                           | _                                | _   | 500  | ns   |  |
| W <sub>NFRST</sub> | SR                  | Р | PORST and ESR0 input not filtered pulse | _                                                                                           | 2000                             |     | _    | ns   |  |
| W <sub>FNMI</sub>  | SR                  | Р | ESR1 input filtered pulse               | _                                                                                           | _                                | _   | 15   | ns   |  |
| W <sub>NFNMI</sub> | SR                  | Р | ESR1 input not filtered pulse           | _                                                                                           | 400                              | _   | _    | ns   |  |

I<sub>OL R</sub> applies to both PORST and ESR0: Strong pull-down is active on PHASE0 for PORST. Strong pull-down is active on PHASE0, PHASE1, PHASE2, and the beginning of PHASE3 for ESR0.

PORST must be connected to an external power-on supply circuitry. Minimum requested circuitry is external pull-up to ensure device can exit reset.

Note:

No restrictions exist on reset signal slew rate apart from absolute maximum rating compliance.

### 3.10 Oscillator and PLL

Single phase-locked loop (PLL) module with the reference PLL (PLL0) generating the system and auxiliary clocks from the main oscillator driver.

### Figure 10. PLL integration



Table 20. PLL0 electrical characteristics

| Cumbal                |    | С | Dorometer                                                                                                     | Conditions                                                                             |       | Unit |                    |      |
|-----------------------|----|---|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|------|--------------------|------|
| Symbol                |    |   | Parameter                                                                                                     | Conditions                                                                             | Min   | Тур  | Max                | Unit |
| f <sub>PLL0IN</sub>   | SR | _ | PLL0 input clock <sup>(1),(2)</sup>                                                                           | _                                                                                      | 8     | _    | 44                 | MHz  |
| $\Delta_{PLL0IN}$     | SR | _ | PLL0 input clock duty cycle <sup>(1)</sup>                                                                    | _                                                                                      | 40    | _    | 60                 | %    |
| f <sub>PLL0VCO</sub>  | СС | Р | PLL0 VCO frequency                                                                                            | _                                                                                      | 600   | _    | 1250               | MHz  |
| f <sub>PLL0PHI0</sub> | CC | Р | PLL0 output frequency                                                                                         | _                                                                                      | 4.762 |      | 80                 | MHz  |
| f <sub>PLL0PHI1</sub> | CC | Р | PLL0 output frequency                                                                                         | _                                                                                      | 4.762 |      | 100                | MHz  |
| t <sub>PLL0LOCK</sub> | СС | Р | PLL0 lock time                                                                                                | _                                                                                      |       |      | 100–<br>110        | μs   |
| ∆рцорню́spJ           | CC | Т | PLL0_PHI0 single period jitter  fPLL0IN = 20 MHz (resonator)                                                  | f <sub>PLL0PHI0</sub> = 400 MHz,<br>6-sigma pk-pk                                      | _     | _    | 200                | ps   |
| Apllophi1spJ          | СС | Т | PLL0_PHI1 single period jitter  fPLL0IN = 20 MHz (resonator)                                                  | f <sub>PLL0PHI1</sub> = 40 MHz, 6-<br>sigma pk-pk                                      |       |      | 300 <sup>(3)</sup> | ps   |
| APLLOLTJ              | CC | Т |                                                                                                               | 10 periods<br>accumulated jitter<br>(80 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _     | _    | ± 250              | ps   |
|                       |    |   | PLL0 output long term jitter <sup>(3)</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz | 16 periods<br>accumulated jitter<br>(50 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _     |      | ± 300              | ps   |
|                       |    |   |                                                                                                               | long term jitter<br>(< 1 MHz equivalent<br>frequency), 6-sigma<br>pk-pk                | _     | _    | ± 500              | ps   |
| I <sub>PLL0</sub>     | СС | С | PLL0 consumption                                                                                              | FINE LOCK state                                                                        | _     | _    | 5                  | mA   |
| f <sub>PLL0FREE</sub> | CC | D | VCO free running frequency                                                                                    | _                                                                                      | 35    | _    | 400                | MHz  |

PLL0IN clock retrieved directly from either Internal RC Oscillator (IRCOSC) or External Oscillator (XOSC) clock. Input characteristics are granted when using XOSC.



 f<sub>PLLOIN</sub> frequency must be scaled down using PLLDIG\_PLL0DV[PREDIV] to ensure PFD input signal is in the range of 8 MHz-20 MHz.

3. VDD\_LV noise due to application in the range  $V_{DD_LV}$  = 1.25 V ± 5% with frequency below PLL bandwidth (40 kHz) is filtered.

Table 21. External oscillator electrical specifications

| 0                    |    |   | B                                             | 0 1                                      | !!!                                   | Valu                   | ie                              | 11   |
|----------------------|----|---|-----------------------------------------------|------------------------------------------|---------------------------------------|------------------------|---------------------------------|------|
| Symbo                | DI | С | Parameter                                     | Cona                                     | itions                                | Min                    | Max                             | Unit |
| f <sub>XTAL</sub>    | СС | D |                                               | _                                        | _                                     | 4                      | 8                               | MHz  |
|                      |    |   | Crystal frequency range <sup>(1)</sup>        |                                          |                                       | > 8                    | 20                              |      |
|                      |    |   |                                               |                                          |                                       | > 20                   | 40                              |      |
| t <sub>cst</sub>     | СС | Т | Crystal start-up time(2),(3)                  | _                                        | _                                     | _                      | 5                               | ms   |
| t <sub>rec</sub>     | СС | Т | Crystal recovery time <sup>(4)</sup>          | _                                        | _                                     | _                      | 0.5                             | ms   |
| V <sub>IHEXT</sub>   | CC | D | EXTAL input high voltage (External Reference) | V <sub>REF</sub> = 0.28 * V <sub>E</sub> | DD_HV_IO_JTAG                         | V <sub>REF</sub> + 0.6 | _                               | V    |
| V <sub>ILEXT</sub>   | СС | D | EXTAL input low voltage <sup>(5)</sup>        | V <sub>REF</sub> = 0.28 * V <sub>E</sub> | DD_HV_IO_JTAG                         |                        | V <sub>REF</sub> - 0.6          | V    |
| C <sub>S_EXTAL</sub> | CC |   | Total on-chip stray capacitance on EXTAL pin  | -                                        | -                                     | _                      | 2.5 + value<br>from<br>Table 22 | pF   |
| C <sub>S_XTAL</sub>  | CC |   | Total on-chip stray capacitance on XTAL pin   | -                                        | _                                     | _                      | 2.5 + value<br>from<br>Table 22 | pF   |
| g <sub>m</sub>       | CC | D |                                               | $T_J = -40$ °C to                        | f <sub>XTAL</sub> ≤ 8 MHz             | 2.6                    | 11.0                            | mA/  |
|                      |    | D | Oscillator Transconductance                   | 150 °C<br>4.5 V <                        | f <sub>XTAL</sub> ≤ <sub>20 MHz</sub> | 7.9                    | 26.0                            | V    |
|                      |    |   |                                               | V <sub>DD_HV_IO</sub> < 5.5 V            | f <sub>XTAL</sub> ≤ <sub>40 MHz</sub> | 10.4                   | 34.0                            |      |
| I <sub>XTAL</sub>    | СС | D | XTAL current <sup>(6)</sup>                   | T <sub>J</sub> = 1                       | 50 °C                                 | _                      | 14                              | mA   |
| V <sub>HYS</sub>     | CC | D | Comparator Hysteresis                         | T <sub>J</sub> = 1                       | 50 °C                                 | 0.1                    | 1.0                             | V    |

- 1. The range is selectable by DCF record.
- 2. This value is determined by the crystal manufacturer and board design.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.
- 5. Applies to an external clock input and not to crystal mode.
- I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. Test circuit is shown in Figure 11.

Table 22. Selectable load capacitance

| load_cap_sel[4:0] from DCF record | Capacitance offered on EXTAL/XTAL (Cx and Cy) <sup>(1),(2)</sup> (pF) |
|-----------------------------------|-----------------------------------------------------------------------|
| 00000                             | 1.0                                                                   |
| 00001                             | 2.0                                                                   |



DocID023569 Rev 3

Table 22. Selectable load capacitance (continued)

| load_cap_sel[4:0] from DCF record | Capacitance offered on EXTAL/XTAL<br>(Cx and Cy) <sup>(1),(2)</sup> (pF) |
|-----------------------------------|--------------------------------------------------------------------------|
| 00010                             | 2.9                                                                      |
| 00011                             | 3.8                                                                      |
| 00100                             | 4.8                                                                      |
| 00101                             | 5.7                                                                      |
| 00110                             | 6.6                                                                      |
| 00111                             | 7.5                                                                      |
| 01000                             | 8.5                                                                      |
| 01001                             | 9.4                                                                      |
| 01010                             | 10.3                                                                     |
| 01011                             | 11.2                                                                     |
| 01100                             | 12.2                                                                     |
| 01101                             | 13.1                                                                     |
| 01110                             | 14.0                                                                     |
| 01111                             | 15.0                                                                     |
| 10000–11111 <sup>(3)</sup>        | Reserved                                                                 |

Values are determined from simulation across process corners and voltage and temperature variation. Capacitance values vary ±12% across process, 0.25% across voltage, and no variation across temperature.

<sup>2.</sup> Values in this table do not include the die and package capacitances given by Cs\_xtal/Cs\_extal in *Table 21:* External oscillator electrical specifications.

Configurations 10000–11111 should not be used. Configurations 10000–11100 result in same capacitances
of configurations 00011–01111. Configurations 11101, 11110, and 11111 select maximum capacitances.

**VDDOSC** Bias ALCurrent **XTAL**  $I_{XTAL}$ Ш **EXTAL** Comparator OFF **VSSOSC** VSS Conditions  $Z = R + j\omega L$ VEXTAL = 0 VVXTAL = 0 VTester **PCB GND** ALC INACTIVE

Figure 11. Test circuit

Table 23. Internal RC oscillator electrical specifications

| Symbol                      |    | С | Parameter                                                              | Conditions                       |      |     | Unit |        |
|-----------------------------|----|---|------------------------------------------------------------------------|----------------------------------|------|-----|------|--------|
| - Cymbe                     | ,  |   | i di dinetei                                                           | Conditions                       | Min  | Тур | Max  | O.I.I. |
| f <sub>Target</sub>         | СС | D | IRC target frequency                                                   | _                                | _    | 16  | _    | MHz    |
| δf <sub>var_noT</sub>       | CC |   | IRC frequency variation without temperature compensation               | _                                | -8   | _   | +8   | %      |
| δf <sub>var_T</sub>         | CC | ı | IRC frequency variation with temperature compensation                  | T <sub>J</sub> < 150 °C          | -1.5 | _   | +1.5 | %      |
| $\delta f_{\text{var\_SW}}$ | _  |   | IRC frequency accuracy after software trimming accuracy <sup>(1)</sup> | Trimming temperature             | -1   | _   | +1   | %      |
| t <sub>start_noT</sub>      | CC | Т | Startup time to reach within f <sub>var_noT</sub>                      | Factory trimming already applied | _    | _   | 5    | μs     |
| t <sub>start_T</sub>        | СС | D | Startup time to reach within f <sub>var_T</sub>                        | Factory trimming already applied |      | _   | 120  | μs     |

<sup>1.</sup> The typical user trim step size of  $\delta f_{TRIM}$  = 0.35 %

# 3.11 ADC specifications

### 3.11.1 ADC input description

Figure 12 shows the input equivalent circuit for fast SARn channels.



DocID023569 Rev 3

Figure 12. Input equivalent circuit (Fast SARn channels)



Figure 13 shows the input equivalent circuit for SARB channels.

Figure 13. Input equivalent circuit (SARB channels)





Table 24. ADC pin specification<sup>(1)</sup>

| Symbol                               |    |     | Donomotor                                                                                                  | Conditions                                                                | Va  | lue | Unit |
|--------------------------------------|----|-----|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|------|
| Symbol                               |    | С   | Parameter                                                                                                  | Conditions                                                                | Min | Max | Unit |
| I <sub>LK_INUD</sub> <sup>(2)</sup>  | CC | С   | Input leakage current, two ADC channels input with weak pull-up and weak pull-down                         | T <sub>J</sub> < 150 °C                                                   | _   | 220 | nA   |
| I <sub>LK_INUSD</sub> (2)            | CC | С   | Input leakage current, two ADC channels input with weak pull-up and strong pull-down                       | T <sub>J</sub> < 150 °C                                                   | _   | 250 | nA   |
| I <sub>LK_INREF</sub> <sup>(2)</sup> | CC | С   | Input leakage current, two ADC channels input with weak pull-up and weak pull-down and alternate reference | T <sub>J</sub> < 150 °C                                                   | _   | 400 | nA   |
| I <sub>LK_INOUT</sub> <sup>(2)</sup> | CC | С   | Input leakage current, two ADC channels input, MEDIUM output buffer with weak pull-up and weak pull-down   | T <sub>J</sub> < 150 °C                                                   | _   | 380 | nA   |
| I <sub>INJ</sub>                     | CC | Т   | Injection current on analog input preserving functionality                                                 | Applies to any analog pins                                                | -3  | 3   | mA   |
| C <sub>HV_ADC</sub>                  | SR | D   | V <sub>DD_HV_ADV</sub> external capacitance <sup>(3)</sup>                                                 |                                                                           | 1   | 2.2 | μF   |
| C <sub>P1</sub>                      | CC | D   | Pad capacitance                                                                                            | _                                                                         | 0   | 10  | pF   |
| C <sub>P2</sub>                      | CC | D   | Internal routing capacitance                                                                               | SARn channels                                                             | 0   | 0.5 | pF   |
|                                      |    | D   | anternal routing capacitance                                                                               | SARB channels <sup>(4)</sup>                                              | 0   | 1   |      |
| C <sub>P3</sub>                      | CC | D   | Internal routing capacitance                                                                               | Only for SARB channels                                                    | 0   | 1   | pF   |
| C <sub>S</sub>                       | CC | D   | SAR ADC sampling capacitance                                                                               | _                                                                         | 6   | 6.5 | pF   |
| R <sub>SWn</sub>                     | CC | D   | Analog switches resistance                                                                                 | SARn channels                                                             | 0   | 1.1 | kΩ   |
|                                      |    | D   | Arrialog switches resistance                                                                               | SARB channels <sup>5</sup>                                                | 0   | 1.7 |      |
| R <sub>AD</sub>                      | CC | D   | ADC input analog switches resistance                                                                       | _                                                                         | 0   | 0.6 | kΩ   |
| R <sub>CMSW</sub>                    | CC | D   | Common mode switch resistance                                                                              | _                                                                         | 0   | 2.6 | kΩ   |
| R <sub>CMRL</sub>                    | CC | D   | Common mode resistive ladder                                                                               | _                                                                         | 0   | 3.5 | kΩ   |
| R <sub>SAFEPD</sub> <sup>(5)</sup>   | CC | D   | Discharge resistance for AN7 channels (strong pull-down for safety)                                        | _                                                                         | 0   | 300 | Ω    |
| Σl <sub>ADR</sub>                    | СС | C+P | Sum of ADC and S/D reference consumption                                                                   | ADC enabled                                                               | _   | 40  | μΑ   |
| ΣI <sub>ADV</sub>                    | CC | P   | ADC pin supply consumption                                                                                 | All SAR and S/D ADC associated to the pin are enabled  Static consumption | _   | 20  | mA   |
|                                      |    |     |                                                                                                            | (Power-down mode)                                                         |     |     |      |

<sup>1.</sup> All specifications in this table valid for the full input voltage range for the analog inputs.

Leakage current is a parameter potentially showing variation with process maturity. This table is based on current process model, and will be validated when preliminary silicon data of ADC modules and I/O module is available.



- 3. For noise filtering, add a high frequency bypass capacitance of 0.1  $\mu F$  between  $V_{DD\_HV\_ADV}$  and  $V_{SS\_HV\_ADV}$ .
- 4. Characteristics corresponding to fast SARn channels also apply to SARB fast channels (AN16, AN17 and AN24).
- 5. Safety pull-down is available for port pin PE[14].

### 3.11.2 SAR ADC electrical specification

The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing.

Table 25. SARn ADC electrical specification<sup>(1)</sup>

| Symbol                 |       | _                  | Parameter Conditions                               | Va                                                                                                    | lue                    | Unit                   |      |
|------------------------|-------|--------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------|------------------------|------|
| Symbol                 |       | С                  | Parameter                                          | Conditions                                                                                            | Min                    | Max                    | Unit |
| V <sub>ALTREF</sub>    | SR    | Р                  |                                                    |                                                                                                       | 4.5                    | 5.5                    | V    |
|                        |       | С                  | ADC alternate reference voltage                    | VALTREF < VDD_HV_IO_MAIN                                                                              | 2.0                    | 4.0                    |      |
|                        |       | С                  | renered renage                                     | VALTREF < VDD_HV_ADV                                                                                  | 4.0                    | 5.9                    |      |
| V <sub>IN</sub>        | SR    | D                  | ADC input signal                                   | $0 < V_{IN} < V_{DD\_HV\_IO\_MAIN}$                                                                   | V <sub>SS_HV_ADR</sub> | V <sub>DD_HV_ADR</sub> | V    |
| f <sub>ADCK</sub>      | SR    | Р                  | Clock frequency                                    | T <sub>J</sub> < 150 °C                                                                               | 7.5                    | 14.6                   | MHz  |
| t <sub>ADCPRECH</sub>  | SR    | Т                  |                                                    | Fast SAR—fast precharge                                                                               | 135                    | _                      | ns   |
|                        | ADC p |                    |                                                    | Fast SAR—full precharge                                                                               | 270                    | _                      |      |
|                        |       | ADC precharge time | Slow SAR (SARADC_B) <sup>(2)</sup> —fast precharge | 270                                                                                                   | _                      |                        |      |
|                        |       |                    |                                                    | Slow SAR (SARADC_B) <sup>(2)</sup> —full precharge                                                    | 540                    | _                      |      |
| ΔV <sub>PRECH</sub>    | SR    | D                  | ADC Precharge voltage                              | Full precharge V <sub>PRECH</sub> = V <sub>DD_HV_ADR</sub> /2 T <sub>J</sub> < 150 °C                 | -0.25                  | 0.25                   | V    |
|                        |       | D                  |                                                    | Fast precharge  V <sub>PRECH</sub> = V <sub>DD_HV_ADR</sub> /2  T <sub>J</sub> < 150 °C               | -0.5                   | 0.5                    | V    |
| ΔV <sub>INTREF</sub>   | CC    | P                  | Internal reference voltage precision               | Applies to all internal reference points (Vss_HV_ADR, 1/3 * VDD_HV_ADR, 2/3 * VDD_HV_ADR, VDD_HV_ADR) | -0.20                  | 0.20                   | V    |
| t <sub>ADCSAMPLE</sub> | SR    | Р                  | ADC cample time (3)                                | Fast SAR – 12-bit configuration                                                                       | 0.750                  | _                      | μs   |
|                        |       | Р                  | ADC sample time <sup>(3)</sup>                     | Slow SAR (SARADC_B) <sup>(2)</sup> – 12-bit configuration                                             | 1.500                  | _                      |      |
| t <sub>ADCEVAL</sub>   | SR    | Р                  | ADC evaluation time                                | 12-bit configuration (25 clock cycles)                                                                | 1.712                  | _                      | μs   |

577

Table 25. SARn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol                              | Symbol |                               | Dorometer                                                                                    | Conditions                                                                                                      | Va  | alue               | Unit         |
|-------------------------------------|--------|-------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------|
| Symbol                              | l      | С                             | Parameter                                                                                    | Conditions                                                                                                      | Min | Max                | Unit         |
| I <sub>ADCREFH</sub> (4),<br>(5)    | CC     | Т                             |                                                                                              | Dynamic consumption $t_{conv} \ge 5 \ \mu s$ (average across all codes)                                         | _   | 3.5 <sup>(7)</sup> | μА           |
|                                     |        |                               | ADC high reference<br>current <sup>(6)</sup>                                                 | Dynamic consumption t <sub>conv</sub> ≥ 2.5 μs (average across all codes)                                       | _   | 7 <sup>(8)</sup>   |              |
|                                     |        |                               |                                                                                              | Static consumption (Power Down mode)                                                                            | _   | +8                 |              |
|                                     |        | Т                             |                                                                                              | Bias Current <sup>(9)</sup>                                                                                     | _   | +2                 |              |
| I <sub>ADCREFL</sub> <sup>(5)</sup> | СС     | D                             |                                                                                              | Run mode $t_{conv} \ge 5 \mu s$<br>$V_{DD_{-HV\_ADR}} <= 5.5 V$                                                 | _   | 15                 | μA           |
|                                     |        | ADC low reference current     | Run mode $t_{conv} = 2.5 \mu s$<br>$V_{DD_{-HV\_ADR}} <= 5.5 V$                              | _                                                                                                               | 30  |                    |              |
|                                     |        |                               |                                                                                              | Power Down mode<br>V <sub>DD_HV_ADR</sub> <= 5.5 V                                                              | _   | 1                  |              |
| I <sub>ADV_S</sub>                  | CC     | Р                             | V <sub>DD_HV_ADV</sub> power supply current                                                  | Run mode <sup>(5)</sup> $t_{conv} \ge 5 \ \mu s$                                                                | _   | 4.0                | mA           |
| TUE <sub>12</sub>                   | CC     | T <sup>(10)</sup>             |                                                                                              | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>V <sub>DD_HV_ADR</sub> , V <sub>ALTREF</sub> > 4 V | -4  | 4                  | LSB<br>(12b) |
|                                     |        | Р                             | Total unadjusted error in 12-bit                                                             | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>V <sub>DD_HV_ADR</sub> , V <sub>ALTREF</sub> > 4 V | -6  | 6                  |              |
|                                     | Т      | configuration <sup>(11)</sup> | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>4 V > V <sub>ALTREF</sub> > 2 V | -6                                                                                                              | 6   |                    |              |
|                                     |        | Т                             |                                                                                              | T <sub>J</sub> < 150 °C,<br>4 V > V <sub>DD_HV_ADV</sub> > 3.5 V                                                | -12 | 12                 |              |



Table 25. SARn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol             | ı  | С | Parameter                                                                                   | Conditions                                                                                                                                          | Va        | lue | Unit         |
|--------------------|----|---|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|--------------|
| Symbol             |    | C | rarameter                                                                                   | Conditions                                                                                                                                          | Min       | Max | - Ollit      |
| ∆ <sub>TUE12</sub> | CC | D |                                                                                             | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [0:25 \text{ mV}]$                                                        | 0         | 0   | LSB<br>(12b) |
|                    |    | D |                                                                                             | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [25:50 \text{ mV}]$                                                       | -2        | 2   |              |
|                    |    | D |                                                                                             | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [50:75 \text{ mV}]$                                                       | -4        | 4   |              |
|                    |    | D |                                                                                             | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [75:100 \text{ mV}]$                                                      | -6        | 6   |              |
|                    |    | D | TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub> | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [0:25 \text{ mV}] \end{aligned}$ | -2.5      | 2.5 |              |
|                    |    | D |                                                                                             | $\begin{array}{l} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [25:50 \text{ mV}] \end{array}$         | -4        | 4   |              |
|                    |    | D |                                                                                             | $\begin{split} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [50:75 \text{ mV}] \end{split}$    | -7        | 7   |              |
|                    |    | D |                                                                                             | $\begin{split} &V_{DD\_HV\_ADV} < V_{IN} < \\ &V_{DD\_HV\_ADR} \\ &V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ &\in [75:100 \text{ mV}] \end{split}$       | -12       | 12  |              |
| DNL                | CC | Р | Differential non-linearity                                                                  | V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR</sub> > 4 V                                                                                        | <b>-1</b> | 2   | LSB<br>(12b) |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

- Characteristics corresponding to SARB channels apply only for slow SAR channels i.e., all SARB channels except AN16, AN17, and AN24.
- 3. Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Please refer to *Figure 12* and *Figure 13* for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration.
- I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion.
- 5. Current parameter values are for a single ADC.
- 6. Total consumption is given by the sum for all ADCs (associated to the reference pin) of their dynamic consumption and their static consumption.
- 7. Typical consumption is  $2 \mu A$ .

- 8. Typical consumption is  $4 \mu A$ .
- 9. Extra bias current is present only when BIAS is selected. Apply only once for all ADCs.
- 10. Extended bench validation performed on 3 samples for each process corner.
- This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to ± 6 LSB.

### 3.11.3 S/D ADC electrical specification

The SDn ADCs are Sigma Delta 16-bit analog-to-digital converters with 333 Ksps maximum output rate.

Table 26. SDn ADC electrical specification<sup>(1)</sup>

| Symbol                               |    | С | Parameter                                                             | Conditions                                                                        |                               | Valu                                                      | ıe                      | Unit |
|--------------------------------------|----|---|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------|-------------------------|------|
| Symbol                               |    | C | Parameter                                                             | Conditions                                                                        | Min                           | Тур                                                       | Max                     | Unit |
| V <sub>IN</sub>                      | SR | Р | ADC input signal                                                      | _                                                                                 | 0                             | _                                                         | V <sub>DD_HV_ADR_</sub> | V    |
| V <sub>IN_PK2PK</sub> <sup>(2)</sup> | SR | D |                                                                       | Single ended V <sub>INM</sub> = V <sub>SS_HV_ADR</sub>                            |                               | V <sub>DD_HV_A</sub>                                      | <sub>DR</sub> /GAIN     | V    |
|                                      |    | D | Input range peak to peak                                              | Single ended V <sub>INM</sub> = 0.5*V <sub>DD_HV_ADR</sub> GAIN = 1               |                               | ±0.5*V <sub>DD_HV_ADR</sub> ±V <sub>DD_HV_ADR</sub> /GAIN |                         |      |
|                                      |    | D | $V_{\text{IN\_PK2PK}} = V_{\text{INP}}^{(3)}$ $-V_{\text{INM}}^{(4)}$ | Single ended $V_{INM} = 0.5*V_{DD\_HV\_ADR}$ GAIN = 2,4,8,16                      | :                             |                                                           |                         |      |
|                                      |    | D |                                                                       | Differential,<br>0 < V <sub>IN</sub> < V <sub>DD_HV_IO_MAIN</sub>                 | ±V <sub>DD_HV_ADR</sub> /GAIN |                                                           |                         |      |
| f <sub>ADCD_M</sub>                  | SR | Р | S/D modulator Input<br>Clock                                          | _                                                                                 | 4                             | 14.4                                                      | 16                      | MHz  |
| f <sub>IN</sub>                      | SR | D | Input signal                                                          | SNR = $80 \text{ dB}$<br>$f_{ADCD_S} = 150 \text{ kHz}$                           | 0.01                          | _                                                         | 50 <sup>(5)</sup>       | kHz  |
|                                      |    | D | frequency                                                             | $SNR = 74 dB$ $f_{ADCD_S} = 333 kHz$                                              | 0.01                          | _                                                         | 111 <sup>(5)</sup>      |      |
| f <sub>ADCD_S</sub>                  | SR | D | Output conversion rate                                                | _                                                                                 | _                             | _                                                         | 333                     | ksps |
| _                                    | СС | D | Oversampling ratio                                                    | Internal modulator                                                                | 24                            | _                                                         | 256                     | _    |
|                                      |    |   | Oversampling ratio                                                    | External modulator                                                                | _                             | _                                                         | 256                     | _    |
| RESOLUTION                           | CC | D | S/D register resolution <sup>(6)</sup>                                | 2's complement notation                                                           | 16                            |                                                           |                         | bit  |
| GAIN                                 | SR | D | ADC gain                                                              | Defined via ADC_SD[PGA] register. Only integer powers of 2 are valid gain values. | 1                             | _                                                         | 16                      | _    |



DocID023569 Rev 3

Table 26. SDn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol              |    | С | Parameter                             | Conditions                                                                                                                |     | Valu              | е   | Unit |
|---------------------|----|---|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----|------|
| Symbol              |    |   | Farameter                             | Conditions                                                                                                                | Min | Тур               | Max |      |
| $ \delta_{GAIN} $   | СС | С |                                       | Before calibration (applies to gain setting = 1)                                                                          | _   | _                 | 1.5 | %    |
|                     |    | D | Absolute value of                     | After calibration, $ \Delta V_{DD\_HV\_ADR} < 5\% \\ \Delta V_{DD\_HV\_ADV} < 10\% \\ \Delta T_J < 50~C $                 | _   | _                 | 5   | mV   |
|                     |    |   | the ADC gain error <sup>(7),(8)</sup> | After calibration, $ \Delta V_{DD\_HV\_ADR} < 5\% \\ \Delta V_{DD\_HV\_ADV} < 10\% \\ \Delta T_J < 100~^{\circ}\text{C} $ | _   | _                 | 7.5 |      |
|                     |    |   |                                       | After calibration, $ \Delta V_{DD\_HV\_ADR} < 5\% \\ \Delta V_{DD\_HV\_ADV} < 10\% \\ \Delta T_J < 150~^{\circ}\text{C} $ | _   | _                 | 10  |      |
| V <sub>OFFSET</sub> | СС | Р |                                       | Before calibration (applies to all gain settings – 1, 2, 4, 8, 16)                                                        | _   | 10*<br>(1+1/gain) | 20  | mV   |
|                     |    | D | Input Referred                        | After calibration, $\Delta V_{DD\_HV\_ADR} < 10\%$ $\Delta T_J < 50$ °C                                                   | _   | _                 | 5   |      |
|                     |    |   | Offset Error <sup>(7),(8),(9)</sup>   | After calibration, $\Delta V_{DD\_HV\_ADV} < 10\%$ $\Delta T_J < 100$ °C                                                  | _   | _                 | 7.5 |      |
|                     |    |   |                                       | After calibration, $\Delta V_{DD\_HV\_ADV} < 10\%$ $\Delta T_J < 150$ °C                                                  | 0.5 | _                 | 10  |      |

Table 26. SDn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol                 |    | С | Doromotor                                                       | Conditions                                                                                                                    |     | Valu | е   | Unit |
|------------------------|----|---|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Symbol                 |    |   | Parameter                                                       | Conditions                                                                                                                    | Min | Тур  | Max | Unit |
| SNR <sub>DIFF150</sub> | CC | Т |                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 1<br>$T_J < 150$ °C                            | 80  | _    | _   | dBFS |
|                        |    |   |                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 2<br>$T_J < 150$ °C                            | 77  | _    | _   |      |
|                        |    | Т | Signal to noise ratio in differential mode 150 ksps output rate | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 4<br>$T_J < 150$ °C                            | 74  | _    | _   |      |
|                        |    | Т |                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 8<br>$T_J < 150$ °C                            | 71  | _    | _   |      |
|                        |    | D |                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 16<br>$T_J < 150$ °C                           | 68  | _    | _   |      |
| SNR <sub>DIFF333</sub> | CC | Т |                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 1<br>$T_J < 150$ °C                            | 74  | _    | _   | dBFS |
|                        |    | T |                                                                 | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 2<br>T <sub>J</sub> < 150 °C  | 71  | _    | _   |      |
|                        |    | T | Signal to noise ratio in differential mode 333 ksps output rate | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C  | 68  | _    | _   |      |
|                        |    | Т |                                                                 | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C  | 65  | _    | _   |      |
|                        |    | D |                                                                 | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 62  | _    | _   |      |



Table 26. SDn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol                |    | _ | Parameter                                                                       | Conditions                                                                                                                   |      | Valu                         | e                              | Unit |
|-----------------------|----|---|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|--------------------------------|------|
| Symbol                |    | С | Parameter                                                                       | Conditions                                                                                                                   | Min  | Тур                          | Max                            | Unit |
| SNR <sub>SE150</sub>  | CC | T |                                                                                 | $4.5 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 1<br>$T_J < 150$ °C                           | 74   | _                            | _                              | dBFS |
|                       |    | T |                                                                                 | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 2<br>T <sub>J</sub> < 150 °C | 71   | _                            | _                              |      |
|                       |    |   | Signal to noise ratio in single ended mode 150 ksps output rate <sup>(10)</sup> | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C | 68   | _                            | _                              |      |
|                       |    |   | output rate                                                                     | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C | 65   | _                            | _                              |      |
|                       |    | D |                                                                                 | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR</sub> =V <sub>DD_HV_ADV</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 62   | _                            | _                              |      |
| SFDR                  | СС | Р |                                                                                 | GAIN = 1                                                                                                                     | 60   | _                            | _                              | dBc  |
|                       |    | O | Carrier to                                                                      | GAIN = 2                                                                                                                     | 60   | _                            | _                              |      |
|                       |    | С | Spurious free dynamic range                                                     | GAIN = 4                                                                                                                     | 60   | _                            |                                |      |
|                       |    | С |                                                                                 | GAIN = 8                                                                                                                     | 60   | _                            | _                              |      |
|                       |    | D |                                                                                 | GAIN = 16                                                                                                                    | 60   | _                            | _                              |      |
| Z <sub>IN</sub>       | CC | D | Input impedance <sup>(11)</sup>                                                 | GAIN = 1,<br>f <sub>ADCD_M</sub> = 16 MHz                                                                                    | 1.6  | _                            | _                              | ΜΩ   |
|                       |    |   |                                                                                 | GAIN = 16,<br>f <sub>ADCD_M</sub> = 16 MHz                                                                                   | 0.1  | _                            | _                              |      |
| R <sub>BIAS</sub>     | CC | D | Bias resistance                                                                 | _                                                                                                                            | 100  | 125                          | 160                            | kΩ   |
| V <sub>BIAS</sub>     | СС | D | Bias voltage                                                                    | _                                                                                                                            | _    | V <sub>DD_HV_</sub><br>ADR/2 | _                              | V    |
| δV <sub>BIAS</sub>    | СС | D | Bias voltage accuracy                                                           | _                                                                                                                            | -2.5 | _                            | +2.5                           | %    |
| CMRR                  | SR | D | Common mode rejection ratio                                                     | _                                                                                                                            | 54   | _                            | _                              | dB   |
| R <sub>Caaf</sub>     | SR | D | Anti-aliasing filter                                                            | External series resistance                                                                                                   | _    | _                            | 20                             | kΩ   |
|                       | СС | D | Filter capacitances                                                             |                                                                                                                              | 180  | _                            | _                              | pF   |
| f <sub>PASSBAND</sub> | СС | D | Pass band <sup>(12)</sup>                                                       | _                                                                                                                            | 0.01 | _                            | 0.333 *<br>f <sub>ADCD_S</sub> | kHz  |
| $\delta_{RIPPLE}$     | СС | D | Pass band ripple <sup>(13)</sup>                                                | 0.333 * f <sub>ADCD_S</sub>                                                                                                  | -1   |                              | 1                              | %    |



Table 26. SDn ADC electrical specification<sup>(1)</sup> (continued)

| Ob. all              |    | • | Damanatan             | O a malificana                                              |                                  | Valu | ıe                            | 11-4 |
|----------------------|----|---|-----------------------|-------------------------------------------------------------|----------------------------------|------|-------------------------------|------|
| Symbol               |    | С | Parameter             | Conditions                                                  | Min                              | Тур  | Max                           | Unit |
| F <sub>rolloff</sub> | СС | D |                       | [0.5 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 40                               | _    | _                             | dB   |
|                      |    |   |                       | [1.0 * f <sub>ADCD_S</sub> ,<br>1.5 * f <sub>ADCD_S</sub> ] | 45                               | _    | _                             |      |
|                      |    |   | Stop band attenuation | [1.5 * f <sub>ADCD_S</sub> ,<br>2.0 * f <sub>ADCD_S</sub> ] | 50                               | _    | _                             |      |
|                      |    |   |                       | [2.0 * f <sub>ADCD_S</sub> ,<br>2.5 * f <sub>ADCD_S</sub> ] | 55                               | _    | _                             |      |
|                      |    |   |                       | [2.5 * f <sub>ADCD_S</sub> , f <sub>ADCD_M</sub> /2]        | 60                               | _    | _                             |      |
| δ <sub>GROUP</sub>   | СС | D |                       | Within pass band – Tclk is $f_{ADCD_M}/2$                   | _                                | _    | _                             | _    |
|                      |    |   |                       | OSR = 24                                                    | —                                |      | 238.5                         | Tclk |
|                      |    |   |                       | OSR = 28                                                    | _                                | _    | 278                           |      |
|                      |    |   |                       | OSR = 32                                                    | _                                | _    | 317.5                         |      |
|                      |    |   |                       | OSR = 36                                                    | _                                | _    | 357                           |      |
|                      |    |   |                       | OSR = 40                                                    | _                                | _    | 396.5                         |      |
|                      |    |   |                       | OSR = 44                                                    | _                                | _    | 436                           | 1    |
|                      |    |   |                       | OSR = 48                                                    | _                                | _    | 475.5                         |      |
|                      |    |   |                       | OSR = 56                                                    | _                                | _    | 554.5                         |      |
|                      |    |   |                       | OSR = 64                                                    | _                                | _    | 633.5                         |      |
|                      |    |   |                       | OSR = 72                                                    | _                                | _    | 712.5                         |      |
|                      |    |   |                       | OSR = 75                                                    | _                                | _    | 699                           |      |
|                      |    |   | Group delay           | OSR = 80                                                    | _                                | _    | 791.5                         |      |
|                      |    |   |                       | OSR = 88                                                    | _                                | _    | 870.5                         |      |
|                      |    |   |                       | OSR = 96                                                    | _                                | _    | 949.5                         | 1    |
|                      |    |   |                       | OSR = 112                                                   | _                                |      | 1107.5                        | 1    |
|                      |    |   |                       | OSR = 128                                                   | _                                |      | 1265.5                        | 1    |
|                      |    |   |                       | OSR = 144                                                   | _                                |      | 1423.5                        |      |
|                      |    |   |                       | OSR = 160                                                   | _                                |      | 1581.5                        | 1    |
|                      |    |   |                       | OSR = 176                                                   | _                                | _    | 1739.5                        | ┪    |
|                      |    |   |                       | OSR = 192                                                   | _                                | _    | 1897.5                        | 1    |
|                      |    |   |                       | OSR = 224                                                   | _                                | _    | 2213.5                        | ┪    |
|                      |    |   |                       | OSR = 256                                                   | _                                | _    | 2529.5                        | ┪    |
|                      |    |   |                       | Distortion within pass band                                 | -0.5/<br>f <sub>ADCD</sub><br>_S | _    | +0.5/<br>f <sub>ADCD_</sub> S |      |



DocID023569 Rev 3

Table 26. SDn ADC electrical specification<sup>(1)</sup> (continued)

| Symbol                   |    | С | Parameter                                                            | Conditions                                              |     | Valu                          | ie                                                             | Unit |
|--------------------------|----|---|----------------------------------------------------------------------|---------------------------------------------------------|-----|-------------------------------|----------------------------------------------------------------|------|
| Symbol                   |    | C | Parameter                                                            | Conditions                                              | Min | Тур                           | Max                                                            | Onit |
| f <sub>HIGH</sub>        | СС | D | High pass filter 3dB frequency                                       | Enabled                                                 | _   | 10e-5*<br>f <sub>ADCD_S</sub> | _                                                              | _    |
| t <sub>STARTUP</sub>     | СС | D | Start-up time from — power down state                                |                                                         | _   | _                             | 100                                                            | μs   |
| t <sub>LATENCY</sub>     | СС | D | Latency between input data and                                       | HPF = ON                                                | 1   | _                             | $^{\delta_{	ext{GROUP}}}$ + $^{	ext{f}}_{	ext{ADCD}\_	ext{S}}$ | _    |
|                          |    |   | converted data<br>when input mux<br>does not change                  | HPF = OFF                                               |     | _                             | $^{\delta}$ GROUP                                              | _    |
| t <sub>SETTLING</sub>    | СС | D | Settling time after                                                  | Analog inputs are muxed<br>HPF = ON                     | 1   | _                             | 2*δ <sub>GROUP</sub> +<br>3*f <sub>ADCD_S</sub>                | _    |
|                          |    |   | mux change                                                           | HPF = OFF                                               | 1   | _                             | 2*δ <sub>GROUP</sub> +<br>2*f <sub>ADCD_S</sub>                | _    |
| todrecovery              | CC | D | Overdrive recovery time                                              | After input comes within range from saturation HPF = ON |     | _                             | 2*δ <sub>GROUP</sub> +<br>f <sub>ADCD_</sub> S                 | _    |
|                          |    |   |                                                                      | HPF = OFF                                               | _   | _                             | 2*δ <sub>GROUP</sub>                                           | _    |
| C <sub>S_D</sub>         | CC | D | S/D ADC sampling                                                     | GAIN = 1, 2, 4, 8                                       | _   | _                             | 75*GAIN                                                        | fF   |
|                          |    | D | capacitance after sampling switch <sup>(14)</sup>                    | GAIN = 16                                               | _   | _                             | 600                                                            | fF   |
| IBIAS                    | CC | D | Bias consumption                                                     | At least 1 ADCD enabled                                 | _   | _                             | 3.5                                                            | mA   |
| I <sub>ADV_D</sub>       | CC | Р | V <sub>DD_HV_ADV</sub> power<br>supply<br>current(single S/D<br>ADC) | S/D ADC Dynamic consumption                             | _   | _                             | 3.5                                                            | mA   |
| I <sub>ADCS/D_REFH</sub> | СС | Т | S/D ADC Reference                                                    | Dynamic consumption (Conversion)                        | _   | _                             | 3.5                                                            | μΑ   |
|                          |    | Т | High Current                                                         | Static consumption (Power down)                         | _   | _                             | +8                                                             |      |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

- 3.  $V_{\mbox{\footnotesize{INP}}}$  is the input voltage applied to the positive terminal of the SDADC.
- 4.  $V_{INM}$  is the input voltage applied to the negative terminal of the SDADC.
- 5. Maximum input of 166.67 kHz supported with reduced accuracy. See SNR specifications.
- 6. When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. This gives an effective resolution of 15 bits.
- 7. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device.

<sup>2.</sup> For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be 'clipped'.

- 8. Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to 0.5\*V<sub>DD\_HV\_ADR</sub> for differential mode and single ended mode with negative input=0.5\*V<sub>DD\_HV\_ADR</sub>. Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0". Both offset and Gain Calibration is guaranteed for ±5% variation of V<sub>DD\_HV\_ADR</sub>, ±10% variation of V<sub>DD\_HV\_ADV</sub>, and ± 50 °C temperature variation.
- Conversion offset error must be divided by the applied gain factor (1, 2, 4, 8, or 16) to obtain the actual input referred offset error.
- 10. This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to a value of 6 dB less.
- 11. Input impedance is valid over the full input frequency range. Input impedance is calculated in megaohms by the formula 25.6/(Gain \* f<sub>ADCD\_M</sub>).
- 12. SNR values guaranteed only if external noise on the ADC input pin is attenuated by the required SNR value in the frequency range of f<sub>ADCD\_M</sub> f<sub>ADCD\_S</sub> to f<sub>ADCD\_M</sub> + f<sub>ADCD\_S</sub>, where f<sub>ADCD\_M</sub> is the input sampling frequency, and f<sub>ADCD\_S</sub> is the output sample frequency. A proper external input filter should be used to remove any interfering signals in this frequency range.
- 13. The  $\pm$ 1% passband ripple specification is equivalent to 20 \*  $\log_{10}$  (0.99) = 0.087 dB.
- 14. This capacitance does not include pin capacitance, that can be considered together with external capacitance, before sampling switch.

### 3.12 Temperature sensor

The following table describes the temperature sensor electrical characteristics.

| Symbol                 | Symbol |   | Parameter                                   | Conditions              |     | Unit |     |       |
|------------------------|--------|---|---------------------------------------------|-------------------------|-----|------|-----|-------|
| Symbol                 |        | С | rai ametei                                  | Conditions              | Min | Тур  | Max | Onit  |
| _                      | СС     |   | Temperature monitoring range                | _                       | -40 | _    | 150 | °C    |
| T <sub>SENS</sub>      | СС     | Р | Sensitivity                                 | _                       | _   | 5.18 | _   | mV/°C |
| T <sub>ACC</sub>       | СС     | Р | Accuracy                                    | T <sub>J</sub> < 150 °C | -3  | _    | 3   | °C    |
| I <sub>TEMP_SENS</sub> | СС     | С | V <sub>DD_HV_ADV</sub> power supply current | _                       | _   | _    | 700 | μA    |

Table 27. Temperature sensor electrical characteristics

# 3.13 LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics

The LFAST pad electrical characteristics apply to both the SIPI and high-speed debug serial interfaces on the device. The same LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables.

### 3.13.1 LFAST interface timing diagrams

Figure 14. LFAST and MSC/DSPI LVDS timing definition





Ifast\_pwr\_down

L

tpD2NM\_TX

Differential TX
Data Lines

pad\_p/pad\_n

Data Valid

Figure 15. Power-down exit time





### 3.13.2 LFAST and MSC/DSPI LVDS interface electrical characteristics

The following table contains the electrical characteristics for the LFAST interface.

Table 28. LVDS pad startup and receiver electrical characteristics<sup>(1),(2)</sup>

| Symbo                  | ı  | С | Parameter                                                           | Conditions                                        |                      | Value |                     | Unit  |
|------------------------|----|---|---------------------------------------------------------------------|---------------------------------------------------|----------------------|-------|---------------------|-------|
| Symbo                  | "  | C | Faranietei                                                          | Conditions                                        | Min                  | Тур   | Max                 | Ullit |
|                        |    |   | STARTUP <sup>(3),</sup>                                             | (4)                                               |                      |       |                     |       |
| t <sub>STRT_BIAS</sub> | CC | Т | Bias current reference startup time <sup>(5)</sup>                  | ias current reference startup — me <sup>(5)</sup> |                      | 0.5   | 4                   | μs    |
| t <sub>PD2NM_TX</sub>  | СС | Т | Transmitter startup time (power down to normal mode) <sup>(6)</sup> | _                                                 | _                    | 0.4   | 2.75                | μs    |
| t <sub>SM2NM_TX</sub>  | CC | Т | Transmitter startup time (sleep mode to normal mode) <sup>(7)</sup> | Not applicable to the MSC/DSPI LVDS pad           | _                    | 0.2   | 0.5                 | μs    |
| t <sub>PD2NM_RX</sub>  | СС | Т | Receiver startup time (power down to normal mode) <sup>(8)</sup>    | _                                                 | _                    | 20    | 40                  | ns    |
| t <sub>PD2SM_RX</sub>  | CC | Т | Receiver startup time (power down to sleep mode) <sup>(9)</sup>     | Not applicable to the MSC/DSPI LVDS pad           | _                    | 20    | 50                  | ns    |
| I <sub>LVDS_BIAS</sub> | CC | Т | LVDS bias current consumption                                       | Tx or Rx enabled                                  | _                    | _     | 0.95                | mA    |
|                        |    |   | TRANSMISSION LINE CHARACT                                           | ERISTICS (PCB Trad                                | k)                   |       | •                   | •     |
| Z <sub>0</sub>         | SR | D | Transmission line characteristic impedance                          | _                                                 | 47.5                 | 50    | 52.5                | Ω     |
| Z <sub>DIFF</sub>      | SR | D | Transmission line differential impedance                            | _                                                 | 95                   | 100   | 105                 | Ω     |
|                        |    |   | RECEIVER                                                            | R                                                 |                      |       | •                   | •     |
| V <sub>ICOM</sub>      | SR | Т | Common mode voltage                                                 | _                                                 | 0.15 <sup>(10)</sup> | _     | 1.6 <sup>(11)</sup> | V     |
| $ \Delta_{VI} $        | SR | D | Differential input voltage <sup>(12)</sup>                          | _                                                 | 100                  | _     | _                   | mV    |
| V <sub>HYS</sub>       | CC | D | Input hysteresis                                                    | _                                                 | 25                   | _     | _                   | mV    |
| R <sub>IN</sub>        | СС | D | Terminating registence                                              | V <sub>DD_HV_IO</sub> = 5.0 V ± 10%               | 80                   | 125   | 150                 | Ω     |
|                        |    | D | Terminating resistance                                              | V <sub>DD_HV_IO</sub> = 3.3 V ± 10%               | 80                   | 115   | 150                 | Ω     |
| C <sub>IN</sub>        | СС | D | Differential input capacitance <sup>(13)</sup> —                    |                                                   | _                    | 3.5   | 6.0                 | pF    |
| I <sub>LVDS_RX</sub>   | CC | Т | Receiver DC current consumption                                     | Enabled                                           | _                    | _     | 0.5                 | mA    |

The LVDS pad startup and receiver electrical characteristics in this table apply to the LFAST LVDS pad, and the MSC/DSPI LVDS pad except where noted in the conditions.

- 2. All LVDS pad electrical characteristics are valid from -40 °C to 150 °C.
- 3. All startup times are defined after a 2 peripheral bridge clock delay from writing to the corresponding enable bit in the LVDS control registers (LCR) of the LFAST and module. The value of the LCR bits for the LFAST/HSD modules don't take effect until the corresponding SIUL2 MSCR ODC bits are set to LFAST LVDS mode. Startup times for MSC/DSPI LVDS are defined after 2 peripheral bridge clock delay after selecting MSC/DSPI LVDS in the corresponding SIUL2 MSCR ODC field.
- Startup times are valid for the maximum external loads CL defined in both the LFAST/HSD and MSC/DSPI transmitter electrical characteristic tables.
- Bias startup time is defined as the time taken by the current reference block to reach the settling bias current after being enabled.
- Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods.



- Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode.
- 8. Total receiver startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_RX</sub> + 2 peripheral bridge clock periods.
- Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode.
- 10. Absolute min = 0.15 V (285 mV/2) = 0 V
- 11. Absolute max = 1.6 V + (285 mV/2) = 1.743 V
- 12. The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing.
- 13. Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions.

Table 29. LFAST transmitter electrical characteristics<sup>(1),(2)</sup>

| Symbo                | _  | С | Parameter                                                                                   | Conditions                       |      | Value |      | Unit |
|----------------------|----|---|---------------------------------------------------------------------------------------------|----------------------------------|------|-------|------|------|
| Cymbo                | •  | • | rarameter                                                                                   | Conditions                       | Min  | Тур   | Max  |      |
| f <sub>DATA</sub>    | SR | D | Data rate                                                                                   | _                                | _    | _     | 320  | Mbps |
| V <sub>OS</sub>      | CC | Р | Common mode voltage                                                                         | _                                | 1.08 | _     | 1.32 | V    |
| lvodl                | CC | Р | Differential output voltage swing (terminated) <sup>(3)(4)</sup>                            | _                                | 110  | 171   | 285  | mV   |
| t <sub>TR</sub>      | CC |   | Rise/Fall time (absolute value of the differential output voltage swing) <sup>(3),(4)</sup> | _                                | 0.26 | _     | 1.5  | ns   |
| C <sub>L</sub>       | SR | D | External lumped differential load                                                           | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ | _    | _     | 9.0  | pF   |
|                      |    |   | capacitance <sup>(3)</sup>                                                                  | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _    | _     | 8.5  |      |
| I <sub>LVDS_TX</sub> | CC | Т | Transmitter DC current consumption                                                          | Enabled                          | _    | _     | 3.2  | mA   |

- 1. The LFAST pad electrical characteristics are based on worst case internal capacitance values shown in Figure 17.
- 2. All LFAST LVDS pad electrical characteristics are valid from -40 °C to 150 °C.
- Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 17.
- 4. Valid for maximum external load C<sub>L</sub>.

Table 30. MSC/DSPI LVDS transmitter electrical characteristics (1)(2)

| Symbo                | ı  | С | Parameter                                                                                   | Conditions                       |      | Value |      | Unit |
|----------------------|----|---|---------------------------------------------------------------------------------------------|----------------------------------|------|-------|------|------|
| Cymbo                | •  | 0 | i didilictei                                                                                | Conditions                       | Min  | Тур   | Max  |      |
|                      |    |   | Data Rate                                                                                   |                                  |      |       |      |      |
| f <sub>DATA</sub>    | SR | D | Data rate                                                                                   | _                                | _    | _     | 80   | Mbps |
| Vos                  | CC | Р | Common mode voltage                                                                         | _                                | 1.08 | _     | 1.32 | V    |
| lvodl                | СС | Р | Differential output voltage swing (terminated) <sup>(3)(4)</sup>                            | _                                | 150  | 214   | 400  | mV   |
| t <sub>TR</sub>      | СС | T | Rise/Fall time (absolute value of the differential output voltage swing) <sup>(3),(4)</sup> | _                                | 0.8  | _     | 4.0  | ns   |
| C <sub>L</sub>       | SR | D | External lumped differential load                                                           | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ |      | _     | 41   | pF   |
|                      |    |   | capacitance <sup>(3)</sup>                                                                  | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _    | _     | 39   |      |
| I <sub>LVDS_TX</sub> | CC | Т | Transmitter DC current consumption                                                          | Enabled                          | _    | _     | 4.0  | mA   |

The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in Figure 17.



DocID023569 Rev 3

- 2. All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 150 °C.
- Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 17.

4. Valid for maximum external load C<sub>L</sub>.



## 3.14 Power management: PMC, POR/LVD, sequencing

The power management module monitors the different power supplies. It also generates the internal supplies that are required for correct device functionality. The power management is supplied by the  $V_{DD\ HV\ PMC}$  supply, with voltage monitors ensuring safe state operation.

577

#### 3.14.1 Power management integration

Refer to the integration scheme provided below to ensure correct functionality of the device.



Figure 18. Voltage regulator capacitance connection

The internal voltage regulator requires external capacitance (C<sub>REGn</sub>) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH.

A decoupling capacitor must be placed between each  $V_{DD\_LV}$  supply pin and  $V_{SS}$  ground plane to ensure stable voltage. The capacitor should be placed as near as possible to the  $V_{DD\_LV}$  supply pin.

#### 3.14.2 Main voltage regulator electrical characteristics

The device implements an internal voltage regulator to generate the low voltage core supply  $V_{DD\_LV}$  from the high voltage ballast supply  $V_{DD\_BV\_PMC}$ . The regulator itself is supplied by  $V_{DD\_HV\_PMC}$ .

Note: Both HV supplies, VDD\_HV\_PMC and VDD\_BV\_PMC, are shorted with VDD\_HV\_IO supply at package level.

57/

DocID023569 Rev 3

The following supplies are involved:

• HV—High voltage external power supply for voltage regulator module. It is shorted with VDD\_HV\_IO.

- BV—High voltage external power supply for internal ballast module. It is shorted with VDD HV IO.
- LV—Low voltage internal power supply for core, PLL and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is split into three further domains to ensure noise isolation between critical LV modules within the device:
  - LV\_COR—Low voltage supply for the core. It is also used to provide supply for PLL through double bonding.
  - LV\_FLA—Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV\_PLL—Low voltage supply for PLL. It is shorted to LV\_COR through double bonding.

Table 31. Voltage regulator electrical characteristics

| Comple of                           |        | Davamatan                                                  | Conditions <sup>(1)</sup>                        |      | Value <sup>(2)</sup> |                     | Unit |
|-------------------------------------|--------|------------------------------------------------------------|--------------------------------------------------|------|----------------------|---------------------|------|
| Symbol                              |        | Parameter                                                  | Conditions                                       | Min  | Тур                  | Max                 | Unit |
| C <sub>REG</sub>                    | S<br>R | Internal voltage regulator stability external capacitance  | _                                                | 1.1  | 2.2 <sup>(3)</sup>   | 2.97                | μF   |
| R <sub>REG</sub>                    | S<br>R | Stability capacitor equivalent serial resistance           | Total resistance including board track           | 1    | _                    | 50                  | mΩ   |
| C <sub>DECREGn</sub>                | S<br>R | Internal voltage regulator decoupling external capacitance | _                                                | 50   | 100                  | 135                 | nF   |
| R <sub>DECREGn</sub>                | S<br>R | Stability capacitor equivalent serial resistance           | _                                                | 1    | _                    | 50                  | mΩ   |
| C <sub>DECBV</sub>                  | S<br>R | Decoupling capacitance <sup>(4)</sup> ballast              | V <sub>DD_HV_IO_MAIN</sub> /V <sub>SS</sub> pair | _    | 4 <sup>(5)</sup>     | _                   | μF   |
| C <sub>DECHV</sub>                  | S<br>R | Decoupling capacitance regulator supply                    | V <sub>DD_HV_IO_MAIN</sub> /V <sub>SS</sub> pair | 10   | 100                  | _                   | nF   |
| V <sub>MREG</sub>                   | C      | Main regulator output valtage                              | Before trimming                                  | 1.19 | 1.26                 | 1.33 <sup>(6)</sup> | V    |
|                                     | C<br>C | Main regulator output voltage                              | After trimming                                   | 1.16 | 1.28                 | 1.32 <sup>(7)</sup> |      |
| IDD <sub>MREG</sub>                 | S<br>R | Main regulator current provided to $V_{DD\_LV}$ domain     | _                                                | _    | _                    | 125                 | mA   |
| ΔIDD <sub>MREG</sub>                | S<br>R | Main regulator current variation                           | 20 µs observation window                         | -60  | _                    | 60                  | mA   |
| I <sub>MREGINT</sub> <sup>(8)</sup> | D      | Main regulator current consumption                         | _                                                | _    | 1.5                  | 3.0                 | mA   |

- 1.  $V_{DD} = 5.0 \text{ V} \pm 10\%$ ,  $T_A = -40 / 125 \,^{\circ}\text{C}$ , unless otherwise specified
- 2. All values need to be confirmed during device validation.
- 3. Recommended X7R or X5R ceramic -50% / +35% variation across process, temperature, voltage and after aging.
- This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical
  value is in the range of 470 nF.



- 5. Recommended X7R or X5R ceramic -50% / +35% variation across process, temperature and voltage and after aging.
- 6. At power-up condition before trimming at 27 °C, no load.
- 7. Across the whole process, voltage and temperature range with full load.
- 8. By simulation

### 3.14.3 Device voltage monitoring

Voltage monitoring thresholds are shown in the following figure.



Figure 19. Voltage monitor threshold definition

The LVDs for the device and their levels are given in the following table.

Value<sup>(2)</sup> Symbol С **Parameter Conditions** Unit Min Тур Max  $V_{LVD270\_C}$ Pre-trimming 2610 2760 2910 mV С HV supply low С voltage monitoring Trimmed<sup>(3)</sup> 2710 2760 2800 m۷ V<sub>LVD290\_C/IJ/F/IF</sub> Pre-trimming 2660 2820 2980  $\mathsf{mV}$ С HV supply low С voltage monitoring Trimmed<sup>(3)</sup> 2890 2940 2990  $\mathsf{mV}$ Untrimmed<sup>(3)</sup> 4470 3990 4230  $\mathsf{mV}$ V<sub>LVD400</sub> A/IM С HV supply low С voltage monitoring Trimmed<sup>(3)</sup> 4150 4230 4310 m۷

Table 32. Voltage monitor electrical characteristics<sup>(1)</sup>

DocID023569 Rev 3

| Symbol                 |        | С | Parameter                                              | Conditions | Value <sup>(2)</sup> |     |     | Unit |
|------------------------|--------|---|--------------------------------------------------------|------------|----------------------|-----|-----|------|
| Symbol                 |        |   | Farameter                                              | Conditions | Min                  | Тур | Max | Onit |
| t <sub>VDASSERT</sub>  | СС     | D | Voltage detector threshold crossing assertion          | _          | 0.1                  | _   | 2   | μs   |
| t <sub>VDRELEASE</sub> | C<br>C | D | Voltage detector<br>threshold crossing<br>de-assertion | _          | 5                    | _   | 20  | μs   |

Table 32. Voltage monitor electrical characteristics<sup>(1)</sup> (continued)

### 3.14.4 Power up/down sequencing

The following table shows the constraints and relationships for the different power supplies.

Table 33. Device supply relation during power-up/power-down sequence

- 1. Red cells: Supply 1 (row) can exceed Supply 2 (column), granted that external circuitry ensures current flowing from supply1 is less than absolute maximum rating current value provided.
- ALTREF are the alternate references for the ADC that can be used in place of the default reference (V<sub>DD\_HV\_ADR\_\*</sub>). It is the SARB.ALTREF.
- ADC performance is not guaranteed with ALTREFn above V<sub>DD HV IO</sub>/V<sub>DD HV ADV</sub>

During power-up, all functional terminals are maintained into a known state as described in the following table.

Table 34. Functional terminals state during power-up and reset

| TERMINAL <sup>(1)</sup> | POWER-UP <sup>(2)</sup><br>pad state | RESET pad state  | Default<br>(3)<br>pad state | Comments             |
|-------------------------|--------------------------------------|------------------|-----------------------------|----------------------|
| PORST                   | Strong pull-<br>down <sup>(4)</sup>  | Weak pull-down   | Weak pull-down              | Power-on reset pad   |
| ESR0 <sup>(5)</sup>     | Strong pull-down                     | Strong pull-down | Weak pull-up                | Functional reset pad |
| ESR1                    | High impedance                       | Weak pull-down   | Weak pull-down              | _                    |



<sup>1.</sup> For  $V_{DD\ LV}$  levels, a maximum of 30 mV IR drop is incurred from the pin to all sinks on the die. For other LVD, the IR drop is estimated by the multiplying the supply current by 0.5  $\Omega$ .

<sup>2.</sup> The threshold for all PORs and LVDs are defined when the output transits to 1, i.e., when the sense goes above the

<sup>3.</sup> Across process, temperature and voltage range.

POWER-UP<sup>(2)</sup> RESET Default (3) pad state TERMINAL(1) Comments pad state pad state Weak pull-down<sup>(6)</sup> Weak pull-down<sup>(6)</sup> TEST MODE Weak pull-down Weak pull-up<sup>(4)</sup> **GPIO** Weak pull-up Weak pull-up **ANALOG** High impedance High impedance High impedance **ERROR** High impedance High impedance High impedance **TRST** High impedance Weak pull-down Weak pull-down TCK High impedance Weak pull-down Weak pull-down **TMS** High impedance Weak pull-up Weak pull-up TDI High impedance Weak pull-up Weak pull-up TDO High impedance High impedance High impedance

Table 34. Functional terminals state during power-up and reset (continued)

- 1. Refer to pinout information for terminal type
- 2. POWER-UP state is guaranteed from  $V_{DD\_HV\_IO} > 1.1 \text{ V}$  and maintained until supply crosses the power-on reset threshold:  $V_{PORUP\_LV}$  for LV supply,  $V_{PORUP\_HV}$  for high voltage supply.
- 3. Before software configuration
- 4. Pull-down and pull-up strength are provided as part of Section 3.7.2: I/O output DC characteristics
- 5. As opposed to ESR0, ESR1 is provided via normal GPIO and implements weak pull-up during power-up.
- TESTMODE pull-down is implemented to prevent device to enter TESTMODE. It is recommended to connect TESTMODE pin to V<sub>SS\_HV\_IO</sub> on the board.

### 3.15 Flash memory electrical characteristics

The flash array access time for reads is affected by the number of wait-states added to the minimum time, which is one cycle.

Wait states are set in the RWSC field of the Platform Flash Configuration Register 1 (PFCR1) to a value corresponding to the operating frequency of the flash memory controller and the actual read access time of the flash memory controller. Higher operating frequencies require non-zero settings for this field for proper flash operation.

Shown below are the maximum operating frequencies ( $f_{sys}$ ) for legal RWSC settings based on specified access times at 150 °C:

Table 35. RWSC settings

Table 36 shows the estimated Program/Erase characteristics.



DocID023569 Rev 3

Table 36. Flash memory program and erase specifications (pending silicon characterization) <sup>(1)</sup>

|                            |                                                                               | Value              |   |                      |                    |   |                               |                         |                  |      |       |  |   |    |
|----------------------------|-------------------------------------------------------------------------------|--------------------|---|----------------------|--------------------|---|-------------------------------|-------------------------|------------------|------|-------|--|---|----|
| Symbol                     | Characteristics <sup>(2)</sup>                                                | Тур <sup>(3)</sup> |   | Initi                | ial max            |   | Typical                       | Life <sup>.</sup><br>ma |                  | Unit |       |  |   |    |
|                            |                                                                               |                    | С | 25 °C <sup>(6)</sup> | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles         | ≤100 K<br>cycles | С    |       |  |   |    |
| t <sub>dwprogram</sub>     | Double Word (64 bits) program time [Packaged part]                            | 38                 | С | 150                  | _                  | _ | 94                            | 500                     |                  |      | 500 C |  | С | μs |
| t <sub>pprogram</sub>      | Page (256 bits) program time                                                  | 78                 | С | 300                  |                    | _ | 214                           | 10                      | 00               | С    | μs    |  |   |    |
| t <sub>pprogrameep</sub>   | Page (256 bits) program time<br>EEPROM (partition 2)<br>[Packaged part]       | 90                 | С | 330                  | _                  | _ | 250                           | 1000                    |                  | С    | μs    |  |   |    |
| t <sub>qprogram</sub>      | Quad Page (1024 bits)<br>program time                                         | 274                | С | 1000                 | 1500               | _ | 802                           | 2000                    |                  | С    | μs    |  |   |    |
| t <sub>qprogrameep</sub>   | Quad Page (1024 bits)<br>program time EEPROM<br>(partition 2) [Packaged part] | 315                | С | 1100                 | 1650               | Р | 925                           | 2000                    |                  | С    | μs    |  |   |    |
| t <sub>256kpperase</sub>   | 256 KB block pre-program and erase time                                       | 1800               | С | 2400                 | 3400               | Р | 1980                          | 30 15000                |                  | С    | ms    |  |   |    |
| t <sub>256kprogram</sub>   | 256 KB block program time                                                     | 584                | С | 760                  | 1140               | Р | 650                           | 17000                   | _                | С    | ms    |  |   |    |
| t <sub>16kprogrameep</sub> | Program 16 KB EEPROM (partition 1)                                            | 37                 | С | 48                   | 72                 | Р | 69                            | 1000                    |                  | С    | ms    |  |   |    |
| t <sub>16keraseeep</sub>   | Erase 16 KB EEPROM (partition 1)                                              | 350                | С | 1200                 | 1200               | Р | 600                           | 5000                    |                  | С    | ms    |  |   |    |
| t <sub>tr</sub>            | Program rate <sup>(8)</sup>                                                   | 2.34               | С | 3.04                 | 4.56               | С | 2.60                          | _                       | _                | С    | s/MB  |  |   |    |
| t <sub>pr</sub>            | Erase rate <sup>(8)</sup>                                                     | 7.2                | С | 14.4                 | 28.8               | С | 7.92                          | _                       | _                | С    | s/MB  |  |   |    |
| t <sub>ffprogram</sub>     | Full flash programming time <sup>(9)</sup>                                    | 4                  | С | 16                   | 24                 | Р | 5                             | 26                      | _                | С    | S     |  |   |    |
| t <sub>fferase</sub>       | Full flash erasing time <sup>(9)</sup>                                        | 12                 | С | 24                   | 30                 | Р | 15                            | 40 —                    |                  | С    | S     |  |   |    |
| t <sub>ESRT</sub>          | Erase suspend request rate <sup>(10)</sup>                                    | 5.5                | T | _                    |                    | _ |                               | _                       |                  | T    | ms    |  |   |    |
| t <sub>PSRT</sub>          | Program suspend request rate <sup>(10)</sup>                                  | 20                 | Т |                      |                    | _ | -                             | _                       |                  | Т    | μs    |  |   |    |
| t <sub>PSUS</sub>          | Program suspend latency <sup>(11)</sup>                                       | _                  | _ | _                    | _                  | _ | _                             | 15                      |                  | Т    | μs    |  |   |    |
| t <sub>ESUS</sub>          | Erase suspend latency <sup>(11)</sup>                                         | _                  | _ | _                    | _                  | _ | _                             | 30                      |                  | Т    | μs    |  |   |    |
| t <sub>AIC0S</sub>         | Array Integrity Check Partition 0 (1.5 MB, sequential) <sup>(12)</sup>        | 20                 | Т | _                    |                    | _ | _                             | _                       |                  | _    | ms    |  |   |    |
| t <sub>AIC0P</sub>         | Array Integrity Check Partition 0 (1.5 MB, proprietary) <sup>(12)</sup>       | 3.35               | Т | _                    | _                  | _ | _                             |                         |                  | _    | S     |  |   |    |
| t <sub>MR0S</sub>          | Margin Read Partition 0 (1.5 MB, sequential)                                  | 100                | Т | _                    | _                  | _ | _                             | _   _                   |                  | _    | ms    |  |   |    |
| t <sub>MR0P</sub>          | Margin Read Partition 0 (1.5 MB, proprietary)                                 | 16.7               | Т | _                    | _                  | _ | _                             | _                       | _                | _    | S     |  |   |    |

<sup>1.</sup> Characteristics are valid both for DATA Flash and CODE Flash, unless specified in the characteristics column.



- 2. Actual hardware programming times; this does not include software overhead.
- 3. Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.
- 4. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested.
- 5. Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed.
- Initial factory condition: < 100 program/erase cycles, 20 °C < T<sub>J</sub> < 30 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing.
- Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, -40 °C < T<sub>J</sub> < 150 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing.
- 8. Rate computed based on 256K sectors.
- 9. Only code sectors, not including EEPROM.
- 10. Time between erase suspend resume and next erase suspend.
- 11. Timings guaranteed by design.
- 12. AIC is done using system clock, thus all timing is dependant on system frequency and number of wait states. Timing in the table is calculated at 160 MHz.

Table 37. Flash memory module extended life specification<sup>(1)</sup>

| Symbol             |    | C Parameter |                                                                                             | Conditions                                                                                                             |         | Unit    |     |               |
|--------------------|----|-------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------|---------|-----|---------------|
| Oymbor             |    |             | i diametei                                                                                  | Conditions                                                                                                             | Min     | Тур     | Max | Oilit         |
| P/E <sub>16</sub>  | CC | _           | Number of<br>program/erase cycles<br>per block for 16 KB<br>EEPROM emulation <sup>(2)</sup> | _                                                                                                                      | 100,000 | _       | _   | P/E<br>cycles |
| P/E <sub>256</sub> | CC |             | Number of<br>program/erase cycles<br>per block for 256 KB<br>blocks <sup>(2)</sup>          | _                                                                                                                      | 1000    | 100,000 | _   | P/E<br>cycles |
| Data retention     | CC | С           |                                                                                             | Blocks with 0 – 10000<br>P/E cycles                                                                                    | 20      | _       | _   | years         |
|                    |    |             | Minimum data retention                                                                      | Blocks with 10001–<br>250000 P/E cycles.<br>Data Retention limited<br>to 2, in total, 16 KB<br>sectors within module 1 | 10      | _       | _   |               |

- 1. All stated module life data are preliminary targets, and subject to change pending silicon characterization.
- 2. Program and Erase supported for standard operating temperature range.



### 3.16 AC specifications

### 3.16.1 Debug and calibration interface timing

### 3.16.1.1 JTAG interface timing

Table 38. JTAG pin AC electrical characteristics<sup>(1),(2)</sup>

| #  | Symbo                                 | Symbol C Ch |   | Characteristic                                         | Va  | Unit               |      |
|----|---------------------------------------|-------------|---|--------------------------------------------------------|-----|--------------------|------|
| #  | Symbol                                |             |   | Characteristic                                         | Min | Max                | Onit |
| 1  | t <sub>JCYC</sub>                     | CC          | D | TCK cycle time                                         | 100 | _                  | ns   |
| 2  | t <sub>JDC</sub>                      | CC          | Т | TCK clock pulse width                                  | 40  | 60                 | %    |
| 3  | t <sub>TCKRISE</sub>                  | CC          | D | TCK rise and fall times (40%–70%)                      | _   | 3                  | ns   |
| 4  | t <sub>TMSS</sub> , t <sub>TDIS</sub> | CC          | D | TMS, TDI data setup time                               | 5   | _                  | ns   |
| 5  | t <sub>TMSH</sub> , t <sub>TDIH</sub> | CC          | D | TMS, TDI data hold time                                | 5   | _                  | ns   |
| 6  | t <sub>TDOV</sub>                     | CC          | D | TCK low to TDO data valid                              | _   | 16 <sup>(3)</sup>  | ns   |
| 7  | t <sub>TDOI</sub>                     | CC          | D | TCK low to TDO data invalid                            | 0   | _                  | ns   |
| 8  | t <sub>TDOHZ</sub>                    | CC          | D | TCK low to TDO high impedance                          | _   | 15                 | ns   |
| 9  | t <sub>JCMPPW</sub>                   | CC          | D | JCOMP assertion time                                   | 100 | _                  | ns   |
| 10 | t <sub>JCMPS</sub>                    | CC          | D | JCOMP setup time to TCK low                            | 40  | _                  | ns   |
| 11 | t <sub>BSDV</sub>                     | CC          | D | TCK falling edge to output valid                       | _   | 600 <sup>(4)</sup> | ns   |
| 12 | t <sub>BSDVZ</sub>                    | CC          | D | TCK falling edge to output valid out of high impedance | _   | 600                | ns   |
| 13 | t <sub>BSDHZ</sub>                    | CC          | D | TCK falling edge to output high impedance              | _   | 600                | ns   |
| 14 | t <sub>BSDST</sub>                    | CC          | D | Boundary scan input valid to TCK rising edge           | 15  | _                  | ns   |
| 15 | t <sub>BSDHT</sub>                    | CC          | D | TCK rising edge to boundary scan input invalid         | 15  | _                  | ns   |

<sup>1.</sup> These specifications apply to JTAG boundary scan only. See *Table 39* for functional specifications.

<sup>2.</sup> JTAG timing specified at  $V_{DD\_HV\_IO\_JTAG} = 4.0 \text{ V}$  to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.

<sup>3.</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

<sup>4.</sup> Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.

SPC572Lxx Electrical characteristics

Figure 20. JTAG test clock input timing



Figure 21. JTAG test access port timing





DocID023569 Rev 3

Figure 22. JTAG JCOMP timing





Figure 23. JTAG boundary scan timing

3.16.1.2 Nexus interface timing

Table 39. Nexus debug port timing<sup>(1)</sup>

| #                 | Symbo               | Symbol |   | Symbol                                                                              |                       | Symbol |                                 | Symbol C Characteristic |  | Val | Unit |
|-------------------|---------------------|--------|---|-------------------------------------------------------------------------------------|-----------------------|--------|---------------------------------|-------------------------|--|-----|------|
| "                 | Gymbe               | ,      | ) | - Characteristic                                                                    |                       | Max    |                                 |                         |  |     |      |
| 7                 | t <sub>EVTIPW</sub> | CC     | D | EVTI pulse width                                                                    | 4                     | _      | t <sub>CYC</sub> <sup>(2)</sup> |                         |  |     |      |
| 8                 | t <sub>EVTOPW</sub> | СС     | D | EVTO pulse width                                                                    | 40                    | _      | ns                              |                         |  |     |      |
| 9                 | t <sub>TCYC</sub>   | CC     | D | TCK cycle time                                                                      | 2 <sup>(3),</sup> (4) | _      | t <sub>CYC</sub> <sup>(2)</sup> |                         |  |     |      |
| 9                 | t <sub>TCYC</sub>   | CC     | D | Absolute minimum TCK cycle time <sup>(5)</sup> (TDO/TDOC sampled on posedge of TCK) | 40 <sup>(6)</sup>     | _      | ns                              |                         |  |     |      |
|                   |                     |        |   | Absolute minimum TCK cycle time <sup>(7)</sup> (TDO/TDOC sampled on negedge of TCK) | 20 <sup>6</sup>       | _      |                                 |                         |  |     |      |
| 11 <sup>(8)</sup> | t <sub>NTDIS</sub>  | СС     | D | TDI/TDIC data setup time                                                            | 5                     | _      | ns                              |                         |  |     |      |



DocID023569 Rev 3

| Table 39. | Nexus | debug | port | timing <sup>(1)</sup> | (continued) | ) |
|-----------|-------|-------|------|-----------------------|-------------|---|
|-----------|-------|-------|------|-----------------------|-------------|---|

| #                 | Symbo              | Symbol C Characteristic |   | Val                                                                                      | Unit |     |      |
|-------------------|--------------------|-------------------------|---|------------------------------------------------------------------------------------------|------|-----|------|
| "                 | Gymbe              | ,                       | ) | I                                                                                        |      | Max | Onne |
| 12                | t <sub>NTDIH</sub> | CC                      | D | TDI/TDIC data hold time                                                                  | 5    | _   | ns   |
| 13 <sup>(9)</sup> | t <sub>NTMSS</sub> | СС                      | D | TMS/TMSC data setup time                                                                 | 5    | _   | ns   |
| 14                | t <sub>NTMSH</sub> | СС                      | D | TMS/TMSC data hold time                                                                  | 5    | _   | ns   |
| 15<br>(10)        | _                  | CC                      | D | TDO/TDOC propagation delay from falling edge of TCK <sup>(11)</sup>                      | _    | 16  | ns   |
| 16                | _                  | CC                      | D | TDO/TDOC hold time with respect to TCK falling edge (minimum TDO/TDOC propagation delay) | 2.25 |     | ns   |

- Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.
- t<sub>CYC</sub> is system clock period.
- 3. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here.
- 4. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.
- 5. This value is TDO/TDOC propagation time 36 ns + 4 ns setup time to sampling edge.
- 6. This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.
- 7. This value is TDO/TDOC propagation time 16 ns + 4 ns setup time to sampling edge.
- 8. TDIC represents the TDI bit frame of the scan packet in compact JTAG 2-wire mode.
- 9. TMSC represents the TMS bit frame of the scan packet in compact JTAG 2-wire mode.
- 10. TDOC represents the TDO bit frame of the scan packet in compact JTAG 2-wire mode.
- 11. Timing includes TCK pad delay, clock tree delay, logic delay and TDO/TDOC output pad delay.

Figure 24. Nexus event trigger and test clock timings





Figure 25. Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing

### 3.16.2 DSPI timing with CMOS and LVDS<sup>(a)</sup> pads

DSPI channel frequency support is shown in Table 40.

Table 40. DSPI channel frequency support

|                    | DSPI use mode                                       | Max usable frequency (MHz) <sup>(1),(2)</sup> |
|--------------------|-----------------------------------------------------|-----------------------------------------------|
| LVDS (Master mode) | Output only mode TSB mode (SCK/SOUT/PCS) (Table 41) | 40                                            |

<sup>1.</sup> Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads.

2. Maximum usable frequency does not take into account external device propagation delay.

DocID023569 Rev 3

a. DSPI in TSB mode with LVDS pads can be used to implement Micro Second Channel bus protocol.

Electrical characteristics SPC572Lxx

### 3.16.2.1 DSPI master mode full duplex timing with CMOS and LVDS pads

## 3.16.2.1.1 DSPI Master Mode - Output Only

Table 41. DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock $^{(1)(2)}$ 

| #        | Sym                                  | hol | С | Characteristic                                               | Condit                 | tion                              | Val                                              | lue                                              | Unit |  |
|----------|--------------------------------------|-----|---|--------------------------------------------------------------|------------------------|-----------------------------------|--------------------------------------------------|--------------------------------------------------|------|--|
| <i>π</i> | - Oyiiii                             | 501 | • | Onaracteristic                                               | Pad drive              | Load                              | Min                                              | Max                                              |      |  |
| 1        | t <sub>SCK</sub>                     | CC  | D | SCK cycle time                                               | LVDS                   | 15 pF<br>to 50 pF<br>differential | 25.0                                             | _                                                | ns   |  |
| 2        | t <sub>CSV</sub>                     | СС  | D | PCS valid after<br>SCK <sup>(3)</sup>                        | Very strong            | 25 pF                             | _                                                | 6.0                                              | ns   |  |
|          |                                      |     |   | (SCK with 50 pF differential load cap.)                      | Strong                 | 50 pF                             |                                                  | 10.5                                             | ns   |  |
| 3        | t <sub>CSH</sub>                     | CC  | D | PCS hold after<br>SCK <sup>(3)</sup>                         | Very strong            | 0 pF                              | -4.0                                             | _                                                | ns   |  |
|          |                                      |     |   | (SCK with 50 pF differential load cap.)                      | Strong                 | 0 pF                              | -4.0                                             | _                                                | ns   |  |
| 4        | t <sub>SDC</sub>                     | CC  | D | SCK duty cycle<br>(SCK with 50 pF<br>differential load cap.) | LVDS                   | 15 pF<br>to 50 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns   |  |
|          |                                      |     |   | SOUT data                                                    | a valid time (after So | CK edge)                          |                                                  |                                                  |      |  |
| 5        | t <sub>SUO</sub>                     | CC  | D |                                                              | SOUT and SCK dr        | ive strength                      |                                                  |                                                  |      |  |
|          |                                      |     |   | SOUT data valid time from SCK <sup>(4)</sup>                 | LVDS                   | 15 pF<br>to 50 pF<br>differential | _                                                | 6.5                                              | ns   |  |
|          | SOUT data hold time (after SCK edge) |     |   |                                                              |                        |                                   |                                                  |                                                  |      |  |
| 6        | t <sub>HO</sub>                      | CC  | D |                                                              | SOUT and SCK dr        | ive strength                      |                                                  |                                                  |      |  |
|          |                                      |     |   | SOUT data hold time after SCK <sup>(4)</sup>                 | LVDS                   | 15 pF<br>to 50 pF<br>differential | -0.5                                             | _                                                | ns   |  |

All DSPI timing specifications apply to pins when using LVDS pads for SCK and SOUT and CMOS pad for PCS with pad driver strength as defined. Timing may degrade for weaker output drivers.

**577** 

<sup>2.</sup> TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1.

<sup>3.</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays.

<sup>4.</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.

SPC572Lxx Electrical characteristics



Figure 26. DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = 1, CHPA = 1

## 3.16.3 FEC timing

The FEC provides RMII in the eLQFP176 and FusionQuad $^{\$}$  packages. RMII signals can be configured for either CMOS or TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V.

#### 3.16.3.1 RMII serial management channel timing (MDIO and MDC)

The FEC functions correctly with a maximum MDC frequency of 2.5 MHz.

Table 42. RMII serial management channel timing<sup>(1)</sup>

| Symbol | Symbol |   | Characteristic                                                      |     | lue | Unit       |  |
|--------|--------|---|---------------------------------------------------------------------|-----|-----|------------|--|
| Symbol |        | С | Gilaracteristic                                                     |     | Max | Onit       |  |
| M10    | CC     | D | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0   | _   | ns         |  |
| M11    | CC     | D | MDC falling edge to MDIO output valid (maximum propagation delay)   | _   | 25  | ns         |  |
| M12    | CC     | D | MDIO (input) to MDC rising edge setup                               | 10  | _   | ns         |  |
| M13    | CC     | D | MDIO (input) to MDC rising edge hold                                | 0   | _   | ns         |  |
| M14    | CC     | D | MDC pulse width high                                                | 40% | 60% | MDC period |  |
| M15    | СС     | D | MDC pulse width low                                                 | 40% | 60% | MDC period |  |

<sup>1.</sup> All timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels.

5

Electrical characteristics SPC572Lxx



Figure 27. RMII serial management channel timing diagram

# 3.16.3.2 RMII receive signal timing (RXD[1:0], CRS\_DV)

The receiver functions correctly up to a REF\_CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency, which is half that of the REF\_CLK frequency.

Table 43. RMII receive signal timing<sup>(1)</sup>

| Symbol |        | С | Characteristic                    | Va  | lue | Unit           |
|--------|--------|---|-----------------------------------|-----|-----|----------------|
| Symbol | Symbol |   | Gilaracteristic                   |     | Max | Omt            |
| R1     | CC     | D | RXD[1:0], CRS_DV to REF_CLK setup | 4   | _   | ns             |
| R2     | CC     | D | REF_CLK to RXD[1:0], CRS_DV hold  | 2   | _   | ns             |
| R3     | CC     | D | REF_CLK pulse width high          | 35% | 65% | REF_CLK period |
| R4     | CC     | D | REF_CLK pulse width low           | 35% | 65% | REF_CLK period |

<sup>1.</sup> All timing specifications are referenced from REF\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V.

REF\_CLK (input)

RXD[1:0] (inputs)
CRS\_DV

R1

R2

Figure 28. RMII receive signal timing diagram

### 3.16.3.3 RMII transmit signal timing (TXD[1:0], TX\_EN)

The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency.

The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. This options allows the use of non-compliant RMII PHYs.

| Symbol |    | _ | C Characteristic                   |     | lue | Unit           |  |
|--------|----|---|------------------------------------|-----|-----|----------------|--|
|        |    | 0 | Gilaracteristic                    | Min | Max | O.III          |  |
| R5     | CC | D | REF_CLK to TXD[1:0], TX_EN invalid | 2   | _   | ns             |  |
| R6     | CC | D | REF_CLK to TXD[1:0], TX_EN valid   | _   | 16  | ns             |  |
| R7     | CC | D | REF_CLK pulse width high           | 35% | 65% | REF_CLK period |  |
| R8     | СС | D | REF_CLK pulse width low            | 35% | 65% | REF_CLK period |  |

Table 44. RMII transmit signal timing<sup>(1)</sup>

<sup>1.</sup> RMII timing is valid only up to a maximum of 150 °C junction temperature.



Figure 29. RMII transmit signal timing diagram

### 3.16.4 UART timing

UART channel frequency support is shown in the following table.



DocID023569 Rev 3

Electrical characteristics SPC572Lxx

Table 45. UART frequency support

| LINFlexD clock frequency<br>LIN_CLK (MHz) | Oversampling rate | Voting scheme            | Max usable frequency<br>(Mbaud) |
|-------------------------------------------|-------------------|--------------------------|---------------------------------|
| 80                                        | 16                | 3:1 majority voting      | 5                               |
|                                           | 8                 | o. i majority voting     | 10                              |
|                                           | 6                 | Limited voting on one    | 13.33                           |
|                                           | 5                 | sample with configurable | 16                              |
|                                           | 4                 | sampling point           | 20                              |
| 100                                       | 16                | 3:1 majority voting      | 6.25                            |
|                                           | 8                 | 3.1 majority voting      | 12.5                            |
|                                           | 6                 | Limited voting on one    | 16.67                           |
|                                           | 5                 | sample with configurable | 20                              |
|                                           | 4                 | sampling point           | 25                              |

# 3.16.5 GPIO delay timing

The GPIO delay timing specification is provided in the following table.

Table 46. GPIO delay timing

|  | Symbol   |    | C | Parameter                                         |     | Value | Unit  |
|--|----------|----|---|---------------------------------------------------|-----|-------|-------|
|  |          |    | ) | i arameter                                        | Min | Max   | Offic |
|  | IO_delay | CC | D | Delay from MSCR bit update to pad function enable | 5   | 25    | ns    |

# 4 Package characteristics

# 4.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.



DocID023569 Rev 3

# 4.2 eTQFP80 case drawing

Figure 30. eTQFP80 - STMicroelectronics package mechanical drawing



Table 47. eTQFP80 - STMicroelectronics package mechanical data

|                    | Dimensions |             |       |                       |       |       |  |  |
|--------------------|------------|-------------|-------|-----------------------|-------|-------|--|--|
| Symbol             |            | Millimeters |       | Inches <sup>(1)</sup> |       |       |  |  |
|                    | Min        | Тур         | Max   | Min                   | Тур   | Max   |  |  |
| А                  | _          | _           | 1.20  | _                     | _     | 0.047 |  |  |
| A1                 | 0.05       | _           | 0.15  | 0.002                 | _     | 0.006 |  |  |
| A2                 | 0.95       | 1.00        | 1.05  | 0.037                 | 0.039 | 0.041 |  |  |
| b                  | 0.13       | 0.16        | 0.23  | 0.005                 | 0.006 | 0.009 |  |  |
| С                  | 0.09       | _           | 0.20  | 0.004                 | _     | 0.008 |  |  |
| D                  | 11.80      | 12.00       | 12.20 | 0.465                 | 0.472 | 0.480 |  |  |
| D1                 | 9.80       | 10.00       | 10.20 | 0.386                 | 0.394 | 0.402 |  |  |
| D2 <sup>(2)</sup>  | _          | 5.4         | _     | _                     | 0.213 | _     |  |  |
| D3                 | _          | 7.60        | _     | _                     | 0.299 | _     |  |  |
| E                  | 11.80      | 12.00       | 12.20 | 0.465                 | 0.472 | 0.480 |  |  |
| E1                 | 9.80       | 10.00       | 10.20 | 0.386                 | 0.394 | 0.402 |  |  |
| E2                 | _          | 5.4         | _     | _                     | 0.213 | _     |  |  |
| E3 <sup>(2)</sup>  | _          | 7.60        | _     | _                     | 0.299 | _     |  |  |
| е                  | _          | 0.40        | _     | _                     | 0.016 | _     |  |  |
| L <sup>(3)</sup>   | 0.45       | 0.60        | 0.75  | 0.018                 | 0.024 | 0.030 |  |  |
| L1                 | _          | 1.00        | _     | _                     | 0.039 | _     |  |  |
| k                  | 0.0°       | 3.5°        | 7.0°  | 0.0°                  | 3.5°  | 7.0°  |  |  |
| ccc <sup>(4)</sup> | _          | _           | 0.08  | _                     | _     | 0.003 |  |  |

<sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to three decimal digits.



<sup>2.</sup> The size of exposed pad is variable depending of leadframe design pad size.

<sup>3.</sup> L dimension is measured at gauge plane at 0.25 above the seating plane.

<sup>4.</sup> Tolerance

# 4.3 eLQFP100 case drawing

Figure 31. eLQFP100 - STMicroelectronics package mechanical drawing



Table 48. eLQFP100 - STMicroelectronics package mechanical data

|                    | Dimensions |             |        |                       |       |       |  |  |
|--------------------|------------|-------------|--------|-----------------------|-------|-------|--|--|
| Symbol             |            | Millimeters |        | Inches <sup>(1)</sup> |       |       |  |  |
|                    | Min        | Тур         | Max    | Min                   | Тур   | Max   |  |  |
| А                  | 1.025      | 1.10        | 1.175  | 0.040                 | 0.043 | 0.046 |  |  |
| A1                 | 0.065      | 0.10        | 0.135  | 0.003                 | 0.004 | 0.005 |  |  |
| A2                 | 0.96       | 1.00        | 1.09   | 0.038                 | 0.039 | 0.043 |  |  |
| b                  | 0.175      | 0.20        | 0.225  | 0.046                 | 0.008 | 0.009 |  |  |
| С                  | _          | _           | 0.165  | _                     | _     | 0.006 |  |  |
| D                  | 15.90      | 16.00       | 16.10  | 0.626                 | 0.630 | 0.634 |  |  |
| D1                 | 13.975     | 14.00       | 14.025 | 0.550                 | 0.551 | 0.552 |  |  |
| D2 <sup>(2)</sup>  | _          | 5.4         | _      | _                     | 0.213 | _     |  |  |
| D3                 | 11.90      | 12.00       | 12.10  | 0.469                 | 0.472 | 0.476 |  |  |
| E                  | 15.90      | 16.00       | 16.10  | 0.626                 | 0.630 | 0.634 |  |  |
| E1                 | 13.975     | 14.025      | 14.20  | 0.550                 | 0.551 | 0.552 |  |  |
| E2 <sup>(2)</sup>  | _          | 5.4         | _      | _                     | 0.213 | _     |  |  |
| E3                 | 11.90      | 12.00       | 12.10  | 0.469                 | 0.472 | 0.476 |  |  |
| е                  | 0.45       | 0.50        | 0.55   | 0.018                 | 0.020 | 0.022 |  |  |
| L <sup>(3)</sup>   | 0.45       | 0.60        | 0.75   | 0.018                 | 0.024 | 0.030 |  |  |
| L1                 | _          | 1.00        | _      | _                     | 0.039 | _     |  |  |
| k                  | 1.5°       | 3.5°        | 5.5°   | 0.0°                  | 3.5°  | 5.5°  |  |  |
| ccc <sup>(4)</sup> |            | 0.05        | 1      |                       | 0.002 |       |  |  |

<sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to three decimal digits.

## 4.4 Thermal characteristics

Table 49 and Table 50 describe the thermal characteristics of the device.

<sup>2.</sup> The size of exposed pad is variable depending of leadframe design pad size.

<sup>3.</sup> L dimension is measured at gauge plane at 0.25 above the seating plane.

<sup>4.</sup> Tolerance

CC

 $\Psi_{\mathsf{JT}}$ 

D

°C/W

0.39

Natural convection

| Symbol                 |    | С | Parameter                                              | Conditions                             | Value | Unit |
|------------------------|----|---|--------------------------------------------------------|----------------------------------------|-------|------|
| $R_{\theta JA}$        | СС | D | Junction-to-ambient, natural convection <sup>(2)</sup> | Four layer board—2s2p                  | 29.6  | °C/W |
| R <sub>θJMA</sub>      | СС | D | Junction-to-moving-air, ambient <sup>(2)</sup>         | At 200 ft./min., four layer board—2s2p | 23.5  | °C/W |
| $R_{\theta JB}$        | CC | D | Junction-to-board <sup>(3)</sup>                       | Ring cold plate                        | 9.6   | °C/W |
| $R_{\theta JCtop}$     | CC | D | Junction-to-case top <sup>(4)</sup>                    | Cold plate                             | 13.2  | °C/W |
| $R_{\theta JCbotttom}$ | CC | D | Junction-to-case bottom <sup>(5)</sup>                 | Cold plate                             | 0.99  | °C/W |

Table 49. Thermal characteristics for eTQFP80<sup>(1)</sup>

1. The values are based on simulation; actual data may vary in the given range. The specified characteristics are subject to change per final device design and characterization. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

Junction-to-package top<sup>(6)</sup>

- 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

Table 50. Thermal characteristics for eLQFP100<sup>(1)</sup>

| Symbol                   |    | O | Parameter                                              | Conditions                                | Value | Unit |
|--------------------------|----|---|--------------------------------------------------------|-------------------------------------------|-------|------|
| $R_{\theta JA}$          | CC | D | Junction-to-ambient, natural convection <sup>(2)</sup> | Four layer board—2s2p                     | 27.9  | °C/W |
| $R_{\theta JMA}$         | CC | D | LIUNCTION-TO-MOVING-AIR AMDIENT\-/                     | At 200 ft./min., four layer<br>board—2s2p | 22.8  | °C/W |
| $R_{\theta JB}$          | CC | D | Junction-to-board <sup>(3)</sup>                       | Ring cold plate                           | 11.3  | °C/W |
| $R_{\theta JCtop}$       | CC | D | Junction-to-case top <sup>(4)</sup>                    | Cold plate                                | 13.0  | °C/W |
| $R_{\theta J C botttom}$ | CC | D | Junction-to-case bottom <sup>(5)</sup>                 | Cold plate                                | 0.99  | °C/W |
| $\Psi_{JT}$              | CC | D | Junction-to-package top <sup>(6)</sup>                 | Natural convection                        | 0.35  | °C/W |

- The values are based on simulation; actual data may vary in the given range. The specified characteristics are subject to change per final device design and characterization. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.



### 4.4.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>.1</sub>, can be obtained from the equation:

Equation 1 
$$T_J = T_A + (R_{\theta JA} * P_D)$$

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta,JA}$  = junction-to-ambient thermal resistance (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

Equation 2 
$$T_J = T_B + (R_{\theta JB} * P_D)$$

where:

T<sub>B</sub> = board temperature for the package perimeter (°C)

R<sub>0.IB</sub> = junction-to-board thermal resistance (°C/W) per JESD51-8

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

4

DocID023569 Rev 3

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

#### Equation 3 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$

where:

R<sub>0.IA</sub> = junction-to-ambient thermal resistance (°C/W)

R<sub>0.JC</sub> = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request.

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter  $(\Psi_{JT})$  to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

Equation 4 
$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

Equation 5 
$$T_J = T_B + (\Psi_{JPB} \times P_D)$$

57/

#### where:

 $T_T$  = thermocouple temperature on bottom of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

P<sub>D</sub> = power dissipation in the package (W)



Ordering information SPC572Lxx

# 5 Ordering information

Figure 32. Product code structure





# 6 Document revision history

Table 51 summarizes revisions to this document.

Table 51. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Jan-2013 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 04-Apr-2013 | 2        | Formatting and editorial changes throughout document.  Table 2 (SPC572L64 device feature summary):  Changed title (was SPC572BSPC572L64 device feature summary):  Figure 2 (Periphery allocation):  Removed BAR module from diagram.  Section 1.5, Features overview.  Added detail to PIT descriptions (2 bullets).  Added Saturation Instructions Extension feature item.  Figure 4 (100-pin QFP configuration (top view)):  Changed pin 65 to "ESR1"  Table 3 (Power supply and reference pins):  For row V <sub>DD_LV</sub> : added pin 68 for 100 pin and 80 pin packages.  Section 2.2.1, Power supply and reference voltage pins:  Added 2 sentences starting from "The Supply Pins Table contains"  Table 6 (Port pins description):  From PC[10] to PC[15] - changed VDD_HV_IO_FLEX to VDD_HV_IO_ETH  Table 8 (Absolute maximum ratings):  Added footnote VDD_HV_IO refers to  Section 2.2.1, Power supply and reference voltage pins:  Added 2 sentences starting from The Supply Pins Table contains  Table 9 (ESD ratings.):  Added classification column  Table 10 (Device operating conditions):  Removed rows V <sub>DD_HV_ADR_D</sub> and V <sub>DD_HV_ADR_S</sub> For row V <sub>DD_HV_ADR</sub> : divided Value Min column data into "C" (3.0) and "P" (4.0)  values and added the word reference to the Parameter description column  Changed row V <sub>SD_HV_ADR</sub> divided Value Min column data for P characteristic to 4.0 (was 4.2)  Table 10 (Device operating conditions):  Removed the following rows: V <sub>DD_HV_ADR</sub> inverted the C and P Parameter Classification values.  Table 11 (DC electrical specifications):  Removed the following rows: V <sub>DD_HV_ADR</sub> v |



DocID023569 Rev 3

Table 51. Document revision history (continued)

| Date        | Revision     | le 51. Document revision history (continued)  Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date        | Kevision     | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 04-Apr-2013 | 2<br>(cont.) | Table 14 (I/O pull-up/pull-down DC electrical characteristics): In row   _{WpU } changed to Weak pull-up current absolute value   In row   _{WpU } (P) condition changed to $V_{IN} < V_{IH} = 0.69^{\circ}V_{DD_{-}HV_{-}IO}$ , $4.5 \text{ V} < V_{DD_{-}HV_{-}IO} < 5.5 \text{ V}$ . In row   _{WpU } (P) minimum changed to 23 μA; maximum value deleted. In row   _{WpD } (P) minimum deleted; maximum value changed to 130 μA. In row   _{WpD } (P) condition changed to $V_{IN} > V_{IH} = 0.69^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Deleted:   _{WpU } (T) at $V_{IN} = 0$ , $3.0 \text{ V} < V_{DD_{-}HV_{-}IO} < 4.0 \text{ V}$ . Added   _{WpU } (T) at $V_{IN} > V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpU } (T) at $V_{IN} > V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpU } (T) at $V_{IN} > V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpU } (T) at $V_{IN} > V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpU } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpD } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpD } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpD } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpD } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.5 \text{ V}$ . Added   _{WpD } (T) at $V_{IN} < V_{IL} = 0.49^{\circ}V_{DDE}$ , $4.5 \text{ V} < V_{DD} < 5.9 \text{ V}$ , Push pull,   _{OH} < 0.5 mA.   _{OH} < 0.5 mA. |



Table 51. Document revision history (continued)

| Date        | Revision     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date        | 1.CVISIOII   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 04-Apr-2013 | 2<br>(cont.) | Table 21(Reset electrical characteristics) Added footnote to row I <sub>OL_R</sub> : I <sub>OL_R</sub> applies to both PORST and ESRO  In row I <sub>OL_R</sub> condition changed to Device under power-on reset, 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V, V <sub>OL</sub> > 1.0 V.  In row I <sub>OL_R</sub> minimum for conditions Device under power-on reset, 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V, V <sub>OL</sub> > 1.0 V.  In row I <sub>OL_R</sub> minimum for conditions Device under power-on reset, 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V, V <sub>OL</sub> > 1.0 V.  In row I <sub>OL_R</sub> minimum for conditions Device under power-on reset, 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V, V <sub>OL</sub> > 1.0 V.  Table 25 (Internal RC oscillator electrical specifications):  In row I <sub>Start_T</sub> Parameter Classification changed to D (was 7).  Table 27 (SARn ADC electrical specification):  Row V <sub>DD_HV_ADR_S</sub> removed.  In row TUE <sub>10</sub> changed Characteristic for both conditions to T and updated conditions  In row TUE <sub>10</sub> changed Characteristic for both conditions to T and updated conditions  In row V <sub>ALTREF</sub> changed the Parameter Classification to C (was P).  Added phrase For parameters classification for both conditions to D (was P).  Removed rows – V <sub>DD_HV_ADV</sub> , V <sub>SS_HV_ADR_D</sub> , V <sub>DD_HV_ADR_D</sub> .  For V <sub>IN_PK2PK</sub> (Input range peak to peak V <sub>IN_PK2PK</sub> = V <sub>INP</sub> – V <sub>INM</sub> ) corrected GAIN condition for Single ended – V <sub>INM</sub> = 0.5*V <sub>DD_HV_ADR_D</sub> GAIN = 2,4,8,16. In δ <sub>GROUP</sub> condition OSR = 75, changed Max Value to 596.  Added footnote V <sub>INM</sub> is the input voltage applied to the negative terminal of the SDADC.  For rows SNR <sub>DIFF150</sub> , SNR <sub>DIFF333</sub> and SNR <sub>SE150</sub> added footnote SNR degradated by 3dB, in the range 3.6 V < V <sub>DD_HV_ADV</sub> < 5.5 V.  Table 29 (Temperature sensor electrical characteristics):  In row I <sub>TEMP_SENS</sub> changed description to VDD_HV_ADV power supply current. Section 3.14.2, Main voltage regulator electrical characteristics:  Changed HV and BV supply voltage descriptions.  Table 33 (Voltage monitor threshold definition):  Reworked diagram  Table 34 (Voltage monitor threshold definition):  Reformated table and updated all content.  Table 36 (Functional terminals state d |



DocID023569 Rev 3

Table 51. Document revision history (continued)

| Date        | Revision     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04-Apr-2013 | 2<br>(cont.) | Table 43(DSPI CMOS master classic timing (full duplex and output only) –  MTFE = 0, CPHA = 0 or 1) Changed footnote <i>Maximum frequency is 100 MHz</i> to <i>Maximum frequency is 80 MHz</i> .  Table 44(DSPI CMOS master modified timing (full duplex and output only) –  MTFE = 1, CPHA = 0 or 1) Changed footnote <i>Maximum frequency is 100 MHz</i> to <i>Maximum frequency is 80 MHz</i> .  Table 45(DSPI LVDS master timing – full duplex – modified transfer format ( <i>MTFE</i> = 1), CPHA = 0 or 1): Changed footnote <i>Maximum frequency is 100 MHz</i> to <i>Maximum frequency is 80 MHz</i> .  Table 51 (UART frequency support): Added row clock frequency 100. Section 4.2, eTQFP80 case drawing Added mechanical drawings. Section 4.3, eLQFP100 case drawing Added mechanical drawings. Table 54 (Thermal characteristics for eTQFP80): Updated table, added R <sub>θJA</sub> Min and Max values Table 55 (Thermal characteristics for eLQFP100): Updated table, added R <sub>θJA</sub> Min and Max values |



Table 51. Document revision history (continued)

| Date             | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date 14-Apr-2015 |          | Formatting and editorial changes throughout document.  Added SPC572L60F2 and SPC572L60E3 RPNs in cover page Replaced occurrences of "SPC572L64x" with "SPC572Lxx" Updated Table 1: Device summary.  Table 2: SPC572Lxx device feature summary: Replaced SIPI/LAST Interprocessor bus with Zipwire (SIPI/LAST) Interprocessor bus.  Updated the description of SENT bus.  Figure 1: Block diagram: Replaced LFAST & SIPI with Zipwire (LFAST & SIPI).  Section 1.5: Features overview Reworded the PIT bullet points. Replaced "two channel multiplexer" with "two channel multiplexers"  Removed "Port pins description" table since the table is included in the JPC5726M_IO_Signal_Table.xlsx sheet.  Section 3.1: Introduction Added VDD_HV_PMC to the note section.  Table 7: Absolute maximum ratings: In row VDD_LV added footnotes: Allowed 1.375 - 1.45 V for 10 hours  1.32 - 1.375 V range allowed periodically for supply In footnote: 1.32 - 1.375 V range allowed periodically changed 1.275 V to 1.288 V  Removed VDD_HV_FLA and VDD_HV_IO_JTAG rows. Removed TJ row.  For IMAXD, replaced minimum and maximum values of "-10" and "10" with "-11" and "11".  Updated txRAY, Added a note to VDD_HV_ADV. |
| 14-Apr-2015      | 3        | Table 7: Absolute maximum ratings: In row V <sub>DD_LV</sub> added footnotes: Allowed 1.375 – 1.45 V for 10 hours 1.32 – 1.375 V range allowed periodically for supply In footnote: 1.32 – 1.375 V range allowed periodically changed 1.275 V to 1.288 V Removed V <sub>DD_HV_FLA</sub> and V <sub>DD_HV_IO_JTAG</sub> rows. Removed T <sub>J</sub> row. For I <sub>MAXD</sub> , replaced minimum and maximum values of "-10" and "10" with "-11" and "11". Updated t <sub>XRAY</sub> . Added a note to V <sub>DD_HV_ADV</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |          | Table 8: ESD ratings,: Classification parameter for ESD for Human Body Model is now <i>T</i> .  Table 9: Device operating conditions: Changed VRAMP to V <sub>RAMP_LV</sub> , changed parameter to "slew rate on core power supply pins".  Added V <sub>RAMP_HV</sub> specification, parameter "Slew rate on HV power supply pins", max value 100 V/ms. Updated the classification of f <sub>SYS</sub> to "C". Updated the V <sub>DD_HV_IO_MAIN</sub> classification, minimum, and maximum values. Updated the V <sub>DD_HV_IO_JTAG</sub> classification, minimum, and maximum values. Added V <sub>IN</sub> symbol. Updated all the columns of the V <sub>DD_HV_ADV</sub> parameter. Added V <sub>DD_HV_ADR</sub> parameter and details of it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



DocID023569 Rev 3

Table 51. Document revision history (continued)

| _           |              | le 51. Document revision history (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date        | Revision     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 14-Apr-2015 | 3<br>(cont.) | Table 10: DC electrical specifications:  Updated the parameter, conditions, and maximum values of Iddar. Added another row to it.  Changed the classification of ISPIKE from "C" to "T".  Changed the classification of If from "C" to "T".  Replaced "20 us" with "20 us" in the conditions column of di.  Changed the classification of IsR from "C" to "D".  Updated the parameter column of IsR.  Deleted INACT_D, I <sub>IC</sub> , and T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ).  Replaced the maximum value of "90" with "60" for I <sub>SPIKE</sub> Added V <sub>REF_BG_T</sub> , V <sub>REF_BG_TC</sub> , and V <sub>REF_BG_LR</sub> symbols.  Replaced I <sub>DD</sub> with I <sub>DDAPPP</sub> parameter and updated the details of it.  Replaced I <sub>DD</sub> with I <sub>DDAPPP</sub> parameter and updated the details of it.  Updated table foot note 2 and 3.  Table 11: I/O pad specification descriptions:  In row Very Strong Configuration, removed reference to FlexRay.  Table 12: I/O input DC electrical characteristics:  For V <sub>INYSTTL</sub> replaced "0.3" with "0.275" for minimum value.  For V <sub>ILYSAUT</sub> replaced "0.2" with "2.1" for maximum value.  For V <sub>INYSTTL</sub> replaced "0.5" with "0.4" for minimum value.  Updated I <sub>LKG</sub> parameter.  Updated I <sub>LKG</sub> parameter.  Updated I <sub>LKG</sub> parameter.  Updated Note 6 below the table.  For V <sub>DRFTTT</sub> , V <sub>DRFTTAUT</sub> , and V <sub>DRFTCMOS</sub> replaced "C" with "T" in characteristics column.  Replaced all "4.5 V < V <sub>DD_HV_IO</sub> < 5.5" with "4.75 V < V <sub>DD_HV_IO</sub> < 5.25" in the conditions column.  Removed note "Sum of V <sub>ILAUT</sub> and V <sub>HYSAUT</sub> is guaranteed to remain above 2.6 V in the 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V".  Replaced "3.0 V < V <sub>DD_HV_IO</sub> < 4.0 V, VSIO[VSIO_xx]" with "3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V, VSIO[VSIO_xx]"  Table 13: I/O pull-up/pull-down DC electrical characteristics:  "4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V" replaced by "4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V" in R <sub>OH_W</sub> and R <sub>OH_W</sub> changed from "560" to "520"  Replaced "4.5 WEAK configuration output buffer electrical characteristics:  "4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V" replaced by "4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V" in R <sub>OH_W</sub> and R <sub>OH_W</sub> changed from "560" to "520" |



Table 51. Document revision history (continued)

| Table 15: MEDIUM configuration output buffer electrical characteristics Added note to the conditions column.  "4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V" replaced by "4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V" in and R <sub>OL_M</sub> rows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Replaced "VDD_HV_IO_FLEX" with "VDD_HV_IO_ETH" in note below the tat Updated the values of ROH_M and ROH_M.  Added TPHLPPLH parameter.  Table 16: STRONG configuration output buffer electrical characteristics. Added note to the conditions column.  "4.5 V < VDD_HV_IO_< 5.9 V" replaced by "4.5 V < VDD_HV_IO_< 5.5 V" in and ROL_S rows.  Replaced "VDD_HV_IO_FLEX" with "VDD_HV_IO_ETH" in note below the tat Updated the values of ROH_S.  Added TPHLPPLH parameter.  Added INSERT STRONG configuration output buffer electrical characteristics. Added note to the conditions column.  Updated ROH_Y and ROL_Y rows.  Removed footnotes:  Refer to FlexRay section for  - 20-80% transition time  Updated the values of ROH_V and ROH_V.  Added TPHLPPLH parameter.  Removed "EBI output driver electrical characteristics" table.  Table 18: I/O consumption:  Added a footnote to the table.  Removed footnote 2 Data based on simulation results  Updated all the conditions rows of the table.  Table 19: Reset electrical characteristics:  Replaced minimum value of "300" with "275" in the VHYS row.  Replaced in with "1.0 V" in the in the condition column of Iol_R row.  Replaced minimum value of "11" with "12" in the Iol_R row.  Updated I <sub>WPU</sub> and I <sub>WPD</sub> rows.  Replaced maximum value of "11" with "15" in the WFNMI row.  Table 20: PLL0 electrical characteristics:  Added fpLL0PHH and fpLL0FREE symbols.  Replaced maximum value of "100" with "80" in the fpLL0PHI0 row.  In footnote: PLL10H) clock retrieved the second sentence now reads I characteristics are granted when using XOSC.  In fpLLION added a second note to parameter column. | ROH_M elle.  ROH_S eristics: |



DocID023569 Rev 3

Table 51. Document revision history (continued)

| Date             |                     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date 14-Apr-2015 | Revision  3 (cont.) | Changes  Table 21: External oscillator electrical specifications: Updated Vihext. Vilext, gm, and I <sub>XTAL</sub> . Added Vihext.  Table 23: Internal RC oscillator electrical specifications: Removed I <sub>AVDDs</sub> , and I <sub>DVDD12</sub> rows. Updated parameter column of δf <sub>var_SW</sub> .  Table 24: ADC pin specification: Removed I <sub>LK_IN</sub> symbol. Added Viere_Bg_t. Viere_Bg_t. and Viere_Bg_lr. symbols. Updated conditions column of I <sub>Bg</sub> symbol. Removed the table footnote "Leakage current is a" Added ΣI <sub>ADR</sub> . Updated I <sub>LK_INUD</sub> , I <sub>LK_INUSD</sub> , I <sub>LK_INREF</sub> , and I <sub>LK_INOUT</sub> . Replaced maximum value of "6.5" with "8.5" for Cs. Added ΣI <sub>ADR</sub> parameter.  Table 25: SARn ADC electrical specification: Updated conditions, minimum, and maximum columns of I <sub>ADCREFH</sub> . Replaced the maximum value of "1" with "+8" in I <sub>ADCREFH</sub> symbol (power down mode).  Replaced "I <sub>ADCVDD</sub> " with "I <sub>ADV_S</sub> " and updated its conditions and maximum columns. Updated minimum and maximum columns of DNL.  Table 26: SDn ADC electrical specification: In the f <sub>ADCD_M</sub> symbol replaced "S/D clock 3" with "S/D modulator Input clock". Added minimum value of "4". Updated the maximum values of "6B <sub>IN</sub> with "6BFS" in the SNR <sub>DIFF150</sub> , SNR <sub>DIFF333</sub> , and SNR <sub>SE150</sub> symbols. Replaced the unit values of "dB" with "dBFS" in SFDR symbol. Added CMRR symbol and replaced the minimum value of "20" with "54". Added CMRR symbol and replaced the minimum value of "20" with "54". Added CMRR symbol and replaced the minimum value of "20" with "54". Added CMRR symbol and replaced the minimum value of "20" with "54". Added CMRR symbol and replaced the minimum value of "20" with "54". |



Table 51. Document revision history (continued)

| Date        | Revision     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Apr-2015 | 3<br>(cont.) | Table 27: Temperature sensor electrical characteristics:  Added rows:  — temperature monitoring range  — temperature sensitivity (T <sub>SENS</sub> )  — temperature accuracy (T <sub>ACC</sub> )  Table 28: LVDS pad startup and receiver electrical characteristics,: Replaced "C" with "T" in the characteristics column of I <sub>LVDS_BIAS</sub> and I <sub>LVDS_RX</sub> . Replaced "P" with "D" in the characteristics column of V <sub>HYS</sub> .  Removed "Table: Order codes".  Figure 32: Product code structure: Updated the figure. |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved