## MAX7328/MAX7329

# I2C Port Expanders with Eight I/O Ports

## **Absolute Maximum Ratings**

| (Voltage with respect to GND.)                    |            |
|---------------------------------------------------|------------|
| V+, SCL, SDA, AD0, AD1, AD2, INT0.                | 3V to +6V  |
| P0–P70.3V to (\                                   | /+ + 0.3V) |
| P0–P7, SDA, INT Output Sink Current               |            |
| SCL, SDA, AD0, AD1, AD2, INT, P0-P7 Input Current | 20mA       |
| Total V+ Current                                  | 100mA      |
| Total GND Current                                 | 100mA      |
|                                                   |            |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |             |
|-------------------------------------------------------|-------------|
| 16-Pin Wide SO (derate 9.5mW/°C over +70°C)           | 762mW       |
| 20-Pin SSOP (derate 8mW/°C over +70°C)                | 640mW       |
| 20-Pin TSSOP (derate 11mW/°C over +70°C)              | 879mW       |
| Operating Temperature Range40°C                       | to +125°C   |
| Junction Temperature                                  | +150°C      |
| Storage Temperature Range65°C                         | C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C      |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Electrical Characteristics**

(*Typical Operating Circuit*, V+ = 2.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at V+ = 5V,  $T_A = +25$ °C.) (Note 1)

| PARAMETER                                                    | SYMBOL                            | CONDITIONS                                                   | MIN         | TYP | MAX         | UNITS |
|--------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|-------------|-----|-------------|-------|
| Operating Supply Voltage                                     | V+                                |                                                              | 2.5         |     | 5.5         | V     |
| Supply Current (Interface Running)                           | l+                                | f <sub>SCL</sub> = 100kHz, other digital inputs at V+ or GND |             | 40  | 100         | μA    |
| Standby Current (Interface Idle)                             | l+                                | SCL, SDA, and other digital inputs at V+ or GND              |             | 1   | 10          | μA    |
| Power-On Reset Voltage                                       | V <sub>POR</sub>                  |                                                              |             | 1.3 | 2.4         | V     |
| Input Low Voltage<br>SDA, SCL, AD0, AD1, AD2, P0–P7          | V <sub>IL</sub>                   |                                                              |             |     | 0.3 x<br>V+ | V     |
| Input High Voltage<br>SDA, SCL, AD0, AD1, AD2, P0–P7         | V <sub>IH</sub>                   |                                                              | 0.7 x<br>V+ |     |             | V     |
| Maximum Allowed Input Current through Protection Diode P0–P7 | I <sub>PPROT</sub>                |                                                              |             |     | ±400        | μA    |
| Output Low Current SDA                                       | I <sub>OLSDA</sub>                | V <sub>SDA</sub> = 0.4V                                      | 3           |     |             | mA    |
| Input Leakage Current<br>SDA, SCL, AD0, AD1, AD2, P0–P7      | I <sub>IH</sub> , I <sub>IL</sub> | Pin at V+ or GND                                             | -0.25       |     | +0.25       | μA    |
| Input Capacitance<br>SDA, SCL, AD0, AD1, AD2                 | C <sub>I2C</sub>                  | Pin at GND (Note 2)                                          |             |     | 7           | pF    |
| Port Output-Low Output Current<br>P0–P7                      | I <sub>OL</sub>                   | V <sub>OL</sub> = 1V, V+ = 5V                                | 10          | 25  |             | mA    |
| Ports Output-High Output Current P0–P7                       | Іон                               | V <sub>OH</sub> = GND                                        | 30          |     | 300         | μA    |
| Output-High Transient Pullup<br>Current P0–P7                | l <sub>OHt</sub>                  | Sources during acknowledge, V <sub>OH</sub> = GND, V+ = 2.5V |             | 1   |             | mA    |
| Input Capacitance P0–P7                                      | C <sub>P</sub>                    | (Note 2)                                                     |             |     | 10          | pF    |
| Interrupt Output-Low Current INT                             | I <sub>OLINT</sub>                | V <sub>OLINT</sub> = 0.4V                                    | 1.6         |     |             | mA    |

# Port And Interrupt INT Timing Characteristics

(*Typical Operating Circuit*, V+ = 2.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at V+ = 5V,  $T_A = +25$ °C.) (Note 1)

| PARAMETER                             | SYMBOL           | CONDITIONS             | MIN | TYP | MAX | UNITS |
|---------------------------------------|------------------|------------------------|-----|-----|-----|-------|
| Port Output Data Valid                | t <sub>PPV</sub> | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |
| Port Input Setup Time                 | t <sub>PSU</sub> | C <sub>L</sub> ≤ 100pF | 0   |     |     | μs    |
| Port Input Hold Time                  | t <sub>PH</sub>  | C <sub>L</sub> ≤ 100pF | 4   |     |     | μs    |
| INT Input Data Valid Time             | t <sub>IV</sub>  | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |
| INT Reset Delay Time from Acknowledge | t <sub>IR</sub>  | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |

## **Timing Characteristics**

(*Typical Operating Circuit*, V+ = 2.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at V+ = 5V,  $T_A = +25$ °C.) (Note 1)

| PARAMETER                            | SYMBOL               | CONDITIONS                  | MIN | TYP | MAX | UNITS |
|--------------------------------------|----------------------|-----------------------------|-----|-----|-----|-------|
| Serial Clock Frequency               | f <sub>SCL</sub>     |                             |     |     | 100 | kHz   |
| Tolerable Spike Width on Bus         | t <sub>SP</sub>      | (Note 2)                    |     |     | 100 | ns    |
| Bus Free Time between STOP and START | t <sub>BUF</sub>     |                             | 4.7 |     |     | μs    |
| START or Repeated START Setup Time   | <sup>t</sup> SU, STA |                             | 4.7 |     |     | μs    |
| START or Repeated START Hold Time    | t <sub>HD,</sub> STA |                             | 4   |     |     | μs    |
| SCL Clock Low Period                 | t <sub>LOW</sub>     |                             | 4.7 |     |     | μs    |
| SCL Clock High Period                | tHIGH                |                             | 4   |     |     | μs    |
| SDA and SCL Rise Time                | t <sub>R</sub>       | (Note 2)                    |     |     | 1   | μs    |
| SDA and SCL Fall Time                | t <sub>F</sub>       | (Note 2)                    |     |     | 300 | ns    |
| Data Setup Time                      | tsu, dat             |                             | 250 |     |     | ns    |
| Data Hold Time                       | t <sub>HD, DAT</sub> | (Note 3)                    |     |     | 0.9 | μs    |
| SCL Low to Data-Out Valid            | t <sub>VD, DAT</sub> | SCL low to SDA output valid |     |     | 3.4 | μs    |
| STOP Condition Setup Time            | t <sub>SU, STO</sub> |                             | 4   |     |     | μs    |
| Capacitive Load for Each Bus Line    | C <sub>b</sub>       | (Note 2)                    |     |     | 400 | pF    |

**Note 1:** All parameters are tested at  $T_A = +25$ °C. Specifications over temperature are guaranteed by design.

Note 2: Guaranteed by design.

Note 3: A master device must provide a hold time of at least 300ns for the SDA signal (referred to V<sub>IL</sub> of the SCL signal) to bridge the undefined region of SCL's falling edge.

## **Pin Description**

|           | PIN                               | NAME             | FUNCTION                                                                                                                       |
|-----------|-----------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|
| SO        | SSOP/TSSOP                        | NAIVIE           | FUNCTION                                                                                                                       |
| 1, 2, 3   | 6, 7, 9                           | AD0, AD1,<br>AD2 | Address Inputs. AD0, AD1, and AD2 set device slave address. Connect AD0, AD1, and AD2 to either GND or V+. See Tables 1 and 2. |
| 4–7, 9–12 | 10, 11, 12, 14,<br>16, 17, 19, 20 | P0–P7            | Input/Output Ports. P0–P7 are open-drain I/Os.                                                                                 |
| 8         | 15                                | GND              | Ground                                                                                                                         |
| 13        | 1                                 | ĪNT              | Interrupt Output. INT is an open-drain output rated at 5.5V.                                                                   |
| 14        | 2                                 | SCL              | I <sup>2</sup> C-Compatible Serial-Clock Input                                                                                 |
| 15        | 4                                 | SDA              | I <sup>2</sup> C-Compatible Serial-Data I/O                                                                                    |
| 16        | 5                                 | V+               | Positive Supply Voltage. Bypass V+ to GND with a 0.047µF ceramic capacitor.                                                    |
| _         | 3, 8, 13, 18                      | N.C.             | No Connection. Internally not connected.                                                                                       |



Figure 1. Block Diagram

| PIN | DEVICE ADDRESS |     |    |           |    |    | PORTS POWER-UP DEFAULT |    |    |    |    |    |    |    |    |    |    |
|-----|----------------|-----|----|-----------|----|----|------------------------|----|----|----|----|----|----|----|----|----|----|
| AD2 | AD1            | AD0 | A6 | <b>A5</b> | A4 | А3 | A2                     | A1 | A0 | P7 | P6 | P5 | P4 | Р3 | P2 | P1 | P0 |
| GND | GND            | GND | 0  | 1         | 0  | 0  | 0                      | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | GND            | V+  | 0  | 1         | 0  | 0  | 0                      | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | V+             | GND | 0  | 1         | 0  | 0  | 0                      | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | V+             | V+  | 0  | 1         | 0  | 0  | 0                      | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | GND            | GND | 0  | 1         | 0  | 0  | 1                      | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | GND            | V+  | 0  | 1         | 0  | 0  | 1                      | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | V+             | GND | 0  | 1         | 0  | 0  | 1                      | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | V+             | V+  | 0  | 1         | 0  | 0  | 1                      | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Table 1. MAX7328 Slave ID Address Selection

Table 2. MAX7329 Slave ID Address Selection

| PIN | DEVICE ADDRESS |     |    |    |    |    | PORTS POWER-UP DEFAULT |    |    |    |    |    |    |    |    |    |    |
|-----|----------------|-----|----|----|----|----|------------------------|----|----|----|----|----|----|----|----|----|----|
| AD2 | AD1            | AD0 | A6 | A5 | A4 | А3 | A2                     | A1 | A0 | P7 | P6 | P5 | P4 | Р3 | P2 | P1 | P0 |
| GND | GND            | GND | 0  | 1  | 1  | 1  | 0                      | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | GND            | V+  | 0  | 1  | 1  | 1  | 0                      | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | V+             | GND | 0  | 1  | 1  | 1  | 0                      | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| GND | V+             | V+  | 0  | 1  | 1  | 1  | 0                      | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | GND            | GND | 0  | 1  | 1  | 1  | 1                      | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | GND            | V+  | 0  | 1  | 1  | 1  | 1                      | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | V+             | GND | 0  | 1  | 1  | 1  | 1                      | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| V+  | V+             | V+  | 0  | 1  | 1  | 1  | 1                      | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

## **Detailed Description**

#### **Functional Overview**

The MAX7328/MAX7329 are general-purpose port expanders operating from a 2.5V to 5.5V supply that provide eight open-drain input/output ports with a 20mA sink capability. The devices are rated to sink up to 100mA at once, from any combination of ports. The port outputs can drive loads connected to any voltage up to the MAX7328/MAX7329's supply voltage.

The MAX7328 is set to one of eight  $I^2C$  slave addresses 0x20 to 0x27, and the MAX7329 is set to one of eight  $I^2C$  slave addresses, 0x38 to 0x3F, using the address inputs AD2, AD1, and AD0. The parts are accessed over an  $I^2C$  serial interface up to 100kHz.

Any port can be configured as a logic input by setting the port output logic-high. The MAX7328/MAX7329 do not distinguish between a port used as an input and a port used as an output that happens to be high. When a MAX7328 or MAX7329 is read through the serial interface, the actual logic levels at the port pins are read back.

When an I/O port is high, an internal pullup to V+ is active. The pullup is enabled only when the output is high, and is turned off when the output is low to reduce quiescent current. An additional strong pullup to V+ allows fast-rising edges into heavily loaded outputs. These strong pullups turn on when an output is written high, and are switched off by the falling edge of SCL (Figure 2).

The MAX7328/MAX7329 provide an open-drain output ( $\overline{INT}$ ). An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{IV}$ , the signal  $\overline{INT}$  is valid.

Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from or written to the port that generated the interrupt.

Resetting occurs as follows:

- In the READ mode at the acknowledge bit after the rising edge of the SCL signal
- In the WRITE mode at the acknowledge bit after the HIGH-to-LOW transition of the SCL signal



Figure 2. Repeated Write Operation Showing Transient Pullup Current



Figure 3. 2-Wire Serial-Interface Timing Details

Interrupts that occur during the acknowledge clock pulse may be lost (or very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and, after the next rising clock edge, is transmitted as  $\overline{\text{INT}}$ .

### MAX7328/MAX7329 Initial Power-Up

On power-up, the power-up default states of the eight I/O ports are high, and therefore, can be used as inputs or outputs. The interrupt output  $\overline{\text{INT}}$  is reset, and  $\overline{\text{INT}}$  goes high (high impedance if an external pullup resistor is not fitted).

#### **Serial Interface**

### Serial Addressing

The MAX7328/MAX7329 operate as slave devices that send and receive data through an I<sup>2</sup>C-compatible, 2-wire interface. The interface uses a serial-data line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master initiates all data transfers to and from the MAX7328 or MAX7329, and generates the SCL clock that synchronizes the data transfer (Figure 3).

The MAX7328 or MAX7329 SDA line operates as both an input and an open-drain output. A pullup resistor,



Figure 4. START and STOP Conditions



Figure 5. Bit Transfer



Figure 6. Acknowledge

typically  $4.7k\Omega$ , is required on SDA. The MAX7328 or MAX7329 SCL line operates only as an input. A pullup resistor, typically  $4.7k\Omega$ , is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output.

Each transmission consists of a START condition (Figure 4) sent by a master, followed by the MAX7328 or MAX7329 7-bit slave address plus  $R/\overline{W}$  bit, a register address byte, one or more data bytes, and finally a STOP condition (Figure 4).

#### **START and STOP Conditions**

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 4).

#### **Bit Transfer**

One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (Figure 5).

## **Acknowledge**

The acknowledge bit is a clocked ninth bit, which the recipient uses to handshake receipt of each byte of data (Figure 6). Thus, each byte transferred effectively requires 9 bits. The master generates the ninth clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse, so the SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX7328 or MAX7329, the MAX7328 or MAX7329 generates the acknowledge bit because the MAX7328 or MAX7329 is transmitting to the master, the master generates the acknowledge bit because the master is the recipient.

#### **Slave Address**

The MAX7328/MAX7329 have a 7-bit long slave address (Figure 7). The eighth bit, following the 7-bit slave address, is the R/W bit. It is low for a write command, high for a read command.



Figure 7. Slave Address

## I2C Port Expanders with Eight I/O Ports

The first (A6), second (A5), third (A4), and fourth (A3) bits of the MAX7328 slave address are always 0, 1, 0, and 0. Slave address bits A2, A1, and A0 are selected by the address inputs AD2, AD1, and AD0. These pins can be connected to GND or V+. The MAX7328 has eight possible slave addresses (Table 1), and therefore, a maximum of eight MAX7328 devices can be controlled independently from the same interface.

The first (A6), second (A5), third (A4), and fourth (A3) bits of the MAX7329 slave address are always 0, 1, 1, and 1. Slave address bits A2, A1, and A0 are selected by the address inputs AD2, AD1, and AD0. These pins can be connected to GND or V+. The MAX7329 has eight possible slave addresses (Table 2), and therefore, a maximum of eight MAX7329 devices can be controlled independently from the same interface.

Because the MAX7328 has a different range of slave address selections than the MAX7329, a total of eight MAX7328 devices and eight MAX7329 devices can be connected to the same bus and independently controlled.

#### Reading and Writing the MAX7328 and MAX7329

I<sup>2</sup>C interface access to the MAX7328/MAX7329 is as follows:

A single-byte read from the MAX7328 or MAX7329 returns the status of the eight ports (with output ports read back as inputs), and clears the INT output.

A 2-byte read from the MAX7328 or MAX7329 returns the status of the eight ports (with output ports read back as inputs) and clears the INT output.

A multibyte read repeatedly returns the input port data.

Input port data is sampled during the preceding I2C acknowledge bit, which is the acknowledge bit for the I2C slave address in the case of a single-byte or 2-byte read.

A single-byte write to the MAX7328 or MAX7329 sets the eight ports to high or low, depending on the data byte content. Bit locations of a write byte, corresponding to ports intended for input usage, contain high values.

A multibyte write to the MAX7328 or MAX7329 repeatedly sets the logic state of all eight I/O ports.

## Reading from the MAX7328 and **MAX7329**

A read from the MAX7328 or MAX7329 starts with the master transmitting the MAX7328's or MAX7329's slave address with the R/W bit set high. The MAX7328 or MAX7329 acknowledges the slave address, and samples the input ports (takes a snapshot) during acknowledge.

Typically, the master reads 1 or 2 bytes from the MAX7328 or MAX7329, each byte being acknowledged by the master on reception, with exception of the last byte.

The master can read 1 byte from the MAX7328 or MAX7329 and then issue a STOP condition (Figure 8). In this case, the MAX7328 or MAX7329 transmits the current port data, and restarts the transition detection. INT goes high (high impedance if an external pullup resistor is not fitted) during the port data-byte acknowledge. The new snapshot data is the current port data transmitted to the master, and therefore, any port changes that occur during the transmission are detected. INT always remains high until a STOP condition.



Figure 8. Reading from the MAX7328/MAX7329 (1 Data Byte)



Figure 9. Reading from the MAX7328/MAX7329 (2 Data Bytes)

The master can read 2 bytes from the MAX7328 or MAX7329 and then issues the STOP condition (Figure 9). In this case, the MAX7328 or MAX7329 transmits the current port data repeatedly.  $\overline{\text{INT}}$  goes high during the port data-byte acknowledge. The new snapshot data is the current port data transmitted to the master; therefore, any port transitions that occur during the transmission are detected.  $\overline{\text{INT}}$  remains high until the STOP condition.

#### Writing to the MAX7328/MAX7329

A data write to the MAX7328 or MAX7329 comprises the transmission of the MAX7328's or MAX7329's slave address with the R/W bit set to zero, followed by one or more bytes of data. The MAX7328 or MAX7329 acknowledges the slave address and any subsequent bytes of data until the master issues a STOP condition (Figure 10).

### **Applications Information**

#### **Hot Insertion**

The MAX7328/MAX7329's SDA, SCL, AD0, AD1, AD2,  $\overline{RST}$ , and P0–P7 I/Os remain high impedance with up to +6V asserted on them when the MAX7328 or MAX7329 is powered down (V+ = 0V). The MAX7328/MAX7329 can therefore be used in hot-swap applications.

Each of the I/O ports P0–P7 has protection diodes to V+ and GND. When a port output is back driven to a voltage

higher than V+ or lower than GND, the appropriate protection diode clamps the output to a diode drop above V+ or below GND. When a MAX7328 or MAX7329 is powered down (V+ = 0V), each output port's protection diodes to V+ and GND continue to appear as a diode clamp from each output to GND (Figure 1).

#### **Power-Supply Considerations**

The MAX7328/MAX7329 operate with a 2.5V to 5.5V power-supply voltage over the -40°C to +125°C temperature range. Bypass the power supply to GND with a ceramic capacitor of at least  $0.047\mu F$  as close to the device as possible.

## **Chip Information**

PROCESS: BICMOS



Figure 10. Writing to the MAX7328/MAX7329

### **Selector Guide**

| PART    | I <sup>2</sup> C BUS RST | INPUTS  | LATCHING<br>INTERRUPT | OPEN-DRAIN<br>OUTPUTS | PUSH-PULL<br>OUTPUTS | SECOND SOURCE |
|---------|--------------------------|---------|-----------------------|-----------------------|----------------------|---------------|
| MAX7319 | Yes                      | 8       | Yes                   | _                     | _                    | _             |
| MAX7320 | Yes                      | _       | Yes                   | _                     | 8                    | _             |
| MAX7321 | Yes                      | Up to 8 | Yes                   | Up to 8               | _                    | _             |
| MAX7322 | Yes                      | 4       | Yes                   | _                     | 4                    | _             |
| MAX7323 | Yes                      | Up to 4 | Yes                   | Up to 4               | 4                    | _             |
| MAX7328 | _                        | Up to 8 | _                     | Up to 8               | _                    | PCF8574       |
| MAX7329 | _                        | Up to 8 | _                     | Up to 8               | _                    | PCF8574A      |

## **Pin Configurations (continued)**



## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

|   | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN<br>NO. |
|---|-----------------|-----------------|----------------|------------------------|
|   | 16 SO           | W16-1           | 21-0042        | 90-0107                |
|   | 20 SSOP         | A20-5           | 21-0056        | 90-0094                |
| ĺ | 20 TSSOP        | _               | 21-0066        | _                      |

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------|------------------|
| 0                  | 10/05            | Initial release      | _                |
| 1                  | 5/14             | Updated Applications | 1                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.