# Ultra37000 CPLD Family # Contents | Features | . 1 | |---------------------------------------------------------|-----| | General Description | . 1 | | Ultra37000 5V Devices | . 1 | | Ultra37000V 3.3V Devices | . 1 | | Contents | | | Selection Guide | | | 5V Selection Guide | | | 3.3V Selection Guide | | | Architecture Overview of Ultra37000 Family | . 4 | | Programmable Interconnect Matrix | . 4 | | Logic Block | . 4 | | Product Term Allocator | . 5 | | Ultra37000 Macrocell | . 5 | | Clocking | . 7 | | Timing Model | | | JTAG and PCI Standards | . 8 | | PCI Compliance | . 8 | | IEEE 1149.1-compliant JTAG | . 8 | | Development Software Support | . 8 | | Warp | | | Warp Professional ™ | | | Warp Enterprise <sup>™</sup> | | | Third-Party Software | . 8 | | Programming | | | Third-Party Programmers | . 9 | | Logic Block Diagrams1 | | | 5V Device Maximum Ratings1 | | | Operating Range1 | | | 5V Device Electrical Characteristics Over the Operating | | | Range1 | 13 | | Inductance | 14 | |-----------------------------------------------------------|-------| | Capacitance | 14 | | Endurance Characteristics | 14 | | 3.3V Device Maximum Ratings | 14 | | Operating Range | | | 3.3V Device Electrical Characteristics Over the Opera | ating | | Range | 14 | | Inductance | 15 | | Capacitance | 15 | | Endurance Characteristics | 15 | | AC Characteristics | | | <b>Switching Characteristics</b> Over the Operating Range | 16 | | Switching Characteristics Over the Operating Range | 18 | | Switching Waveforms | 19 | | Power Consumption | 23 | | Typical 5V Power Consumption | 23 | | Typical 3.3V Power Consumption | 26 | | Pin Configurations | 29 | | Ordering Information | 34 | | 5V Ordering Information | 34 | | 3.3V Ordering Information | 35 | | Addendum | | | 3.3V Operating Range | 35 | | Package Diagrams | | | Document History Page | 40 | | Sales, Solutions, and Legal Information | 43 | | Worldwide Sales and Design Support | | | Products | 43 | | PSoC Solutions | 43 | Document Number : 38-03007 Rev. \*G Page 2 of 43 ### **Selection Guide** ### **5V Selection Guide** **Table 1. General Information** | Device | Macrocells | <b>Dedicated Inputs</b> | I/O Pins | Speed (t <sub>PD</sub> ) | Speed (f <sub>MAX</sub> ) | |---------|------------|-------------------------|-------------|--------------------------|---------------------------| | CY37032 | 32 | 5 | 32 | 6 | 200 | | CY37064 | 64 | 5 | 32/64 | 6 | 200 | | CY37128 | 128 | 5 | 64/128 | 6.5 | 167 | | CY37192 | 192 | 5 | 120 | 7.5 | 154 | | CY37256 | 256 | 5 | 128/160/192 | 7.5 | 154 | ### Table 2. Speed Bins | Device | 200 | 167 | 154 | 125 | 100 | 83 | |---------|-----|-----|-----|-----|-----|----| | CY37032 | | | X | X | | | | CY37064 | Х | | X | X | | | | CY37128 | | Х | | X | X | | | CY37192 | | | | X | | X | | CY37256 | | | | X | | Х | ### Table 3. Device-Package Offering and I/O Count | Device | 44-Pin TQFP | 44-Pin PLCC | 100-Pin TQFP | 160-Pin TQFP | |---------|-------------|-------------|--------------|--------------| | CY37032 | 37 | 37 | | | | CY37064 | 37 | 37 | 69 | | | CY37128 | | | 69 | 133 | | CY37192 | | | | 125 | | CY37256 | | | | 133 | ### 3.3V Selection Guide **Table 4. General Information** | Device | Macrocells | Dedicated Inputs | I/O Pins | Speed (t <sub>PD</sub> ) | Speed (f <sub>MAX</sub> ) | |----------|------------|------------------|-------------|--------------------------|---------------------------| | CY37032V | 32 | 5 | 32 | 8.5 | 143 | | CY37064V | 64 | 5 | 32/64 | 8.5 | 143 | | CY37128V | 128 | 5 | 64/80/128 | 10 | 125 | | CY37192V | 192 | 5 | 120 | 12 | 100 | | CY37256V | 256 | 5 | 128/160/192 | 12 | 100 | Table 5. Speed Bins | Device | 143 | 125 | 100 | 83 | 66 | |----------|-----|-----|-----|----|----| | CY37032V | Х | | Х | | | | CY37064V | Х | | Х | | | | CY37128V | | Х | | Х | | | CY37192V | | | Х | | X | | CY37256V | | | Х | | X | Table 6. Device-Package Offering and I/O Count | Device | 44-Pin TQFP | 100-Pin TQFP | 160-Pin TQFP | 256-Pin FBGA | |----------|-------------|--------------|--------------|--------------| | CY37032V | 37 | | | | | CY37064V | 37 | 69 | | | | CY37128V | | 69 | 133 | | | CY37192V | | | 125 | | | CY37256V | | | 133 | 197 | Document Number : 38-03007 Rev. \*G Page 3 of 43 ### **Architecture Overview of Ultra37000 Family** ### **Programmable Interconnect Matrix** The PIM consists of a completely global routing matrix for signals from I/O pins and feedbacks from the logic blocks. The PIM provides extremely robust interconnection to avoid fitting and density limitations. The inputs to the PIM consist of all I/O and dedicated input pins and all macrocell feedbacks from within the logic blocks. The number of PIM inputs increases with pin count and the number of logic blocks. The outputs from the PIM are signals routed to the appropriate logic blocks. Each logic block receives 36 inputs from the PIM and their complements, allowing for 32-bit operations to be implemented in a single pass through the device. The wide number of inputs to the logic block also improves the routing capacity of the Ultra37000 family. An important feature of the PIM is its simple timing. The propagation delay through the PIM is accounted for in the timing specifications for each device. There is no additional delay for traveling through the PIM. In fact, all inputs travel through the PIM. As a result, there are no route-dependent timing parameters on the Ultra37000 devices. The worst-case PIM delays are incorporated in all appropriate Ultra37000 specifications. Routing signals through the PIM is completely invisible to the user. All routing is accomplished by software—no hand routing is necessary. *Warp*® and third-party development packages automatically route designs for the Ultra37000 family in a matter of minutes. Finally, the rich routing resources of the Ultra37000 family accommodate last minute logic changes while maintaining fixed pin assignments. ### **Logic Block** The logic block is the basic building block of the Ultra37000 architecture. It consists of a product term array, an intelligent product-term allocator, 16 macrocells, and a number of I/O cells. The number of I/O cells varies depending on the device used. Refer to Figure 1 for the block diagram. ### Product Term Array Each logic block features a 72 x 87 programmable product term array. This array accepts 36 inputs from the PIM, which originate from macrocell feedbacks and device pins. Active LOW and active HIGH versions of each of these inputs are generated to create the full 72-input field. The 87 product terms in the array can be created from any of the 72 inputs. Of the 87 product terms, 80 are for general-purpose use for the 16 macrocells in the logic block. Four of the remaining seven product terms in the logic block are output enable (OE) product terms. Each of the OE product terms controls up to eight of the 16 macrocells and is selectable on an individual macrocell basis. In other words, each I/O cell can select between one of two OE product terms to control the output buffer. The first two of these four OE product terms are available to the upper half of the I/O macrocells in a logic block. The other two OE product terms are available to the lower half of the I/O macrocells in a logic block. The next two product terms in each logic block are dedicated asynchronous set and asynchronous reset product terms. The final product term is the product term clock. The set, reset, OE and product term clock have polarity control to realize OR functions in a single pass through the array. Figure 1. Logic Block with 50% Buried Macrocells Document Number: 38-03007 Rev. \*G Page 4 of 43 ### Low Power Option Each logic block can operate in high speed mode for critical path performance, or in low power mode for power conservation. The logic block mode is set by the user on a logic block by logic block basis. ### **Product Term Allocator** Through the product term allocator, software automatically distributes product terms among the 16 macrocells in the logic block as needed. A total of 80 product terms are available from the local product term array. The product term allocator provides two important capabilities without affecting performance: product term steering and product term sharing. ### Product Term Steering Product term steering is the process of assigning product terms to macrocells as needed. For example, if one macrocell requires ten product terms while another needs just three, the product term allocator will "steer" ten product terms to one macrocell and three to the other. On Ultra37000 devices, product terms are steered on an individual basis. Any number between 0 and 16 product terms can be steered to any macrocell. Note that 0 product terms is useful in cases where a particular macrocell is unused or used as an input register. ### Product Term Sharing Product term sharing is the process of using the same product term among multiple macrocells. For example, if more than one output has one or more product terms in its equation that are common to other outputs, those product terms are only programmed once. The Ultra37000 product term allocator allows sharing across groups of four output macrocells in a variable fashion. The software automatically takes advantage of this capability—the user does not have to intervene. Note that neither product term sharing nor product term steering have any effect on the speed of the product. All worst-case steering and sharing configurations are incorporated in the timing specifications for the Ultra37000 devices. ### Ultra37000 Macrocell Within each logic block there are 16 macrocells. Macrocells can either be I/O Macrocells, which include an I/O Cell which is associated with an I/O pin, or buried Macrocells, which do not connect to an I/O. The combination of I/O Macrocells and buried Macrocells varies from device to device. ### Buried Macrocell Figure 2 displays the architecture of buried macrocells. The buried macrocell features a register that can be configured as combinatorial, a D flip-flop, a T flip-flop, or a level-triggered latch. The register can be asynchronously set or asynchronously reset at the logic block level with the separate set and reset product terms. Each of these product terms features programmable polarity. This allows the registers to be set or reset based on an AND expression or an OR expression. Clocking of the register is very flexible. Four global synchronous clocks and a product term clock are available to clock the register. Furthermore, each clock features programmable polarity so that registers can be triggered on falling and rising edges (see Clocking on page 7). Clock polarity is chosen at the logic block level. The buried macrocell also supports input register capability. The buried macrocell can be configured to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration. ### I/O Macrocell Figure 2 illustrates the architecture of the I/O macrocell. The I/O macrocell supports the same functions as the buried macrocell with the addition of I/O capability. At the output of the macrocell, a polarity control mux is available to select active LOW or active HIGH signals. This has the added advantage of allowing significant logic reduction to occur in many applications. The Ultra37000 macrocell features a feedback path to the PIM separate from the I/O pin input path. This means that if the macrocell is buried (fed back internally only), the associated I/O pin can still be used as an input. ### Bus Hold Capabilities on all I/Os Bus-hold, which is an improved version of the popular internal pull-up resistor, is a weak latch connected to the pin that does not degrade the device's performance. As a latch, bus-hold maintains the last state of a pin when the pin is placed in a high impedance state, thus reducing system noise in bus-interface applications. Bus-hold additionally allows unused device pins to remain unconnected on the board, which is particularly useful during prototyping as designers can route new signals to the device without cutting trace connections to $V_{\rm CC}$ or GND. For more information, see the application note *Understanding Bus-Hold—A Feature of Cypress CPLDs*. ### Programmable Slew Rate Control Each output has a programmable configuration bit, which sets the output slew rate to fast or slow. For designs concerned with meeting FCC emissions standards the slow edge provides for lower system noise. For designs requiring very high performance the fast edge rate provides maximum system performance. Document Number: 38-03007 Rev. \*G Page 5 of 43 Figure 2. I/O and Buried Macrocells Figure 3. Input Macrocell Document Number : 38-03007 Rev. \*G Page 6 of 43 ### Clocking Each I/O and buried macrocell has access to four synchronous clocks (CLK0, CLK1, CLK2 and CLK3) and an asynchronous product term clock PTCLK. Each input macrocell has access to all four synchronous clocks. ### Dedicated Inputs/Clocks Five pins on each member of the Ultra37000 family are designated as input-only. There are two types of dedicated inputs on Ultra37000 devices: input pins and input/clock pins. Figure 3 illustrates the architecture for input pins. Four input options are available for the user: combinatorial, registered, double-registered, or latched. If a registered or latched option is selected, any one of the input clocks can be selected for control. Figure 4 illustrates the architecture for the input/clock pins. Similar to the input pins, input/clock pins can be combinatorial, registered, double-registered, or latched. In addition, these pins feed the clocking structures throughout the device. The clock path at the input has user-configurable polarity. ### Product Term Clocking In addition to the four synchronous clocks, the Ultra37000 family also has a product term clock for asynchronous clocking. Each logic block has an independent product term clock which is available to all 16 macrocells. Each product term clock also supports user configurable polarity selection. ### **Timing Model** One of the most important features of the Ultra37000 family is the simplicity of its timing. All delays are worst case and system performance is unaffected by the features used. Figure 5 illustrates the true timing model for the 167-MHz devices in high speed mode. For combinatorial paths, any input to any output incurs a 6.5 ns worst-case delay regardless of the amount of logic used. For synchronous systems, the input setup time to the output macrocells for any input is 3.5 ns and the clock to output time is also 4.0 ns. These measurements are for any output and synchronous clock, regardless of the logic used. The Ultra37000 features: - No fanout delays - No expander delays - No dedicated vs. I/O pin delays - No additional delay through PIM - No penalty for using 0–16 product terms - No added delay for steering product terms - No added delay for sharing product terms - No routing delays - No output bypass delays The simple timing model of the Ultra37000 family eliminates unexpected performance penalties. Figure 5. Timing Model for CY37128 Document Number: 38-03007 Rev. \*G Page 7 of 43 ### JTAG and PCI Standards ### **PCI Compliance** 5V operation of the Ultra37000 is fully compliant with the PCI Local Bus Specification published by the PCI Special Interest Group. The 3.3V products meet all PCI requirements except for the output 3.3V clamp, which is in direct conflict with 5V tolerance. The Ultra37000 family's simple and predictable timing model ensures compliance with the PCI AC specifications independent of the design. ### **IEEE 1149.1-compliant JTAG** The Ultra37000 family has an IEEE 1149.1 JTAG interface for both Boundary Scan and ISR. ### Boundary Scan The Ultra37000 family supports Bypass, Sample/Preload, Extest, Idcode, and Usercode boundary scan instructions. The JTAG interface is shown in Figure 6. Figure 6. JTAG Interface In-System Reprogramming (ISR) In-System Reprogramming is the combination of the capability to program or reprogram a device on-board, and the ability to support design changes without changing the system timing or device pinout. This combination means design changes during debug or field upgrades do not cause board respins. The Ultra37000 family implements ISR by providing a JTAG compliant interface for on-board programming, robust routing resources for pinout flexibility, and a simple timing model for consistent system performance. ### **Development Software Support** ### Warp Warp is a state-of-the-art compiler and complete CPLD design tool. For design entry, Warp provides an IEEE-STD-1076/1164 VHDL text editor, an IEEE-STD-1364 Verilog text editor, and a graphical finite state machine editor. It provides optimized synthesis and fitting by replacing basic circuits with ones pre-optimized for the target device, by implementing logic in unused memory and by perfect communication between fitting and synthesis. To facilitate design and debugging, Warp provides graphical timing simulation and analysis. ### Warp Professional™ Warp Professional contains several additional features. It provides an extra method of design entry with its graphical block diagram editor. It allows up to 5 ms timing simulation instead of only 2 ms. It allows comparison of waveforms before and after design changes. ### Warp Enterprise™ Warp Enterprise provides even more features. It provides unlimited timing simulation and source-level behavioral simulation as well as a debugger. It has the ability to generate graphical HDL blocks from HDL text. It can even generate testbenches. Warp is available for PC and UNIX platforms. Some features are not available in the UNIX version. For further information see the Warp for PC, Warp for UNIX, Warp Professional and Warp Enterprise data sheets on Cypress's web site. ### **Third-Party Software** Although *Warp* is a complete CPLD development tool on its own, it interfaces with nearly every third party EDA tool. All major third-party software vendors provide support for the Ultra37000 family of devices. Refer to the third-party software data sheet or contact your local sales office for a list of currently supported third-party vendors. ### **Programming** There are four programming options available for Ultra37000 devices. The first method is to use a PC with the 37000 UltraISR programming cable and software. With this method, the ISR pins of the Ultra37000 devices are routed to a connector at the edge of the printed circuit board. The 37000 UltraISR programming cable is then connected between the parallel port of the PC and this connector. A simple configuration file instructs the ISR software of the programming operations to be performed on each of the Ultra37000 devices in the system. The ISR software then automatically completes all of the necessary data manipulations required to accomplish the programming, reading, verifying, and other ISR functions. For more information on the Cypress ISR Interface, see the CYUSBISRPC Programming Cable User's Guide. Document Number: 38-03007 Rev. \*G Page 8 of 43 The second method for programming Ultra37000 devices is on automatic test equipment (ATE). This is accomplished through a file created by the ISR software. Check the Cypress website for the latest ISR software download information. The third programming option for Ultra37000 devices is to utilize the embedded controller or processor that already exists in the system. The Ultra37000 ISR software assists in this method by converting the device JEDEC maps into the ISR serial stream that contains the ISR instruction information and the addresses and data of locations to be programmed. The embedded controller then simply directs this ISR stream to the chain of Ultra37000 devices to complete the desired reconfiguring or diagnostic operations. Contact your local sales office for information on availability of this option. The fourth method for programming Ultra37000 devices is to use the same programmer that is currently being used to program FLASH370i devices. For all pinout, electrical, and timing requirements, refer to device data sheets. For ISR cable and software specifications, refer to the UltraISR kit data sheet (CY3700i). ### **Third-Party Programmers** As with development software, Cypress support is available on a wide variety of third-party programmers. All major third-party programmers (including BP Micro, Data I/O, and SMS) support the Ultra37000 family. Document Number: 38-03007 Rev. \*G Page 9 of 43 # **Logic Block Diagrams** Document Number : 38-03007 Rev. \*G Page 10 of 43 TMS # Logic Block Diagrams (continued) Document Number : 38-03007 Rev. \*G Page 11 of 43 # Logic Block Diagrams (continued) Document Number : 38-03007 Rev. \*G Page 12 of 43 ### **5V Device Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. | Storage Temperature | 65°C to +150°C | |----------------------------------------|-----------------------| | Ambient Temperature with Power Applied | 55°C to +125°C | | Supply Voltage to Ground Po | otential0.5V to +7.0V | | DC Voltage Applied to Outputs in High-Z State | 0.5V to +7.0V | |--------------------------------------------------------|---------------| | DC Input Voltage | 0.5V to +7.0V | | DC Program Voltage | 4.5 to 5.5V | | Current into Outputs | 16 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | ## Operating Range<sup>[2]</sup> | Range | Ambient Temperature <sup>[2]</sup> | Junction Temperature | Output Condition | V <sub>CC</sub> | V <sub>cco</sub> | |------------|------------------------------------|----------------------|------------------|-----------------|------------------| | Commercial | 0°C to +70°C | 0°C to +90°C | 5V | 5V ± 0.25V | 5V ± 0.25V | | | | | 3.3V | 5V ± 0.25V | $3.3V \pm 0.3V$ | | Industrial | -40°C to +85°C | -40°C to +105°C | 5V | 5V ± 0.5V | 5V ± 0.5V | | | | | 3.3V | 5V ± 0.5V | $3.3V \pm 0.3V$ | ### 5V Device Electrical Characteristics Over the Operating Range | Parameter | Description | Те | est Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|-----------------|-----|-------------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min | $I_{OH} = -3.2 \text{ mA (Com'l/Ind)}^{[4]}$ | 2.4 | | | V | | | | | $I_{OH} = -2.0 \text{ mA } (Mil)^{[4]}$ | 2.4 | | | V | | V <sub>OHZ</sub> | Output HIGH Voltage with | V <sub>CC</sub> = Max | I <sub>OH</sub> = 0 μA (Com'I) <sup>[6]</sup> | | | 4.2 | V | | | Output Disabled <sup>[5]</sup> | | $I_{OH} = 0 \mu A (Ind/Mil)^{[6]}$ | | | 4.5 | V | | | | | $I_{OH} = -100 \mu A (Com'l)^{[6]}$ | | | 3.6 | V | | | | | $I_{OH} = -150 \mu\text{A} (\text{Ind/Mil})^{[6]}$ | | | 3.6 | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min | I <sub>OL</sub> = 16 mA (Com'I/Ind) <sup>[4]</sup> | | | 0.5 | V | | | | | $I_{OL} = 12 \text{ mA (Mil)}^{[4]}$ | | | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs <sup>[7]</sup> | | 2.0 | | $V_{CCmax}$ | V | | $V_{IL}$ | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs <sup>[7]</sup> | | -0.5 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $V_I = GND OR V_{CC}$ , Bus-Hold Disabled | | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $V_O = GND$ or $V_{CC}$ , Output Disabled, Bus-Hold Disabled | | <del>-</del> 50 | | 50 | μΑ | | I <sub>OS</sub> | Output Short Circuit Current[5, 8] | $V_{CC} = Max, V_{OUT} = 0.5V$ | | -30 | | -160 | mΑ | | I <sub>BHL</sub> | Input Bus-Hold LOW<br>Sustaining Current | $V_{CC} = Min, V_{IL} = 0.8$ | V <sub>CC</sub> = Min, V <sub>IL</sub> = 0.8V | | | | μА | | I <sub>BHH</sub> | Input Bus-Hold HIGH<br>Sustaining Current | $V_{CC} = Min, V_{IH} = 2.0V$ | | <del>-</del> 75 | | | μА | | I <sub>BHLO</sub> | Input Bus-Hold LOW<br>Overdrive Current | V <sub>CC</sub> = Max | | | | +500 | μА | | Івнно | Input Bus-Hold HIGH<br>Overdrive Current | V <sub>CC</sub> = Max | | | | -500 | μА | ### Notes - Normal Programming Conditions apply across Ambient Temperature Range for specified programming methods. For more information on programming the Ultra37000 Family devices, refer to the Application Note titled An Introduction to In System Reprogramming with the Ultra37000. - 3. T<sub>A</sub> is the "Instant On" case temperature. - In the state of th - When the I/O is output disabled, the bus-hold circuit can weakly pull the I/O to above 3.6V if no leakage current is allowed. Note that all I/Os are output disabled during ISR programming. Refer to the application note "Understanding Bus-Hold" for additional information. - These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V<sub>OUT</sub> = 0.5V is chosen to avoid test problems caused by tester ground degradation. Document Number: 38-03007 Rev. \*G Page 13 of 43 ### Inductance<sup>[5]</sup> | Parameter | Description | Test Conditions | 44-Pin<br>TQFP | 44-Pin<br>PLCC | 100-Pin<br>TQFP | 160-Pin<br>TQFP | Unit | |-----------|------------------------|------------------------------|----------------|----------------|-----------------|-----------------|------| | L | Maximum Pin Inductance | $V_{IN} = 5V$ at $f = 1$ MHz | 2 | 5 | 8 | 9 | nΗ | # Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|-----------------------------------|---------------------------------------------|-----|------| | C <sub>I/O</sub> | Input/Output Capacitance | $V_{IN} = 5V$ at f = 1 MHz at $T_A = 25$ °C | 10 | pF | | C <sub>CLK</sub> | Clock Signal Capacitance | $V_{IN} = 5V$ at f = 1 MHz at $T_A = 25$ °C | 12 | pF | | C <sub>DP</sub> | Dual-Function Pins <sup>[9]</sup> | $V_{IN} = 5V$ at f = 1 MHz at $T_A = 25$ °C | 16 | pF | ### Endurance Characteristics[5] | Parameter | Description | Min | Тур | Unit | | |-----------|------------------------------|----------------------------------------------|-------|--------|--------| | N | Minimum Reprogramming Cycles | Normal Programming Conditions <sup>[2]</sup> | 1,000 | 10,000 | Cycles | ## 3.3V Device Maximum Ratings Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ...... –55°C to +125°C Supply Voltage to Ground Potential.....-0.5V to +4.6V | DC Voltage Applied to Outputs in High-Z State | 0.5V to +7.0V | |--------------------------------------------------------|---------------| | DC Input Voltage | 0.5V to +7.0V | | DC Program Voltage | 3.0 to 3.6V | | Current into Outputs | 8 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | ## Operating Range<sup>[2]</sup> | Range | Ambient Temperature <sup>[2]</sup> | Junction Temperature | V <sub>CC</sub> <sup>[10]</sup> | |------------|------------------------------------|----------------------|---------------------------------| | Commercial | 0°C to +70°C | 0°C to +90°C | 3.3V ± 0.3V | | Industrial | −40°C to +85°C | -40°C to +105°C | 3.3V ± 0.3V | # 3.3V Device Electrical Characteristics Over the Operating Range | Parameter | Description | | Test Conditions | Min | Max | Unit | |-------------------|------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------|-------------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min | $I_{OH} = -4 \text{ mA } (\text{Com'I})^{[4]}$<br>$I_{OH} = -3 \text{ mA } (\text{Mil})^{[4]}$ | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min | $I_{OL} = 8 \text{ mA } (\text{Com'I})^{[4]}$<br>$I_{OL} = 6 \text{ mA } (\text{MiI})^{[4]}$ | | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | Guaranteed II all Inputs <sup>[7]</sup> | nput Logical HIGH Voltage for | 2.0 | 5.5 | V | | V <sub>IL</sub> | Input LOW Voltage | Guaranteed Ir<br>Inputs <sup>[7]</sup> | nput Logical LOW Voltage for all | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Load Current | V <sub>I</sub> = GND OR | V <sub>CC</sub> , Bus-Hold Disabled | -10 | 10 | μА | | l <sub>OZ</sub> | Output Leakage Current | V <sub>O</sub> = GND or<br>Bus-Hold Disa | V <sub>CC</sub> , Output Disabled,<br>abled | <b>–</b> 50 | 50 | μΑ | | Ios | Output Short Circuit Current <sup>[5, 8]</sup> | $V_{CC} = Max, V$ | <sub>OUT</sub> = 0.5V | -30 | -160 | mA | | I <sub>BHL</sub> | Input Bus-Hold LOW Sustaining Current | $V_{CC} = Min, V_I$ | <sub>IL</sub> = 0.8V | +75 | | μА | | I <sub>BHH</sub> | Input Bus-Hold HIGH Sustaining Current | $V_{CC} = Min, V_I$ | <sub>IH</sub> = 2.0V | <b>–</b> 75 | | μΑ | | I <sub>BHLO</sub> | Input Bus-Hold LOW Overdrive Current | $V_{CC} = Max$ | | • | +500 | μΑ | | I <sub>BHHO</sub> | Input Bus-Hold HIGH Overdrive Current | $V_{CC} = Max$ | | • | -500 | μΑ | Document Number: 38-03007 Rev. \*G Page 14 of 43 Notes 9. Dual pins are I/O with JTAG pins. 10. For CY37064VP100-143AXC, CY37064VP44-143AXC; Operating Range: V<sub>CC</sub> is 3.3V± 0.16V. [+] Feedback ### Inductance<sup>[5]</sup> | Parameter | Description | Test Conditions | 44- Pin<br>TQFP | 44- Pin<br>PLCC | 100-Pin<br>TQFP | 160-Pin<br>TQFP | Unit | |-----------|------------------------|----------------------------------------|-----------------|-----------------|-----------------|-----------------|------| | L | Maximum Pin Inductance | V <sub>IN</sub> = 3.3V<br>at f = 1 MHz | 2 | 5 | 8 | 9 | nΗ | ## Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|-------------------------------------|-----------------------------------------------|-----|------| | C <sub>I/O</sub> | Input/Output Capacitance | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25$ °C | 8 | pF | | C <sub>CLK</sub> | Clock Signal Capacitance | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25$ °C | 12 | pF | | C <sub>DP</sub> | Dual Functional Pins <sup>[9]</sup> | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25$ °C | 16 | pF | ### Endurance Characteristics<sup>[5]</sup> | Parameter | Description | Test Conditions | [2] | | Unit | |-----------|------------------------------|----------------------------------------------|-------|--------|--------| | N | Minimum Reprogramming Cycles | Normal Programming Conditions <sup>[2]</sup> | 1,000 | 10,000 | Cycles | ### **AC Characteristics** Figure 7. 5V AC Test Loads and Waveforms Figure 8. 3.3V AC Test Loads and Waveforms Document Number : 38-03007 Rev. \*G Page 15 of 43 (d) Test Waveforms # Switching Characteristics Over the Operating Range [12] | Parameter | Description | Unit | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Combinatorial Mod | e Parameters | | | t <sub>PD</sub> <sup>[13, 14, 15]</sup> | Input to Combinatorial Output | ns | | t <sub>PDL</sub> [13, 14, 15] | Input to Output Through Transparent Input or Output Latch | ns | | t <sub>PDLL</sub> <sup>[13, 14, 15]</sup> | Input to Output Through Transparent Input and Output Latches | ns | | t <sub>EA</sub> [13, 14, 15] | Input to Output Enable | ns | | t <sub>ER</sub> [11, 13] | Input to Output Disable | ns | | Input Register Para | imeters | | | t <sub>WL</sub> | Clock or Latch Enable Input LOW Time <sup>[8]</sup> | ns | | t <sub>WH</sub> | Clock or Latch Enable Input HIGH Time <sup>[8]</sup> | ns | | t <sub>IS</sub> | Input Register or Latch Set-up Time | ns | | t <sub>IH</sub> | Input Register or Latch Hold Time | ns | | t <sub>ICO</sub> <sup>[13, 14, 15]</sup> | Input Register Clock or Latch Enable to Combinatorial Output | ns | | t <sub>ICOL</sub> [13, 14, 15] | Input Register Clock or Latch Enable to Output Through Transparent Output Latch | ns | | Synchronous Cloc | king Parameters | | | t <sub>CO</sub> <sup>[14, 15]</sup> | Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Output | ns | | t <sub>S</sub> <sup>[13]</sup> | Set-Up Time from Input to Sync. Clk (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable | ns | | t <sub>H</sub> | Register or Latch Data Hold Time | ns | | t <sub>CO2</sub> <sup>[13, 14, 15]</sup> | Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Combinatorial Output Delay (Through Logic Array) | ns | | t <sub>SCS</sub> <sup>[13]</sup> | Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable (Through Logic Array) | ns | | t <sub>SL</sub> <sup>[13]</sup> | Set-Up Time from Input Through Transparent Latch to Output Register Synchronous Clock ( $CLK_0$ $CLK_1$ , $CLK_2$ , or $CLK_3$ ) or Latch Enable | ns | | t <sub>HL</sub> | Hold Time for Input Through Transparent Latch from Output Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) or Latch Enable | ns | Document Number : 38-03007 Rev. \*G Page 16 of 43 # Switching Characteristics Over the Operating Range (continued)<sup>[12]</sup> | Parameter | Description | Unit | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Product Term Clo | cking Parameters | | | t <sub>COPT</sub> [13, 14, 15] | Product Term Clock or Latch Enable (PTCLK) to Output | ns | | t <sub>SPT</sub> | Set-Up Time from Input to Product Term Clock or Latch Enable (PTCLK) | ns | | t <sub>HPT</sub> | Register or Latch Data Hold Time | ns | | t <sub>ISPT</sub> <sup>[13]</sup> | Set-Up Time for Buried Register used as an Input Register from Input to Product Term Clock or Latch Enable (PTCLK) | ns | | t <sub>IHPT</sub> | Buried Register Used as an Input Register or Latch Data Hold Time | ns | | t <sub>CO2PT</sub> [13, 14, 15] | Product Term Clock or Latch Enable (PTCLK) to Output Delay (Through Logic Array) | ns | | Pipelined Mode P | arameters | 1 | | t <sub>ICS</sub> <sup>[13]</sup> | Input Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) to Output Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) | ns | | Operating Freque | ency Parameters | | | f <sub>MAX1</sub> | Maximum Frequency with Internal Feedback (Lesser of 1/t <sub>SCS</sub> , 1/(t <sub>S</sub> + t <sub>H</sub> ), or 1/t <sub>CO</sub> ) <sup>[5]</sup> | MHz | | f <sub>MAX2</sub> | Maximum Frequency Data Path in Output Registered/Latched Mode (Lesser of $1/(t_W + t_W)$ , $1/(t_S + t_H)$ , or $1/t_{CO})^{[5]}$ | MHz | | f <sub>MAX3</sub> | Maximum Frequency with External Feedback (Lesser of 1/(t <sub>CO</sub> + t <sub>S</sub> ) or 1/(t <sub>WL</sub> + t <sub>WH</sub> ) <sup>[5]</sup> | MHz | | f <sub>MAX4</sub> | Maximum Frequency in Pipelined Mode (Lesser of $1/(t_{CO} + t_{IS})$ , $1/t_{ICS}$ , $1/(t_{WL} + t_{WH})$ , $1/(t_{IS} + t_{IH})$ , or $1/t_{SCS})^{[5]}$ | MHz | | Reset/Preset Para | ameters | | | t <sub>RW</sub> | Asynchronous Reset Width <sup>[5]</sup> | ns | | t <sub>RR</sub> <sup>[13]</sup> | Asynchronous Reset Recovery Time <sup>[5]</sup> | ns | | t <sub>RO</sub> <sup>[13, 14, 15]</sup> | Asynchronous Reset to Output | ns | | t <sub>PW</sub> | Asynchronous Preset Width <sup>[5]</sup> | ns | | t <sub>PR</sub> <sup>[13]</sup> | Asynchronous Preset Recovery Time <sup>[5]</sup> | ns | | t <sub>PO</sub> <sup>[13, 14, 15]</sup> | Asynchronous Preset to Output | ns | | <b>User Option Para</b> | meters | | | t <sub>LP</sub> | Low Power Adder | ns | | t <sub>SLEW</sub> | Slow Output Slew Rate Adder | ns | | t <sub>3.3IO</sub> | 3.3V I/O Mode Timing Adder <sup>[5]</sup> | ns | | JTAG Timing Pa | rameters | • | | t <sub>S JTAG</sub> | Set-up Time from TDI and TMS to TCK <sup>[5]</sup> | ns | | t <sub>H JTAG</sub> | Hold Time on TDI and TMS <sup>[5]</sup> | ns | | t <sub>CO JTAG</sub> | Falling Edge of TCK to TDO <sup>[5]</sup> | ns | | f <sub>JTAG</sub> | Maximum JTAG Tap Controller Frequency <sup>[5]</sup> | ns | - 11. t<sub>ER</sub> measured with 5 pF AC Test Load and t<sub>EA</sub> measured with 35 pF AC Test Load. 12. All AC parameters are measured with two outputs switching and 35 pF AC Test Load. 13. Logic blocks operating in low power mode, add t<sub>LP</sub> to this specification. 14. Outputs using Slow Output Slew Rate, add t<sub>SLEW</sub> to this specification. 15. When V<sub>CCO</sub> = 3.3V, add t<sub>3.3IO</sub> to this specification. Document Number: 38-03007 Rev. \*G Page 17 of 43 # Switching Characteristics Over the Operating Range [12] | | 200 | MHz | 167 | MHz | 154 MHz 143 MHz | | 125 MHz 10 | | 100 | 100 MHz | | 83 MHz | | 66 MHz | | | | |------------------------------------------|-------|----------|-------|----------|-------------------|------|----------------------------------------------|------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------------|-----|---------|------| | Parameter | Min | Мах Unit | | Combinatorial | Mode | e Para | amete | rs | | | | | | | | | | | | | | | t <sub>PD</sub> <sup>[13, 14, 15]</sup> | | 6 | | 6.5 | | 7.5 | | 8.5 | | 10 | | 12 | | 15 | | 20 | ns | | t <sub>PDI</sub> [13, 14, 15] | | 11 | | 12.5 | | 14.5 | | 16 | | 16.5 | | 17 | | 19 | | 22 | ns | | t <sub>PDLL</sub> [13, 14, 15] | | 12 | | 13.5 | | 15.5 | | 17 | | 17.5 | | 18 | | 20 | | 24 | ns | | t <sub>EA</sub> <sup>[13, 14, 15]</sup> | | 8 | | 8.5 | | 11 | | 13 | | 14 | | 16 | | 19 | | 24 | ns | | t <sub>ER</sub> <sup>[11, 13]</sup> | | 8 | | 8.5 | | 11 | | 13 | | 14 | | 16 | | 19 | | 24 | ns | | Input Register | Para | meter | s | | | | | | | | | | | | | | | | $t_{WL}$ | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 3 | | 3 | | 4 | | 5 | | ns | | $t_{WH}$ | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 3 | | 3 | | 4 | | 5 | | ns | | t <sub>IS</sub> | 2 | | 2 | | 2 | | 2 | | 2 | | 2.5 | | 3 | | 4 | | ns | | t <sub>IH</sub> | 2 | | 2 | | 2 | | 2 | | 2 | | 2.5 | | 3 | | 4 | | ns | | t <sub>ICO</sub> <sup>[13, 14, 15]</sup> | | 11 | | 11 | | 11 | | 12.5 | | 12.5 | | 16 | | 19 | | 24 | ns | | t <sub>ICOL</sub> [13, 14, 15] | | 12 | | 12 | | 12 | | 14 | | 16 | | 18 | | 21 | | 26 | ns | | <b>Synchronous</b> | Clock | ing P | aram | eters | | | | | | | | | | | | | | | t <sub>CO</sub> [14, 15] | | 4 | | 4 | | 4.5 | | 6 | | 6.5 <sup>[16]</sup> | | 6.5 <sup>[17]</sup> | | 8 <sup>[18]</sup> | | 10 | ns | | t <sub>S</sub> <sup>[13]</sup> | 4 | | 4 | | 5 | | 5 | | 5.5 <sup>[16]</sup> | | 6 <sup>[17]</sup> | | 8 <sup>[18]</sup> | | 10 | | ns | | t <sub>H</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CO2</sub> [13, 14, 15] | | 9.5 | | 10 | | 11 | | 12 | | 14 | | 16 | | 19 | | 24 | ns | | t <sub>SCS</sub> <sup>[13]</sup> | 5 | | 6 | | 6.5 | | 7 | | 8 <sup>[16]</sup> | | 10 | | 12 | | 15 | | ns | | t <sub>SL</sub> <sup>[13]</sup> | 7.5 | | 7.5 | | 8.5 | | 9 | | 10 | | 12 | | 15 | | 15 | | ns | | t <sub>HL</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | <b>Product Term</b> | Clock | ing P | aram | eters | | | | | | | | | | | | | | | t <sub>COPT</sub> [13, 14, 15] | | 7 | | 10 | | 10 | | 13 | | 13 | | 13 | | 15 | | 20 | ns | | t <sub>SPT</sub> | 2.5 | | 2.5 | | 2.5 | | 3 | | 5 | | 5.5 | | 6 | | 7 | | ns | | t <sub>HPT</sub> | 2.5 | | 2.5 | | 2.5 | | 3 | | 5 | | 5.5 | | 6 | | 7 | | ns | | t <sub>ISPT</sub> <sup>[13]</sup> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>IHPT</sub> | 6 | | 6.5 | | 6.5 | | 7.5 | | 9 | | 11 | | 14 | | 19 | | ns | | t <sub>CO2PT</sub> [13, 14,<br>15] | | 12 | | 14 | | 15 | | 19 | | 19 | | 21 | | 24 | | 30 | ns | | Pipelined Mo | de Pa | rame | ters | | | | <u>. </u> | | | l . | | 1 | l . | 1 | | | | | t <sub>ICS</sub> <sup>[13]</sup> | 5 | | 6 | | 6 | | 7 | | 8 <sup>[16]</sup> | | 10 | | 12 | | 15 | | ns | | Operating Free | quenc | y Par | ramet | ers | | | | | | | | | | | | | | | f <sub>MAX1</sub> | 200 | | 167 | | 154 | | 143 | | 125 <sup>[16]</sup> | | 100 | | 83 | | 66 | <u></u> | MHz | | f <sub>MAX2</sub> | 200 | | 200 | | 200 | | 167 | | 154 | | 153 <sup>[17]</sup> | | 125 <sup>[18]</sup> | | 100 | | MHz | | f <sub>MAX3</sub> | 125 | | 125 | | 105 | | 91 | | 83 | | 80 <sup>[17]</sup> | | 62.5 | | 50 | | MHz | | f <sub>MAX4</sub> | 167 | | 167 | | 154 | | 125 | | 118 | | 100 | | 83 | | 66 | | MHz | | Reset/Preset F | aram | eters | | | | | | | | | | | | | | | | | t <sub>RW</sub> | 8 | | 8 | | 8 | | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>RR</sub> <sup>[13]</sup> | | <u> </u> | | <u> </u> | | | | | | <u></u> | | | | | | · | | Document Number: 38-03007 Rev. \*G Page 18 of 43 <sup>16.</sup> For reference only, the following values correspond to the obsolete CY37512 devices: $t_{CO} = 5$ ns, $t_{S} = 6.5$ ns, $t_{SCS} = 8.5$ ns, $t_{ICS} = 8.5$ ns, $t_{MAX1} = 118$ MHz. 17. The following values correspond to the CY37192V and CY37256V devices: $t_{CO} = 6$ ns, $t_{S} = 7$ ns, $t_{MAX2} = 143$ MHz, $t_{MAX3} = 77$ MHz, and $t_{MAX4} = 100$ MHz; and for the CY37512 devices: $t_{S} = 7$ ns. 18. For reference only, the following values correspond to the obsolete CY37512V devices: $t_{CO} = 6.5$ ns, $t_{S} = 9.5$ ns, and $t_{MAX2} = 105$ MHz. # Switching Characteristics Over the Operating Range (continued)<sup>[12]</sup> | | 200 | MHz | 167 | MHz | 154 | MHz | 143 | MHz | 125 | MHz | 100 N | ИHz | 83 M | Hz | 66 I | MHz | | |-----------------------------------------|-------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|------|-----|------|-----|------| | Parameter | Min | Мах Unit | | t <sub>RO</sub> <sup>[13, 14, 15]</sup> | | 12 | | 13 | | 13 | | 14 | | 15 | | 18 | | 21 | | 26 | ns | | $t_{PW}$ | 8 | | 8 | | 8 | | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>PR</sub> <sup>[13]</sup> | 10 | | 10 | | 10 | | 10 | | 12 | | 14 | | 17 | | 22 | | ns | | t <sub>PO</sub> <sup>[13, 14, 15]</sup> | | 12 | | 13 | | 13 | | 14 | | 15 | | 18 | | 21 | | 26 | ns | | User Option P | aram | eters | | | | | | | | | | | | | | | | | t <sub>LP</sub> | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | ns | | t <sub>SLEW</sub> | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | ns | | t <sub>3.3IO</sub> <sup>[19]</sup> | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | ns | | JTAG Timing I | Param | neters | ; | | | | | | | ı | l. | | | | | ı | | | t <sub>S JTAG</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>H JTAG</sub> | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>CO JTAG</sub> | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | ns | | f <sub>JTAG</sub> | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | MHz | # **Switching Waveforms** Figure 9. Combinatorial Output Figure 10. Registered Output with Synchronous Clocking ### Note Document Number : 38-03007 Rev. \*G Page 19 of 43 <sup>19.</sup> Only applicable to the 5V devices. Figure 11. Registered Output with Product Term Clocking Input Going Through the Array Figure 12. Registered Output with Product Term Clocking Input Coming From Adjacent Buried Register Figure 13. Latched Output Document Number : 38-03007 Rev. \*G Page 20 of 43 Figure 14. Registered Input Document Number : 38-03007 Rev. \*G Page 21 of 43 Figure 17. Latched Input and Output Document Number : 38-03007 Rev. \*G Page 22 of 43 Figure 19. Asynchronous Preset # **Power Consumption** # Typical 5V Power Consumption CY37032 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5 \text{V, T}_{A} = \text{Room Temperature}$ Document Number: 38-03007 Rev. \*G Page 23 of 43 # **Typical 5V Power Consumption** (continued) **CY37064** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}$ = 5V, $T_A$ = Room Temperature ### CY37128 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}=5V,\,T_A=Room\,Temperature$ Document Number: 38-03007 Rev. \*G Page 24 of 43 # **Typical 5V Power Consumption** (continued) **CY37192** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5 \text{V, T}_{\text{A}} = \text{Room Temperature}$ ### CY37256 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5 \text{V, T}_{\text{A}} = \text{Room Temperature}$ Document Number: 38-03007 Rev. \*G Page 25 of 43 # Typical 3.3V Power Consumption CY37032V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}=3.3V,\,T_A=Room\,Temperature$ ### CY37064V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}=3.3V,\,T_A=Room\ Temperature$ Document Number: 38-03007 Rev. \*G Page 26 of 43 # **Typical 3.3V Power Consumption** (continued) **CY37128V** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}=3.3V,\,T_A=Room\,Temperature$ ### CY37192V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $\rm V_{CC}=3.3V,\,T_A=Room\,Temperature$ Document Number: 38-03007 Rev. \*G Page 27 of 43 # **Typical 3.3V Power Consumption** (continued) **CY37256V** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC}=3.3V,\,T_A=Room\,Temperature$ Document Number: 38-03007 Rev. \*G Page 28 of 43 ## Pin Configurations<sup>[20]</sup> ### 44-Pin TQFP (A44) **Top View** ### 44-Pin PLCC (J67) **Top View** ### Notes Document Number: 38-03007 Rev. \*G Page 29 of 43 <sup>20.</sup> For 3.3V versions (Ultra37000V), $V_{CCO} = V_{CC}$ . 21. This pin is a N/C, but Cypress recommends that you connect it to $V_{CC}$ to ensure future compatibility ### 100-Pin TQFP (A100) **Top View** 10 62 10 61 10 60 10 59 10 58 10 57 10 56 GND 1/0 63 V<sub>CC</sub> √ 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 TDI TCK GND $V_{\text{CCO}}$ 74 I/O 8 I/O <sub>55</sub> 73 I/O <sub>9</sub> I/O<sub>54</sub> 72 I/O<sub>10</sub> I/O<sub>53</sub> 71 I/O<sub>11</sub> I/O<sub>52</sub> 6 70 I/O<sub>51</sub> I/O<sub>12</sub> 69 I/O <sub>50</sub> I/O<sub>13</sub> 8 68 I/O<sub>49</sub> I/O<sub>14</sub> 9 67 I/O<sub>48</sub> I/O<sub>15</sub> 10 66 CLK 3/I4 ${\rm CLK_0/I_0}$ 11 65 GND $V_{\text{CCO}}$ 12 64 NC N/C 13 63 $V_{\text{CCO}}$ GND 14 62 CLK <sub>2</sub>/I<sub>3</sub> CLK<sub>1</sub>/I<sub>1</sub> 15 61 I/O<sub>16</sub> $I/O_{47}$ 16 60 I/O<sub>17</sub> I/O<sub>46</sub> 17 59 I/O<sub>18</sub> I/O <sub>45</sub> 18 58 I/O<sub>19</sub> I/O <sub>44</sub> 19 57 I/O<sub>20</sub> I/O <sub>43</sub> 20 56 I/O<sub>21</sub> I/O 42 21 55 I/O<sub>41</sub> I/O<sub>22</sub> 22 54 I/O<sub>23</sub> I/O 40 23 53 GND $V_{\text{CCO}}$ 24 52 NC NC 25 51 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Document Number : 38-03007 Rev. \*G Page 30 of 43 GND GND VCC [21] 1/O 32 1/O 33 1/O 34 1/O 35 1/O 36 1/O 37 1/O 38 ### 160-Pin TQFP (A160) for CY37128(V) and CY37256(V) Top View Document Number: 38-03007 Rev. \*G Page 31 of 43 ### 160-Pin TQFP (A160) for CY37192(V) Top View Document Number : 38-03007 Rev. \*G Page 32 of 43 ## 256-Ball Fine-Pitch BGA (BB256) Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |---|------------------|------------------|------------------|------------------|------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------------------|------------------|------------------|------------------------|------------------| | A | GN | GN | | I/O <sub>2</sub> | | | 1/0 | GN | | | | | I/O <sub>1</sub> | | GN | GN | | ^ | D | D | I/O <sub>2</sub> | 4 | I/O <sub>2</sub> | $V_{CC}$ | I/O <sub>1</sub> | D | GN<br>D | I/O <sub>1</sub> | $V_{CC}$ | I/O <sub>1</sub> | 72 | I/O <sub>1</sub> | D | D | | В | GN | I/O <sub>2</sub> | I/O <sub>2</sub> | I/O <sub>2</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | GN | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | | | D | 7 | 5 | 3 | 9 | 5 | 0 | D | D | 85 | 81 | 76 | 71 | 66 | 65 | D | | С | I/O <sub>2</sub> | I/O <sub>2</sub> | NC | I/O <sub>2</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>9</sub> | I/O <sub>4</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | NC | I/O <sub>1</sub> | I/O <sub>1</sub> | | | 9 | 8 | | 2 | 8 | 4 | | | 91 | 84 | 80 | 75 | 70 | | 63 | 64 | | D | I/O <sub>3</sub> | I/O <sub>3</sub> | I/O <sub>3</sub> | NC | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>8</sub> | I/O <sub>3</sub> | I/O <sub>1</sub> | | 2 | 1 | 0 | | 7 | 3 | | | 90 | 83 | 79 | 74 | 69 | 60 | 61 | 62 | | Е | I/O <sub>3</sub> | I/O <sub>3</sub> | I/O <sub>3</sub> | 1/02 | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>7</sub> | I/O <sub>2</sub> | I/O <sub>1</sub> | $V_{CC}$ | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | F | 5 | 4 | 3 | 1 | 6<br>TOK | 2 | 1/0 | 1/0 | 89 | 1/0 | 78 | 73<br>TDI | 68 | 57 | 58 | 59 | | Г | V <sub>CC</sub> | I/O <sub>3</sub> | I/O <sub>3</sub> | I/O <sub>3</sub> | TCK | $V_{CC}$ | I/O <sub>6</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | V <sub>CC</sub> | TDI | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub><br>56 | $V_{CC}$ | | G | I/O <sub>4</sub> | I/O <sub>4</sub> | I/O <sub>4</sub> | I/O <sub>4</sub> | V <sub>CC</sub> | I/O <sub>3</sub> | I/O <sub>5</sub> | I/O <sub>0</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | CLK | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | | 3 | 2 | 1 | 0 | v CC | 9 | 1/05 | 1,00 | 87 | 48 | 49 | 3 /I <sub>4</sub> | 50 | 51 | 52 | 53 | | Н | GN | GN | I/O₄ | I/O₄ | CLK | I/O <sub>4</sub> | I/O <sub>4</sub> | GN | GN | I/O <sub>1</sub> | I/O <sub>1</sub> | CLK | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | GN | | | D | D | 7 | 6 | <sub>0</sub> /I <sub>0</sub> | 5 | 4 | D | D | 44 | 45 | <sub>2</sub> /l <sub>3</sub> | 46 | 47 | D | D | | J | GN | GN | I/O <sub>5</sub> | I/O <sub>5</sub> | NC | I/O <sub>4</sub> | I/O <sub>4</sub> | GN | GN | I/O <sub>1</sub> | I/O <sub>1</sub> | l <sub>2</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | GN | | | D | D | 1 | 0 | | 9 | 8 | D | D | 40 | 41 | _ | 42 | 43 | D | D | | К | I/O <sub>5</sub> | I/O <sub>5</sub> | I/O <sub>5</sub> | I/O <sub>5</sub> | CLK | I/O <sub>5</sub> | I/O <sub>5</sub> | I/O <sub>9</sub> | I/O <sub>9</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | $V_{CC}$ | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | | 7 | 6 | 5 | 4 | 1 /l <sub>1</sub> | 3 | 2 | 1 | 6 | 01 | 35 | | 36 | 37 | 38 | 39 | | Г | $V_{CC}$ | I/O <sub>6</sub> | I/O <sub>5</sub> | I/O <sub>5</sub> | TMS | $V_{CC}$ | I/O <sub>8</sub> | I/O <sub>9</sub> | I/O <sub>9</sub> | I/O <sub>1</sub> | $V_{CC}$ | TDO | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | $V_{CC}$ | | | | 0 | 9 | 8 | | | 6 | 2 | 7 | 02 | | | 32 | 33 | 34 | | | М | I/O <sub>6</sub> | I/O <sub>6</sub> | I/O <sub>6</sub> | 1/07 | I/O <sub>7</sub> | I/O <sub>8</sub> | $V_{CC}$ | I/O <sub>9</sub> | I/O <sub>9</sub> | I/O <sub>1</sub> | N | 3 | 2 | 1 | 2 | 7 | 2 | 1/0 | 3 | 8 | 03 | 08 | 12 | 17 | 29 | 30 | 31 | | N | I/O <sub>6</sub> | I/O <sub>6</sub> | I/O <sub>6</sub> | I/O <sub>7</sub> | I/O <sub>7</sub> | I/O <sub>8</sub> | I/O <sub>8</sub> | I/O <sub>9</sub> | I/O <sub>9</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | NC | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | P | I/O <sub>6</sub> | I/O <sub>6</sub> | NC | I/O <sub>7</sub> | 1/07 | I/O <sub>8</sub> | I/O <sub>8</sub> | I/O <sub>9</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | NC | I/O <sub>1</sub> | I/O <sub>1</sub> | | | 8 | 7 | | 4 | 9 | 4 | 8 | ,, Og<br>5 | 00 | 05 | 10 | 14 | 18 | | 24 | 25 | | R | GN | I/O <sub>6</sub> | I/O <sub>7</sub> | I/O <sub>7</sub> | I/O <sub>8</sub> | I/O <sub>8</sub> | I/O <sub>8</sub> | GN | GN | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | | | D | 9 | 0 | 5 | 0 | 5 | 9 | D | D | 06 | 11 | 15 | 19 | 21 | 23 | D | | Т | GN | GN | I/O <sub>7</sub> | I/O <sub>7</sub> | I/O <sub>8</sub> | $V_{CC}$ | I/O <sub>9</sub> | GN | GN | I/O <sub>1</sub> | $V_{CC}$ | I/O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | GN | GN | | | D | D | 1 | 6 | 1 | | 0 | D | D | 07 | | 16 | 20 | 22 | D | D | Document Number : 38-03007 Rev. \*G Page 33 of 43 ### **Ordering Information** ### **5V Ordering Information** | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|----------------|--------------------|-----------------|--------------------------------------------|-----------------| | 32 | 154 | CY37032P44-154AXI | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Industrial | | | 125 | CY37032P44-125AXC | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37032P44-125JXC | J67 | 44-Pin Pb-free Plastic Leaded Chip Carrier | | | 64 | 200 | CY37064P100-200AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | | | 154 | CY37064P44-154AXI | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Industrial | | | 125 | CY37064P44-125AXC | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37064P44-125JXC | J67 | 44-Pin Pb-free Plastic Leaded Chip Carrier | | | | | CY37064P100-125AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | | | | | CY37064P44-125AXI | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Industrial | | | | CY37064P100-125AXI | A100 | 100-Pin Pb-free Thin Quad Flat Pack | | | 128 | 167 | CY37128P160-167AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | 125 | CY37128P100-125AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37128P160-125AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | | | CY37128P100-125AXI | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Industrial | | | | CY37128P160-125AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | | 100 | CY37128P100-100AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37128P160-100AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | 192 | 125 | CY37192P160-125AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | 83 | CY37192P160-83AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37192P160-83AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Industrial | Document Number : 38-03007 Rev. \*G Page 34 of 43 # **5V Ordering Information** (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|--------------------|-----------------|-------------------------------------|--------------------| | 256 | 125 | CY37256P160-125AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37256P160-125AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Industrial | | | 83 | CY37256P160-83AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37256P160-83AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Industrial | # 3.3V Ordering Information | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|----------------|---------------------|-----------------|-------------------------------------|-----------------| | 32 | 143 | CY37032VP44-143AXC | A44 | 44-Pin Pb-free Thin Quad Flat Pack | Commercial | | | 100 | CY37032VP44-100AXC | A44 | 44-Pin Pb-free Thin Quad Flat Pack | | | 64 | 143 | CY37064VP44-143AXC | A44 | 44-Pin Pb-free Thin Quad Flatpack | Commercial | | | | CY37064VP100-143AXC | A100 | 100-Pin Pb-free Thin Quad Flatpack | | | | 100 | CY37064VP44-100AXC | A44 | 44-Pin Pb-free Thin Quad Flatpack | Commercial | | | | CY37064VP100-100AXC | A100 | 100-Pin Pb-free Thin Quad Flatpack | | | | | CY37064VP100-100AXI | A100 | 100-Pin Pb-free Thin Quad Flatpack | Industrial | | 128 | 125 | CY37128VP100-125AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37128VP160-125AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | | | CY37128VP160-125AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Industrial | | | 83 | CY37128VP100-83AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37128VP160-83AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | | | CY37128VP100-83AXI | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Industrial | | | | CY37128VP160-83AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | 192 | 100 | CY37192VP160-100AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | 66 | CY37192VP160-66AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | | | 256 | 100 | CY37256VP160-100AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37256VP160-100AXI | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Industrial | | | 66 | CY37256VP160-66AXC | A160 | 160-Pin Pb-free Thin Quad Flat Pack | Commercial | | | | CY37256VP256-66BBC | BB256 | 256-Ball Fine-Pitch Ball Grid Array | | | | | CY37256VP256-66BBI | BB256 | 256-Ball Fine-Pitch Ball Grid Array | Industrial | ### **Addendum** ## 3.3V Operating Range CY37064VP100-143AXC, CY37064VP44-143AXC | Range | Ambient Temperature <sup>[2]</sup> | Junction Temperature | V <sub>CC</sub> | |------------|------------------------------------|----------------------|-----------------| | Commercial | 0°C to +70°C | 0°C to +90°C | 3.3V ± 0.16V | Document Number : 38-03007 Rev. \*G Page 35 of 43 ### **Package Diagrams** ### Figure 21. 44-Pin Pb-free Thin Plastic Quad Flat Pack A44 44 Lead Thin Plastic Quad Flatpack 10 X 10 X 1.4mm Figure 22. 44-Pin Pb-free Plastic Leaded Chip Carrier J67 Document Number: 38-03007 Rev. \*G Page 36 of 43 Figure 23. 100-Pin Pb-free Thin Plastic Quad Flat Pack (TQFP) A100 100 Lead Thin Plastic Quad Flatpack 14 X 14 X 1.4mm - A100 Document Number : 38-03007 Rev. \*G Page 37 of 43 ### Figure 24. 160-Pin Pb-free Thin Plastic Quad Flat Pack (24 x 24 x 1.4 mm) (TQFP) A160 160 Lead Thin Plastic Quad Flatpack 24 X 24 X 1.4mm - A160 Document Number : 38-03007 Rev. \*G Page 38 of 43 Figure 25. 256-Ball FBGA (17 x 17 mm) BB256 REFERENCE JEDEC MO-192 PACKAGE WEIGHT - 0.95gr 51-85108 \*H Document Number: 38-03007 Rev. \*G Page 39 of 43 # **Document History Page** | Docu | Document Title: Ultra37000 CPLD Family 5V and 3.3V ISR™ High Performance CPLDs Document Number: 38-03007 | | | | | | | | |------|-----------------------------------------------------------------------------------------------------------|--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of Change | Description of Change | | | | | | ** | 106272 | 04/18/01 | SZV | Change from Spec number: 38-00475 to 38-03007 | | | | | | *A | 124942 | 03/21/03 | OOR | Updated 3.3V V <sub>CC</sub> requirements for –144 speeds<br>Added an Addendum | | | | | | *B | 126262 | 05/09/03 | TEH | Changed pinout for CY37128V BB100 package | | | | | | *C | 128125 | 07/16/03 | НОМ | Obsoleted following 3.3V PLCC packaged devices: CY37032VP44-143JC CY37032VP44-100JC CY37064VP44-143JC CY37064VP84-143JC CY37064VP44-100JC CY37064VP44-100JC CY37064VP84-100JI CY37064VP84-100JI CY37064VP84-125JC CY37128VP84-83JC CY37128VP84-83JI | | | | | | *D | 282709 | 11/08/04 | YDT | Changed package diagrams and labels for consistency Added Pb-free logo on first page, and a note in Features Added Pb-free package diagram labels Added Pb-free Parts to Ordering Information CY37032P44-200AXC, CY37032P44-200JXC, CY37032P44-154AXI, CY37032P44-154JXI, CY37032P44-125AXC, CY37032P44-125JXC, CY37064P44-200AXC, CY37064P44-200JXC, CY37064P100-200AXC, CY37064P44-154JXI, CY37064P44-154JXI, CY37064P44-125AXC, CY37064P44-125JXC, CY37064P41-154JXI, CY37064P44-125AXC, CY37064P400-125AXI, CY37128P84-167JXC, CY37128P100-167AXC, CY37128P160-167AXC, CY37128P84-125JXC, CY37128P100-125AXC, CY37128P160-125AXI, CY37128P84-125JXI, CY37128P100-125AXI, CY37128P160-125AXI, CY37128P84-100JXC, CY37128P100-100AXC, CY37128P160-125AXC, CY37128P100-100AXI, CY37192P160-154AXC, CY37192P160-125AXC, CY37192P160-125AXI, CY37192P160-83AXC, CY37192P160-83AXI, CY37256P160-125AXC, CY37256P160-125AXC, CY37032VP44-143AXC, CY37032VP44-100AXC, CY37032VP44-100AXI, CY37032VP44-100JXI, CY37064VP100-100AXC, CY37064VP100-143AXC, CY37064VP44-100AXC, CY37064VP100-125AXC, CY37128VP160-125AXC, CY37128VP160-125AXI, CY37128VP100-83AXC, CY37128VP160-83AXC, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37128VP160-83AXC, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37129VP160-100AXI, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37129VP160-100AXI, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37129VP160-100AXI, CY37128VP100-66AXC, CY37128VP160-83AXI, CY37256VP160-100AXI, CY37256VP160-66AXC | | | | | | *E | 321635 | 03/14/05 | PCX | Added Package Diagram BG292 Updated all PBGA package type information (BG292 & BG388) | | | | | Document Number: 38-03007 Rev. \*G Page 40 of 43 Document Number : 38-03007 Rev. \*G Page 41 of 43 | | | Date | Change | Description of Change | |----|---------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | CY37256P160-83AI, CY37256P208-83NI, CY37256P256-83BGI, CY37384P256-83BCC, CY37384P256-83BCC, CY37384P256-83BC, CY37384P256-83BC, CY37384P256-83BC, CY37384P256-83BC, CY37512P208-125NC, CY37512P256-125BGC, CY37512P208-100NL, CY37512P256-100BGI, CY37512P256-100BGI, CY37512P255-100BGI, CY37512P208-100NI, CY37512P256-100BGI, CY37512P256-83BGC, CY37512P208-100NI, CY37512P208-83NC, CY37512P256-83BGC, CY37512P352-83BGC, CY37512P208-83NI, CY37512P256-83BGI, CY37512P352-83BGC, CY37512P256-83BGI, CY37512P352-83BGI, 5962-9952501QZC. N. Updated the 3.3V Ordering Information: Removed the following obsolete part numbers: CY37032VP44-103AC, CY37032VP48-100BAC, CY37032VP44-100AC, CY37032VP48-100BAC, CY37032VP44-100AI, CY37032VP44-100AXI, CY37032VP48-100BAC, CY37032VP44-100AI, CY37032VP44-100AI, CY37032VP44-100AI, CY37032VP44-100AI, CY37032VP44-100AI, CY37032VP44-100AI, CY37064VP100-143BC, CY37064VP4100-143BC, CY37064VP4100-143BC, CY37064VP410-100AC, CY37064VP410-100BC, CY37064VP41-100AI, CY37064VP100-100AC, CY37064VP41-100AI, CY37064VP100-100AI, S962-9952001QYA, CY37128VP100-125AC, CY37128VP100-125BBC, CY37128VP100-125AC, CY37128VP100-83AC, CY37128VP100-83AC, CY37128VP100-83AC, CY37128VP100-83AC, CY37128VP100-83AC, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AI, CY37128VP100-83AC, CY37128VP100-83AI, CY37128VP30-86BI, CY37128VP30-86BI, CY37256VP208-86BI, CY37256VP208-86BI, CY37256VP208-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28-86BI, CY37564P28- | | *G | 2896152 | 03/19/2010 | AAE | obsoleted. Removed inactive parts from Ordering Information. Updated Table of Contents. | Document Number : 38-03007 Rev. \*G Page 42 of 43 ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2001-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-03007 Rev. \*G Revised March 19, 2010 Page 43 of 43 ViewDraw and SpeedWave are trademarks of ViewLogic. Windows is a registered trademark of Microsoft Corporation. Warp is a registered trademark, and In-System Reprogrammable, ISR, Warp Professional, Warp Enterprise, and Ultra37000 are trademarks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. Downloaded from Arrow.com.