# 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **ABSOLUTE MAXIMUM RATINGS** | IN, EN1, EN2, TERM to PGND | -0.3V to +42V | LX_ to PGND0.3V to +42V | |------------------------------|------------------|------------------------------------------------| | CS1, CS2, OUT1, OUT2 to AGND | -0.3V to +11V | PGND_ to AGND0.3V to +0.3V | | CS1 to OUT1 | -0.2V to +0.2V | PGOOD1, PGOOD2 to AGND0.3V to +6.0V | | CS2 to OUT2 | -0.2V to +0.2V | Continuous Power Dissipation ( $T_A = +70$ °C) | | BIAS, FSYNC, FOSC to AGND | -0.3V to +6.0V | TQFN (derate 28.6mW/°C above +70°C)2285.7mW | | COMP1, COMP2 to AGND | -0.3V to +6.0V | Operating Temperature Range40°C to +125°C | | FB1, FB2, EXTVCC to AGND | -0.3V to +6.0V | Junction Temperature Range+150°C | | DL_ to PGND | -0.3V to +6.0V | Storage Temperature Range65°C to +150°C | | BST_, to LX | 0.3V to + 6.0V | Lead Temperature (soldering, 10s)+300°C | | DH_ to LX | 0.3V to + 6.0V | Soldering Temperature (reflow)+260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **PACKAGE THERMAL CHARACTERISTICS (Note 1)** **TQFN** Junction-to-Ambient Thermal Resistance (θ<sub>J</sub>C)...........3°C/W Junction-to-Case Thermal Resistance (θ<sub>J</sub>C).............3°C/W **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 14V, V_{BIAS} = 5V, C_{BIAS} = 6.8 \mu F, T_A = T_J = -40 ^{\circ}C$ to +125 $^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25 ^{\circ}C$ under normal conditions, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|---------------------------------------|--| | SYNCHRONOUS STEP-DOWN DC-DC CONTROLLERS | | | | | | | | | Supply Voltage Denge | | Normal operation | 3.5 | | 36 | V | | | Supply Voltage Range | V <sub>IN</sub> | t < 1s | | | 42 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | Output Overvaltage Threshold | | FB rising (Note 3) | +10 | +15 | +20 | % | | | Output Overvoltage Threshold | | FB falling | +5 | +10 | +15 | 76 | | | | | $V_{EN1} = V_{EN2} = 0V, T_A = +25^{\circ}C$ | | 8 | 20 | | | | | | $V_{EN1} = V_{EN2} = 0V, T_A = +125^{\circ}C$ | | 20 | | | | | Supply Current | I <sub>IN</sub> | V <sub>EN1</sub> = 5V, V <sub>OUT1</sub> = 5V, V <sub>EN2</sub> = 0V;<br>V <sub>EXTVCC</sub> = 5V, no switching | | 30 | 40 | μA | | | | | $V_{EN2}$ = 5V, $V_{OUT2}$ = 3.3V; $V_{EN1}$ = 0V, $V_{EXTVCC}$ = 3.3V, no switching | | 20 | 30 | μΛ | | | | | $V_{\text{EN1}} = V_{\text{EN2}} = 5V$ , $V_{\text{OUT1}} = 5V$ , $V_{\text{OUT2}} = 3.3V$ , $EXTVCC = 3.3V$ , no switching | | 25 | 40 | | | | Dual d Final Outant Vallage | | V <sub>FB1</sub> = V <sub>BIAS</sub> , PWM mode | 4.95 | 5 | 5.05 | \ / | | | Buck 1 Fixed Output Voltage | V <sub>OUT1</sub> | V <sub>FB1</sub> = V <sub>BIAS</sub> , skip mode | 4.95 | 5 | 5.075 | V | | | | .,, | V <sub>FB2</sub> = V <sub>BIAS</sub> , PWM mode | 3.234 | 3.3 | 3.366 | | | | Buck 2 Fixed Output Voltage | V <sub>OUT2</sub> | V <sub>FB2</sub> = V <sub>BIAS</sub> , skip mode | 3.234 | 3.3 | 3.4 | V | | | Output Voltage Adjustable<br>Range | | Buck 1, buck 2 | 1 | | 10 | V | | # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 14V, V_{BIAS} = 5V, C_{BIAS} = 6.8\mu F, T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ under normal conditions, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|-----------------------|------------------------------------------------------------------|------|--------------------|------|------| | Regulated Feedback Voltage | V <sub>FB1,2</sub> | | 0.99 | 1.0 | 1.01 | V | | Feedback Leakage Current | I <sub>FB1,2</sub> | $T_A = +25^{\circ}C$ | | 0.01 | 1 | μΑ | | Feedback Line Regulation Error | | $V_{IN} = 3.5V \text{ to } 36V, V_{FB} = 1V$ | | 0.001 | | %/V | | Transconductance (from FB_ to COMP_) | 9 <sub>m</sub> | V <sub>FB</sub> = 1V, V <sub>BIAS</sub> = 5V | | 1200 | 2400 | μS | | | | MAX16932: DL_ low to DH_ high | | 35 | | | | D 1.T | | MAX16932: DH_ low to DL_ high | | 60 | | | | Dead Time | | MAX16933: DL_ low to DH_ high | | 60 | | ns | | | | MAX16933: DH_ low to DL_ high | | 100 | | | | Maximum Duty Cycle | | Buck 1, buck 2 | 95 | 98.5 | | % | | Minimum On-Time | ton(MIN) | Buck 1, buck 2 | | 50 | | ns | | | | MAX16932 | 1 | | 2.2 | | | PWM Switching Frequency | f <sub>SW</sub> | MAX16933 | 0.2 | | 1 | MHz | | Buck 2 Switching Frequency | | MAX16932ATIT/V+,<br>MAX16932ATIU/V+ only | | 1/2f <sub>SW</sub> | | MHz | | | | MAX16932: $R_{FOSC}$ = 13.7kΩ,<br>$V_{BIAS}$ = 5V | 1.98 | 2.2 | 2.42 | MHz | | Switching Frequency Accuracy | | MAX16933: $R_{FOSC} = 80.6$ kΩ,<br>$V_{BIAS} = 5$ V | 360 | 400 | 440 | kHz | | Spread-Spectrum Range | | Spread spectrum enabled | | ±6 | | % | | FSYNC INPUT | | | | | | | | FSYNC Frequency Range | | MAX16932: Minimum sync pulse of 100ns | 1.2 | | 2.4 | MHz | | Torrio Troquoney Hange | | MAX16933: Minimum sync pulse of 400ns | 240 | | 1200 | kHz | | FSYNC Switching Thresholds | | High threshold | 1.5 | | | V | | | | Low threshold | | | 0.6 | | | CS Current-Limit Voltage<br>Threshold | V <sub>LIMIT1,2</sub> | $V_{CS} - V_{OUT}$ , $V_{BIAS} = 5V$ , $V_{OUT} \ge 2.5V$ | 64 | 80 | 96 | mV | | Skip Mode Threshold | | | | 15 | | mV | | Soft-Start Ramp Time | | Buck 1 and buck 2, fixed soft-start time regardless of frequency | 2 | 6 | 10 | ms | | Phase Shift Between Buck1 and Buck 2 | | | | 180 | | 0 | | LX1, LX2 Leakage Current | | $V_{IN} = 6V, V_{LX} = V_{IN}, T_A = +25^{\circ}C$ | | 0.01 | | μΑ | | DH1, DH2 Pullup Resistance | | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = -100mA | | 10 | 20 | Ω | | DH1, DH2 Pulldown Resistance | | $V_{BIAS} = 5V, I_{DH} = +100mA$ | | 2 | 4 | Ω | | DL1, DL2 Pullup Resistance | | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = -100mA | | 4 | 8 | Ω | | DL1, DL2 Pulldown Resistance | | $V_{BIAS} = 5V$ , $I_{DL} = +100$ mA | | 1.5 | 3 | Ω | ## 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 14V, V_{BIAS} = 5V, C_{BIAS} = 6.8\mu F, T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ under normal conditions, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------------------------|------------------------|----------------------------------------------------|------|------|------|--------|--| | DOOD1 DOOD2 Threshold | P <sub>GOOD</sub> _H | % of V <sub>OUT</sub> , rising | 85 | 90 | 95 | - % | | | PGOOD1, PGOOD2 Threshold | P <sub>GOOD_F</sub> | % of V <sub>OUT</sub> _, falling | 80 | 85 | 90 | 76 | | | PGOOD1, PGOOD2 Leakage<br>Current | | V <sub>PGOOD1,2</sub> = 5V, T <sub>A</sub> = +25°C | | 0.01 | 1 | μA | | | PGOOD1, PGOOD2 Startup<br>Delay Time | | Buck 1 and buck 2 after soft-start is complete | | 64 | | Cycles | | | PGOOD1, PGOOD2 Debounce<br>Time | | Fault detection | 8 | 20 | 50 | μs | | | INTERNAL LDO: BIAS | | | | | | | | | Internal BIAS Voltage | | V <sub>IN</sub> > 6V | 4.75 | 5 | 5.25 | V | | | BIAS UVLO Threshold | | V <sub>BIAS</sub> rising | | 3.1 | 3.4 | V | | | BIAS OVEO Threshold | | V <sub>BIAS</sub> falling | 2.7 | 2.9 | | V | | | Hysteresis | | | | 0.2 | | V | | | External V <sub>CC</sub> | V <sub>TH,EXTVCC</sub> | EXTVCC rising, HYST = 110mV | | 3.0 | 3.2 | V | | | THERMAL OVERLOAD | | | | | | | | | Thermal Shutdown Temperature | | (Note 4) | | +170 | | °C | | | Thermal Shutdown Hysteresis | | (Note 4) | | 20 | | °C | | | EN LOGIC INPUT | | | | | | | | | High Threshold | | | 1.8 | | | V | | | Low Threshold | | | | | 0.8 | V | | | Input Current | | $T_A = +25^{\circ}C$ | | | 1 | μΑ | | - **Note 2:** Limits are 100% production tested at $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Typical values are at $T_A = +25$ °C. - Note 3: Overvoltage protection is detected at the FB1/FB2 pins. If the feedback voltage reaches overvoltage threshold of FB1/FB2 + 15% (typ), the corresponding controller stops switching. The controllers resume switching once the output drops below FB1/FB2 + 10% (typ). - Note 4: Guaranteed by design; not production tested. ## MAX16932/MAX16933 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Typical Operating Characteristics** $(T_A = +25^{\circ}C, unless otherwise noted.)$ ## NO LOAD STARTUP SEQUENCE ## QUIESCIENT CURRENT vs. TEMPERATURE ### **BUCK1 EFFICIENCY** ## FULL LOAD STARTUP SEQUENCE ## QUIESCIENT CURRENT ### **BUCK2 EFFICIENCY** # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Typical Operating Characteristics (continued)** $(T_A = +25^{\circ}C, unless otherwise noted.)$ # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Typical Operating Characteristics (continued)** $(T_A = +25^{\circ}C, unless otherwise noted.)$ # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Typical Operating Characteristics (continued)** $(T_A = +25^{\circ}C, unless otherwise noted.)$ # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Pin Configuration** ## **Pin Description** | PIN | NAME | DESCRIPTION | |-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LX1 | Inductor Connection for Buck 1. Connect LX1 to the switched side of the inductor. LX1 serves as the lower supply rail for the DH1 high-side gate drive. | | 2 | DL1 | Low-Side Gate Drive Output for Buck 1. DL1 output voltage swings from V <sub>PGND1</sub> to V <sub>BIAS</sub> . | | 3 | PGND1 | Power Ground for Buck 1 | | 4 | CS1 | Positive Current-Sense Input for Buck 1. Connect CS1 to the positive terminal of the current-sense resistor. See the <i>Current Limiting and Current-Sense Inputs</i> and <i>Current-Sense Measurement</i> sections. | | 5 | OUT1 | Output Sense and Negative Current-Sense Input for Buck 1. When using the internal preset 5V feedback divider (FB1 = BIAS), the buck uses OUT1 to sense the output voltage. Connect OUT1 to the negative terminal of the current-sense resistor. See the <i>Current Limiting and Current-Sense Inputs</i> and <i>Current-Sense Measurement</i> sections. | | 6 | FB1 | Feedback Input for Buck 1. Connect FB1 to BIAS for the 5V fixed output or to a resistive divider between OUT1 and GND to adjust the output voltage between 1V and 10V. In adjustable mode, FB1 regulates to 1V (typ). See the Setting the Output Voltage in Buck Converters section. | | 7 | COMP1 | Buck 1 Error-Amplifier Output. Connect an RC network to COMP1 to compensate buck 1. | | 8 | BIAS | 5V Internal Linear Regulator Output. Bypass BIAS to GND with a low-ESR ceramic capacitor of 6.8μF minimum value. BIAS provides the power to the internal circuitry and external loads. See the <i>Fixed 5V Linear Regulator (BIAS)</i> section. | | 9 | AGND | Signal Ground for IC | # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Pin Description (continued)** | PIN | NAME | DESCRIPTION | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | EXTVCC | 3.1V to 5.2V Input to the Switchover Comparator | | 11 | IN | Supply Input. Bypass IN with sufficient capacitance to supply the two out-of-phase buck converters. | | 12 | PGOOD1 | Open-Drain Power-Good Output for Buck 1. PGOOD1 is low if OUT1 is more than 15% (typ) below the normal regulation point. PGOOD1 asserts low during soft-start and in shutdown. PGOOD1 becomes high impedance when OUT1 is in regulation. To obtain a logic signal, pullup PGOOD1 with an external resistor connected to a positive voltage lower than 5.5V. Place a minimum of $100\Omega$ (RPGOOD1) in series with PGOOD1. See the <i>Voltage Monitoring</i> section for details. | | 13 | PGOOD2 | Open-Drain Power-Good Output for Buck 2. PGOOD2 is low if OUT2 is more than 15% (typ) below the normal regulation point. PGOOD2 asserts low during soft-start and in shutdown. PGOOD2 becomes high impedance when OUT2 is in regulation. To obtain a logic signal, pullup PGOOD2 with an external resistor connected to a positive voltage lower than 5.5V. | | 14 | FSYNC | External Clock Synchronization Input. Synchronization to the controller operating frequency ratio is 1. Keep f <sub>SYNC</sub> a minimum of 10% greater than the maximum internal switching frequency for stable operation. See the <i>Switching Frequency/External Synchronization</i> section. | | 15 | FOSC | Frequency Setting Input. Connect a resistor from FOSC to AGND to set the switching frequency of the DC-DC converters. | | 16 | COMP2 | Buck 2 Error Amplifier Output. Connect an RC network to COMP2 to compensate buck 2. | | 17 | FB2 | Feedback Input for Buck 2. Connect FB2 to BIAS for the 3.3V fixed output or to a resistive divider between OUT2 and GND to adjust the output voltage between 1V and 10V. In adjustable mode, FB2 regulates to 1V (typ). See the Setting the Output Voltage in Buck Converters section. | | 18 | OUT2 | Output Sense and Negative Current-Sense Input for Buck 2. When using the internal preset 3.3V feedback-divider (FB2 = BIAS), the buck uses OUT2 to sense the output voltage. Connect OUT2 to the negative terminal of the current-sense resistor. See the <i>Current Limiting and Current-Sense Inputs</i> and <i>Current-Sense Measurement</i> sections. | | 19 | CS2 | Positive Current-Sense Input for Buck 2. Connect CS2 to the positive terminal of the current-sense resistor. See the <i>Current Limiting and Current-Sense Inputs</i> and <i>Current-Sense Measurement</i> sections. | | 20 | PGND2 | Power Ground for Buck 2 | | 21 | DL2 | Low-Side Gate Drive Output for Buck 2. DL2 output voltage swings from V <sub>PGND2</sub> to V <sub>BIAS</sub> . | | 22 | LX2 | Inductor Connection for Buck 2. Connect LX2 to the switched side of the inductor. LX2 serves as the lower supply rail for the DH2 high-side gate drive. | | 23 | DH2 | High-Side Gate Drive Output for Buck 2. DH2 output voltage swings from V <sub>LX2</sub> to V <sub>BST2</sub> . | | 24 | BST2 | Boost Capacitor Connection for High-Side Gate Voltage of Buck 2. Connect a high-voltage diode between BIAS and BST2. Connect a ceramic capacitor between BST2 and LX2. See the <i>High-Side Gate-Driver Supply (BST_)</i> section. | | 25 | EN2 | High-Voltage Tolerant, Active-High Digital Enable Input for Buck 2. Driving EN2 high enables buck 2. | | 26 | EN1 | High-Voltage Tolerant, Active-High Digital Enable Input for Buck 1. Driving EN1 high enables buck 1. | ## 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## Pin Description (continued) | PIN | NAME | DESCRIPTION | | | | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 27 | BST1 | Boost Capacitor Connection for High-Side Gate Voltage of Buck 1. Connect a high-voltage diode between BIAS and BST1. Connect a ceramic capacitor between BST1 and LX1. See the <i>High-Side Gate-Driver Supply (BST_)</i> section. | | | | | 28 | DH1 | High-Side Gate-Drive Output for Buck 1. DH1 output voltage swings from V <sub>LX1</sub> to V <sub>BST1</sub> . | | | | | _ | EP | Exposed Pad. Connect the exposed pad to ground. Connecting the exposed pad to ground does not remove the requirement for proper ground connections to PGND1, PGND2, and AGND. The exposed pad is attached with epoxy to the substrate of the die, making it an excellent path to remove heat from the IC. | | | | ## **Detailed Description** The MAX16932/MAX16933 are automotive-rated dualoutput switching power supplies. These devices integrate two synchronous step-down controllers and can provide two independent controlled power rails as follows: - A buck controller with a fixed 5V output voltage or an adjustable 1V to 10V output voltage. - A buck controller with a fixed 3.3V output voltage or an adjustable 1V to 10V output voltage. The two buck controllers can each provide up to 10A output current and are independently controllable. EN1 and EN2 enable the respective buck controllers. Connect EN1 and EN2 directly to $V_{BAT}$ , or to power-supply sequencing logic. In skip mode, with no load and only buck 2 active, the total supply current is reduced to $20\mu A$ (typ). When both controllers are disabled, the total current drawn is further reduced to $8\mu A$ (typ). ### Fixed 5V Linear Regulator (BIAS) The internal circuitry of the MAX16932/MAX16933 requires a 5V bias supply. An internal 5V linear regulator (BIAS) generates this bias supply. Bypass BIAS with a 6.8µF or greater ceramic capacitor to guarantee stability under the full-load condition. The internal linear regulator can source up to 100mA (150mA under EXTVCC switchover, see the *EXTVCC Switchover* section). Use the following equation to estimate the internal current requirements for the MAX16932/MAX16933: $$I_{BIAS} = I_{CC} + f_{SW}(Q_{G\_DH1} + Q_{G\_DL1} + Q_{G\_DH2} + Q_{G\_DL2}) = 10$$ mA to 50mA (typ) where $I_{CC}$ is the internal supply current, 5mA (typ), $f_{SW}$ is the switching frequency, and $Q_{G_-}$ is the MOSFET's total gate charge (specification limits at $V_{GS} = 5V$ ). To minimize the internal power dissipation, bypass BIAS to an external 5V rail. ### **EXTVCC Switchover** The internal linear regulator can be bypassed by connecting an external supply (3V to 5.2V) or the output of one of the buck converters to EXTVCC. BIAS internally switches to EXTVCC and the internal linear regulator turns off. This configuration has several advantages: - It reduces the internal power dissipation of the MAX16932/MAX16933. - The low-load efficiency improves as the internal supply current gets scaled down proportionally to the duty cycle. If $V_{EXTVCC}$ drops below $V_{TH,EXTVCC} = 3V$ (min), the internal regulator enables and switches back to BIAS. ### **Undervoltage Lockout (UVLO)** The BIAS input undervoltage lockout (UVLO) circuitry inhibits switching if the 5V bias supply (BIAS) is below its 2.9V (typ) UVLO falling threshold. Once the 5V bias supply (BIAS) rises above its UVLO rising threshold and EN1 and EN2 enable the buck controllers, the controllers start switching and the output voltages begin to ramp up using soft-start. # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current #### **Buck Controllers** The MAX16932/MAX16933 provide two buck controllers with synchronous rectification. The step-down controllers use a PWM, current-mode control scheme. External logic-level MOSFETs allow for optimized load-current design. Fixed-frequency operation with optimal interleaving minimizes input ripple current from the minimum to the maximum input voltages. Output-current sensing provides an accurate current limit with a sense resistor or power dissipation can be reduced using lossless current sensing across the inductor. #### Soft-Start Once a buck converter is enabled by driving the corresponding EN\_ high, the soft-start circuitry gradually ramps up the reference voltage during soft-start time (tsstart = 6ms (typ)) to reduce the input surge currents during startup. Before the device can begin the soft-start, the following conditions must be met: - 1) V<sub>BIAS</sub> exceeds the 3.4V (max) undervoltage lockout threshold. - 2) V<sub>EN</sub> is logic-high. ## Switching Frequency/External Synchronization The MAX16932 provides an internal oscillator adjustable from 1MHz to 2.2MHz. The MAX16933 provides an internal oscillator adjustable from 200kHz to 1MHz. High-frequency operation optimizes the application for the smallest component size, trading off efficiency to higher switching losses. Low-frequency operation offers the best overall efficiency at the expense of component size and board space. To set the switching frequency, connect a resistor R<sub>FOSC</sub> from FOSC to AGND. See TOC8 and TOC9 (Switching Frequency vs. R<sub>FOSC</sub>) in the *Typical Operating Characteristics* to determine the relationship between switching frequency and R<sub>FOSC</sub>. Buck 1 is synchronized with the internal clock-signal rising edge, while buck 2 is synchronized with the clock-signal falling edge. The devices can be synchronized to an external clock by connecting the external clock signal to FSYNC. A rising edge on FSYNC resets the internal clock. Keep the FSYNC frequency between 110% and 150% of the internal frequency. The FSYNC signal should have a 50% duty cycle. ### Light-Load Efficiency Skip Mode (VFSYNC = 0V) Drive FSYNC low to enable skip mode. In skip mode, the devices stop switching until the FB voltage drops below the reference voltage. Once the FB voltage has dropped below the reference voltage, the devices begin switching until the inductor current reaches 20% (skip threshold) of the maximum current defined by the inductor DCR or output shunt resistor. ### Forced-PWM Mode (V<sub>FSYNC</sub> = High) Driving FSYNC high prevents the devices from entering skip mode by disabling the zero-crossing detection of the inductor current. This forces the low-side gate-driver waveform to constantly be the complement of the high-side gate-drive waveform, so the inductor current reverses at light loads and discharges the output capacitor. The benefit of forced PWM mode is to keep the switching frequency constant under all load conditions. However, forced-frequency operation diverts a considerable amount of the output current to PGND, reducing the efficiency under light-load conditions. Forced-PWM mode is useful for improving load-transient response and eliminating unknown frequency harmonics that may interfere with AM radio bands. ### **Spread Spectrum** The MAX16932ATIS, MAX16932ATIU, and MAX16933ATIS feature enhanced EMI performance. They perform ±6% dithering of the switching frequency to reduce peak emission noise at the clock frequency and its harmonics, making it easier to meet stringent emission limits. When using an external clock source (i.e., driving the FSYNC input with an external clock), spread spectrum is disabled. ### **Buck 2 Switching Frequency** For the MAX16932ATIT and MAX16932ATIU, the switching frequency of buck 2 is set to 1/2 of f<sub>SW</sub> (buck 1 switching frequency). When using these devices, the external components of buck 2 should be sized to account for the reduced switching frequency (see the <u>Design Procedure</u> section). ## 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **MOSFET Gate Drivers (DH\_ and DL\_)** The DH\_ high-side n-channel MOSFET drivers are powered from capacitors at BST\_ while the low-side drivers (DL\_) are powered by the 5V linear regulator (BIAS). On each channel, a shoot-through protection circuit monitors the gate-to-source voltage of the external MOSFETs to prevent a MOSFET from turning on until the complementary switch is fully off. There must be a low-resistance, low-inductance path from the DL\_ and DH\_ drivers to the MOSFET gates for the protection circuits to work properly. Follow the instructions listed to provide the necessary low-resistance and low-inductance path: • Use very short, wide traces (50 mils to 100 mils wide if the MOSFET is 1in from the driver). It may be necessary to decrease the slew rate for the gate drivers to reduce switching noise or to compensate for low-gate charge capacitors. For the low-side drivers, use gate capacitors in the range of 1nF to 5nF from DL\_ to GND. For the high-side drivers, connect a small $5\Omega$ to $10\Omega$ resistor between BST\_ and the bootstrap capacitor. **Note:** Gate drivers must be protected during shutdown, at the absence of the supply voltage ( $V_{BIAS} = 0V$ ) when the gate is pulled high either capacitively or by the leakage path on the PCB. Therefore, external gate pulldown resistors are needed, to prevent making a direct path from $V_{BAT}$ to GND. ### **High-Side Gate-Driver Supply (BST\_)** The high-side MOSFET is turned on by closing an internal switch between BST\_ and DH\_ and transferring the bootstrap capacitor's (at BST\_) charge to the gate of the high-side MOSFET. This charge refreshes when the high-side MOSFET turns off and the LX\_ voltage drops down to ground potential, taking the negative terminal of the capacitor to the same potential. At this time the bootstrap diode recharges the positive terminal of the bootstrap capacitor. The selected n-channel high-side MOSFET determines the appropriate boost capacitance values (C<sub>BST</sub> in the *Typical Operating Circuit*) according to the following equation: $$C_{BST_{-}} = \frac{Q_{G}}{\Delta V_{BST}}$$ where $Q_G$ is the total gate charge of the high-side MOSFET and $\Delta V_{BST}$ is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose $\Delta V_{BST}$ such that the available gate-drive voltage is not significantly degraded (e.g., $\Delta V_{BST}$ = 100mV to 300mV) when determining $C_{BST}$ . The boost capacitor should be a low-ESR ceramic capacitor. A minimum value of 100nF works in most cases. ### Current Limiting and Current-Sense Inputs (OUT\_ and CS\_) The current-limit circuit uses differential current-sense inputs (OUT\_ and CS\_) to limit the peak inductor current. If the magnitude of the current-sense signal exceeds the current-limit threshold ( $V_{LIMIT1,2} = 80$ mV (typ)), the PWM controller turns off the high-side MOSFET. The actual maximum load current is less than the peak current-limit threshold by an amount equal to half of the inductor ripple current. Therefore, the maximum load capability is a function of the current-sense resistance, inductor value, switching frequency, and duty cycle ( $V_{OUT}$ / $V_{IN}$ ). For the most accurate current sensing, use a current-sense shunt resistor ( $R_{SH}$ ) between the inductor and the output capacitor. Connect CS\_ to the inductor side of $R_{SH}$ and OUT\_ to the capacitor side. Dimension $R_{SH}$ such that the maximum inductor current ( $I_{L,MAX} = I_{LOAD,MAX} + 1/2 I_{RIPPLE,PP}$ ) induces a voltage of $V_{LIMIT1,2}$ across $R_{SH}$ including all tolerances. For higher efficiency, the current can also be measured directly across the inductor. This method could cause up to 30% error over the entire temperature range and requires a filter network in the current-sense circuit. See the *Current-Sense Measurement* section. ### **Voltage Monitoring (PGOOD\_)** The MAX16932/MAX16933 include several power monitoring signals to facilitate power-supply sequencing and supervision. PGOOD\_ can be used to enable circuits that are supplied by the corresponding voltage rail, or to turn on subsequent supplies. Each PGOOD\_ goes high (high impedance) when the corresponding regulator output voltage is in regulation. Each PGOOD\_ goes low when the corresponding regulator output voltage drops below 15% (typ) or rises above 15% (typ) of its nominal regulated voltage. Connect a $10k\Omega$ (typ) pullup resistor from PGOOD\_ to the relevant logic rail to level-shift the signal. PGOOD\_ asserts low during soft-start, soft-discharge, and when either buck converter is disabled (either EN1 or EN2 is low). To ensure latchup immunity on the PGOOD1 pin, in compliance with the AEC-Q100 guidelines, a minimum resistance of $100\Omega$ should be placed # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current between the PGOOD1 pin and any other external components. All other pins are compliant with no additional external components. ## Thermal-Overload, Overcurrent, and Overvoltage and Undervoltage Behavior Thermal-Overload Protection Thermal-overload protection limits total power dissipation in the devices. When the junction temperature exceeds +170°C, an internal thermal sensor shuts down the devices, allowing them to cool. The thermal sensor turns on the devices again after the junction temperature cools by 20°C. ### **Overcurrent Protection** If the inductor current in the MAX16932/MAX16933 exceeds the maximum current limit programmed at CS\_ and OUT\_, the respective driver turns off. In an overcurrent mode, this results in shorter and shorter high-side pulses. A hard short results in a minimum on-time pulse every clock cycle. Choose the components so they can withstand the short-circuit current if required. ### **Overvoltage Protection** The devices limit the output voltage of the buck converters by turning off the high-side gate driver at approximately 115% of the regulated output voltage. The output voltage needs to come back in regulation before the high-side gate driver starts switching again. ### **Design Procedure** ## **Buck Converter Design Procedure** ### Effective Input Voltage Range in Buck Converters Although the MAX16932/MAX16933 can operate from input supplies up to 36V (42V transients) and regulate down to 1V, the minimum voltage conversion ratio ( $V_{OUT}/V_{IN}$ ) might be limited by the minimum controllable ontime. For proper fixed-frequency PWM operation and optimal efficiency, buck 1 and buck 2 should operate in continuous conduction during normal operating conditions. For continuous conduction, set the voltage conversion ratio as follows: $$\frac{V_{OUT}}{V_{IN}} > t_{ON(MIN)} \times f_{SW}$$ where t<sub>ON(MIN)</sub> is 50ns (typ) and f<sub>SW</sub> is the switching frequency in Hz. If the desired voltage conversion does not meet the above condition, pulse skipping occurs to decrease the effective duty cycle. Decrease the switching frequency if constant switching frequency is required. The same is true for the maximum voltage conversion ratio. The maximum voltage conversion ratio is limited by the maximum duty cycle (95%). $$\frac{V_{OUT}}{V_{IN} - V_{DROP}} < 0.95$$ where $V_{DROP} = I_{OUT} (R_{ON,HS} + R_{DCR})$ is the sum of the parasitic voltage drops in the high-side path and $f_{SW}$ is the programmed switching frequency. During low drop operation, the devices reduce $f_{SW}$ to 25% (max) of the programmed frequency. In practice, the above condition should be met with adequate margin for good load-transient response. ## Setting the Output Voltage in Buck Converters Connect FB1 and FB2 to BIAS to enable the fixed buck controller output voltages (5V and 3.3V) set by a preset internal resistive voltage-divider connected between the output (OUT\_) and AGND. To externally adjust the output voltage between 1V and 10V, connect a resistive divider from the output (OUT\_) to FB\_ to AGND (see the *Typical Operating Circuit*). Calculate R<sub>FB\_1</sub> and R<sub>FB\_2</sub> with the following equation: $$R_{FB\_1} = R_{FB\_2} \left[ \left( \frac{V_{OUT\_}}{V_{FB\_}} \right) - 1 \right]$$ where V<sub>FB</sub> = 1V (typ) (see the *Electrical Characteristics* table) DC output accuracy specifications in the <u>Electrical Characteristics</u> table refer to the error comparator's threshold, $V_{FB}$ = 1V (typ). When the inductor conducts continuously, the devices regulate the peak of the output ripple, so the actual DC output voltage is lower than the slope-compensated trip level by 50% of the output ripple voltage. In discontinuous conduction mode (skip or STDBY active and $I_{OUT} < I_{LOAD(SKIP)}$ ), the devices regulate the valley of the output ripple, so the output voltage has a DC regulation level higher than the error-comparator threshold. ### **Inductor Selection in Buck Converters** Three key inductor parameters must be specified for operation with the MAX16932/MAX16933: inductance # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance ( $R_{DCR}$ ). To determine the optimum inductance, knowing the typical duty cycle (D) is important. $$D = \frac{V_{OUT}}{V_{IN}} OR D = \frac{V_{OUT}}{V_{IN} - I_{OUT} (R_{DS(ON)} + R_{DCR})}$$ if the R<sub>DCR</sub> of the inductor and R<sub>DS(ON)</sub> of the MOSFET are available with $V_{IN} = (V_{BAT} - V_{DIODE})$ . All values should be typical to optimize the design for normal operation. ### Inductance The exact inductor value is not critical and can be adjusted in order to make trade-offs among size, cost, efficiency, and transient response requirements. - Lower inductor values increase LIR, which minimizes size and cost and improves transient response at the cost of reduced efficiency due to higher peak currents. - Higher inductance values decrease LIR, which increases efficiency by reducing the RMS current at the cost of requiring larger output capacitors to meet load-transient specifications. The ratio of the inductor peak-to-peak AC current to DC average current (LIR) must be selected first. A good initial value is a 30% peak-to-peak ripple current to average-current ratio (LIR = 0.3). The switching frequency, input voltage, output voltage, and selected LIR then determine the inductor value as follows: $$L[\mu H] = \frac{(V_{IN} - V_{OUT}) \times D}{f_{SW}[MHz] \times I_{OUT} \times LIR}$$ where $V_{IN}$ , $V_{OUT}$ , and $I_{OUT}$ are typical values (so that efficiency is optimum for typical conditions). #### **Peak Inductor Current** Inductors are rated for maximum saturation current. The maximum inductor current equals the maximum load current in addition to half of the peak-to-peak ripple current: $$I_{PEAK} = I_{LOAD(MAX)} + \frac{\Delta I_{INDUCTOR}}{2}$$ For the selected inductance value, the actual peak-to-peak inductor ripple current ( $\Delta I_{INDUCTOR}$ ) is calculated as: $$\Delta I_{INDUCTOR} = \frac{V_{OUT} \left(V_{IN} - V_{OUT}\right)}{V_{IN} \times f_{SW} \times L}$$ where $\Delta I_{\text{INDUCTOR}}$ is in mA, L is in $\mu H$ , and $f_{\text{SW}}$ is in kHz. Once the peak current and the inductance are known, the inductor can be selected. The saturation current should be larger than $I_{\text{PEAK}}$ or at least in a range where the inductance does not degrade significantly. The MOSFETs are required to handle the same range of current without dissipating too much power. ### MOSFET Selection in Buck Converters Each step-down controller drives two external logic-level n-channel MOSFETs as the circuit switch elements. The key selection parameters to choose these MOSFETs include the items in the following sections. ### Threshold Voltage All four n-channel MOSFETs must be a logic-level type with guaranteed on-resistance specifications at $V_{GS} = 4.5V$ . If the internal regulator is bypassed (for example: $V_{EXTVCC} = 3.3V$ ), then the n-channel MOSFETS should be chosen to have guaranteed on-resistance at that gate-to-source voltage. ### Maximum Drain-to-Source Voltage (VDS(MAX)) All MOSFETs must be chosen with an appropriate $V_{DS}$ rating to handle all $V_{IN}$ voltage conditions. # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **Current Capability** The n-channel MOSFETs must deliver the average current to the load and the peak current during switching. Choose MOSFETs with the appropriate average current at $V_{GS} = 4.5 \text{V}$ or $V_{GS} = V_{EXTVCC}$ when the internal linear regulator is bypassed. For load currents below approximately 3A, dual MOSFETs in a single package can be an economical solution. To reduce switching noise for smaller MOSFETs, use a series resistor in the BST\_ path and additional gate capacitance. Contact the factory for guidance using gate resistors. #### **Current-Sense Measurement** For the best current-sense accuracy and overcurrent protection, use a $\pm 1\%$ tolerance current-sense resistor between the inductor and output as shown in <u>Figure 1A</u>. This configuration constantly monitors the inductor current, allowing accurate current-limit protection. Use low-inductance current-sense resistors for accurate measurement. Alternatively, high-power applications that do not require highly accurate current-limit protection can reduce the overall power dissipation by connecting a series RC circuit across the inductor (Figure 1B) with an equivalent time constant: $$R_{CSHL} = \left(\frac{R2}{R1 + R2}\right) R_{DCR}$$ Figure 1. Current-Sense Configurations # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current and: $$R_{DCR} = \frac{L}{C_{EQ}} \left( \frac{1}{R1} + \frac{1}{R2} \right)$$ where $R_{CSHL}$ is the required current-sense resistor and $R_{DCR}$ is the inductor's series DC resistor. Use the inductance and $R_{DCR}$ values provided by the inductor manufacturer. Carefully observe the PCB layout guidelines to ensure the noise and DC errors do no corrupt the differential current-sense signals seen by CS\_ and OUT\_. Place the sense resistor close to the devices with short, direct traces, making a Kelvin-sense connection to the current-sense resistor. ### Input Capacitor in Buck Converters The discontinuous input current of the buck converter causes large input ripple currents and therefore the input capacitor must be carefully chosen to withstand the input ripple current and keep the input voltage ripple within design requirements. The 180° ripple phase operation increases the frequency of the input capacitor ripple current to twice the individual converter switching frequency. When using ripple phasing, the worst-case input capacitor ripple current is when the converter with the highest output current is on. The input voltage ripple is composed of $\Delta V_Q$ (caused by the capacitor discharge) and $\Delta V_{ESR}$ (caused by the ESR of the input capacitor). The total voltage ripple is the sum of $\Delta V_Q$ and $\Delta V_{ESR}$ that peaks at the end of an on-cycle. Calculate the input capacitance and ESR required for a specific ripple using the following equation: $$\begin{aligned} \text{ESR}[\Omega] &= \frac{\Delta V_{\text{ESR}}}{\left(I_{\text{LOAD(MAX)}} + \frac{\Delta I_{P-P}}{2}\right)} \\ C_{\text{IN}}[\mu F] &= \frac{I_{\text{LOAD(MAX)}} \times \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)}{\left(\Delta V_{\text{O}} \times f_{\text{SW}}\right)} \end{aligned}$$ where: $$\Delta I_{P-P} = \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN} \times f_{SW} \times L}$$ $I_{LOAD(MAX)}$ is the maximum output current in A, $\Delta I_{P-P}$ is the peak-to-peak inductor current in A, $f_{SW}$ is the switching frequency in MHz, and L is the inductor value in $\mu H$ . The internal 5V linear regulator (BIAS) includes an output UVLO with hysteresis to avoid unintentional chattering during turn-on. Use additional bulk capacitance if the input source impedance is high. At lower input voltage, additional input capacitance helps avoid possible undershoot below the undervoltage lockout threshold during transient loading. ### **Output Capacitor in Buck Converters** The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. The capacitor is usually selected by ESR and the voltage rating rather than by capacitance value. When using low-capacity filter capacitors, such as ceramic capacitors, size is usually determined by the capacity needed to prevent V<sub>SAG</sub> and V<sub>SOAR</sub> from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem (see the *Transient Considerations* section). However, low-capacity filter capacitors typically have high-ESR zeros that can affect the overall stability. The total voltage sag (V<sub>SAG</sub>) can be calculated as follows: $$V_{SAG} = \frac{L(\Delta I_{LOAD(MAX)})^{2}}{2C_{OUT}((V_{IN} \times D_{MAX}) - V_{OUT})} + \frac{\Delta I_{LOAD(MAX)}(t - \Delta t)}{C_{OUT}}$$ The amount of overshoot ( $V_{SOAR}$ ) during a full-load to no-load transient due to stored inductor energy can be calculated as: $$V_{SOAR} \approx \frac{(\Delta I_{LOAD(MAX)})^2 L}{2C_{OUT}V_{OUT}}$$ ### ESR Considerations The output filter capacitor must have low enough equivalent series resistance (ESR) to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements. When using high-capacitance, low-ESR capacitors, the filter capacitor's ESR dominates the output voltage ripple. So the output capacitor's size depends on the maximum ESR required to meet the output-voltage ripple (V<sub>RIPPLE(P-P)</sub>) specifications: $$V_{RIPPLE(P-P)} = ESR \times I_{LOAD(MAX)} \times LIR$$ ## 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current In standby mode, the inductor current becomes discontinuous, with peak currents set by the idle-mode current-sense threshold (V<sub>CS,SKIP</sub> = 26mV (typ)). #### **Transient Considerations** The output capacitor must be large enough to absorb the inductor energy while transitioning from no-load to full-load condition without tripping the overvoltage fault protection. The total output voltage sag is the sum of the voltage sag while the inductor is ramping up and the voltage sag before the next pulse can occur. Therefore: $$C_{OUT} = \frac{L(\Delta I_{LOAD(MAX)})^{2}}{2V_{SAG}(V_{IN} \times D_{MAX} - V_{OUT})} + \frac{\Delta I_{LOAD(MAX)}(t - \Delta t)}{V_{SAG}}$$ where D<sub>MAX</sub> is the maximum duty factor (approximately 95%), L is the inductor value in $\mu$ H, C<sub>OUT</sub> is the output capacitor value in $\mu$ F, t is the switching period (1/f<sub>SW</sub>) in $\mu$ s, and $\Delta t$ equals (V<sub>OUT</sub>/V<sub>IN</sub>) x t. The MAX16932/MAX16933 use a peak current-mode control scheme that regulates the output voltage by forcing the required current through the external inductor, so the controller uses the voltage drop across the DC resistance of the inductor or the alternate series current-sense resistor to measure the inductor current. Current-mode control eliminates the double pole in the feedback loop caused by the inductor and output capacitor resulting in a smaller phase shift and requiring less elaborate erroramplifier compensation than voltage-mode control. A single series resistor (R<sub>C</sub>) and capacitor (C<sub>C</sub>) is all that is required to have a stable, high-bandwidth loop in applications where ceramic capacitors are used for output filtering (see Figure 2). For other types of capacitors, due to the higher capacitance and ESR, the frequency of the zero created by the capacitance and ESR is lower than the desired closed-loop crossover frequency. To stabilize a non-ceramic output capacitor loop, add another compensation capacitor (CF) from COMP to AGND to cancel this ESR zero. The basic regulator loop is modeled as a power modulator, output feedback divider, and an error amplifier as shown in Figure 2. The power modulator has a DC gain set by $g_{mc} \times R_{LOAD}$ , with a pole and zero pair set by $R_{LOAD}$ , the output capacitor ( $C_{OUT}$ ), and its ESR. The loop response is set by the following equations: Figure 2. Compensation Network $$GAIN_{MOD(dc)} = g_{mc} \times R_{LOAD}$$ where $R_{LOAD} = V_{OUT}/I_{LOUT(MAX)}$ in $\Omega$ and $g_{mc} = 1/(A_{V\_CS} \times R_{DC})$ in S. $A_{V\_CS}$ is the voltage gain of the current-sense amplifier and is typically 11V/V. $R_{DC}$ is the DC resistance of the inductor or the current-sense resistor in $\Omega$ . In a current-mode step-down converter, the output capacitor and the load resistance introduce a pole at the following frequency: $$f_{pMOD} = \frac{1}{2\pi \times C_{OUT} \times R_{LOAD}}$$ The unity gain frequency of the power stage is set by $C_{OUT}$ and $g_{mc}$ : $$f_{UGAINpMOD} = \frac{g_{mc}}{2\pi \times C_{OUT}}$$ The output capacitor and its ESR also introduce a zero at: $$f_{zMOD} = \frac{1}{2\pi \times ESR \times C_{OUT}}$$ When $C_{OUT}$ is composed of "n" identical capacitors in parallel, the resulting $C_{OUT} = nxC_{OUT(EACH)}$ , and $ESR = ESR_{(EACH)}/n$ . Note that the capacitor zero for a parallel combination of alike capacitors is the same as for an individual capacitor. # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current The feedback voltage-divider has a gain of GAIN<sub>FB</sub> = $V_{FB}/V_{OUT}$ , where $V_{FB}$ is 1V (typ). The transconductance error amplifier has a DC gain of GAINEA(DC) = $g_{m,EA} \times R_{OUT,EA}$ , where $g_{m,EA}$ is the error amplifier transconductance, which is 1200 $\mu$ S (typ), and $R_{OUT,EA}$ is the output resistance of the error amplifier, which is $30M\Omega(typ)$ (see the *Electrical Characteristics* table.) A dominant pole (f<sub>dpEA</sub>) is set by the compensation capacitor (C<sub>C</sub>) and the amplifier output resistance (R<sub>OUT,EA</sub>). A zero (f<sub>ZEA</sub>) is set by the compensation resistor (R<sub>C</sub>) and the compensation capacitor (C<sub>C</sub>). There is an optional pole (f<sub>PEA</sub>) set by C<sub>F</sub> and R<sub>C</sub> to cancel the output capacitor ESR zero if it occurs near the crossover frequency (f<sub>C</sub>, where the loop gain equals 1 (0dB)). Thus: $$f_{dpEA} = \frac{1}{2\pi \times C_C \times (R_{OUT,EA} + R_C)}$$ $$f_{zEA} = \frac{1}{2\pi \times C_C \times R_C}$$ $$f_{pEA} = \frac{1}{2\pi \times C_C \times R_C}$$ The loop-gain crossover frequency (f<sub>C</sub>) should be set below 1/5th of the switching frequency and much higher than the power-modulator pole (f<sub>pMOD</sub>). Select a value for f<sub>C</sub> in the range: $$f_{pMOD} \ll f_C \le \frac{f_{SW}}{5}$$ At the crossover frequency, the total loop gain must be equal to 1. So: $$\begin{aligned} \text{GAIN}_{\text{MOD}(f_{\text{C}})} \times & \frac{V_{\text{FB}}}{V_{\text{OUT}}} \times \text{GAIN}_{\text{EA}(f_{\text{C}})} = 1 \\ \\ \text{GAIN}_{\text{EA}(f_{\text{C}})} &= g_{\text{m,EA}} \times R_{\text{C}} \\ \\ \text{GAIN}_{\text{MOD}(f_{\text{C}})} &= \text{GAIN}_{\text{MOD}(\text{dc})} \times \frac{f_{\text{pMOD}}}{f_{\text{C}}} \end{aligned}$$ Therefore: $$GAIN_{MOD(f_C)} \times \frac{V_{FB}}{V_{OUT}} \times g_{m,EA} \times R_C = 1$$ Solving for R<sub>C</sub>: $$R_{C} = \frac{V_{OUT}}{g_{m,EA} \times V_{FB} \times GAIN_{MOD(f_{C})}}$$ Set the error-amplifier compensation zero formed by $R_{C}$ and $C_{C}$ at the $f_{\text{pMOD}}.$ Calculate the value of $C_{C}$ as follows: $$C_C = \frac{1}{2\pi \times f_{pMOD} \times R_C}$$ If $f_{zMOD}$ is less than 5 x $f_{C}$ , add a second capacitor $C_{F}$ from COMP to AGND. The value of $C_{F}$ is: $$C_F = \frac{1}{2\pi \times f_{zMOD} \times R_C}$$ As the load current decreases, the modulator pole also decreases; however, the modulator gain increases accordingly and the crossover frequency remains the same. Below is a numerical example to calculate the compensation network component values of Figure 2: $$A_{V} C_{S} = 11V/V$$ $$R_{DCR} = 15m\Omega$$ $$g_{mc} = 1/(A_{V CS} \times R_{DC}) = 1/(11 \times 0.015) = 6.06$$ $$V_{OUT} = 5V$$ $$I_{OUT(MAX)} = 5.33A$$ $$R_{LOAD} = V_{OUT}/I_{OUT(MAX)} = 5V/5.33A = 0.9375\Omega$$ $$C_{OUT} = 2x47\mu F = 94\mu F$$ $$ESR = 9m\Omega/2 = 4.5m\Omega$$ $$f_{SW} = 26.4/65.5 \text{k}\Omega = 0.403 \text{MHz}$$ $$GAIN_{MOD(dc)} = 6.06 \times 0.9375 = 5.68$$ $$f_{pMOD} = \frac{1}{2\pi \times 94\mu F \times 0.9375} \approx 1.8kHz$$ $$f_{pMOD} \ll f_C \leq \frac{f_{SW}}{5}$$ $$1.8kHz << f_C \le 80.6kHz$$ select $$f_C = 40kHz$$ $$f_{zMOD} = \frac{1}{2\pi \times 4.5 \text{m}\Omega \times 94 \mu\text{F}} \approx 376 \text{kHz}$$ $$R_C \approx 16 k\Omega$$ ## 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Applications Information** ### **Layout Recommendations** Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 3). If possible, mount all the power components on the top side of the board, with their ground terminals flush against one another. Follow these guidelines for good PCB layout: - Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, iitter-free operation. - Keep the power traces and load connections short. This practice is essential for high efficiency. Using thick copper PCBs (2oz vs. 1oz) can enhance full load efficiency by 1% or more. - Minimize current-sensing errors by connecting CS\_ and OUT\_. Use kelvin sensing directly across the current-sense resistor (RSENSE). - Route high-speed switching nodes (BST\_, LX\_, DH\_, and DL\_) away from sensitive analog areas (FB\_, CS\_, and OUT\_). ### **Layout Procedure** Place the power components first, with ground terminals adjacent (low-side FET, CIN, COUT\_, and schottky). If possible, make all these connections on the top layer with wide, copper-filled areas. - 2) Mount the controller IC adjacent to the low-side MOSFET, preferably on the back side opposite NL\_ and NH\_ to keep LX\_, GND, DH\_, and the DL\_ gate drive lines short and wide. The DL\_ and DH\_ gate traces must be short and wide (50 mils to 100 mils wide if the MOSFET is 1in from the controller IC) to keep the driver impedance low and for proper adaptive dead-time sensing. - 3) Group the gate-drive components (BST\_ diode and capacitor and LDO bypass capacitor BIAS) together near the controller IC. Be aware that gate currents of up to 1A flow from the bootstrap capacitor to BST\_, from DH\_ to the gate of the external HS switch and from the LX\_ pin to the inductor. Up to 100mA of current flow from the BIAS capacitor through the bootstrap diode to the bootstrap capacitor. Dimension those traces accordingly. - 4) Make the DC-DC controller ground connections as shown in <u>Figure 3</u>. This diagram can be viewed as having two separate ground planes: power ground, where all the high-power components go; and an analog ground plane for sensitive analog components. The analog ground plane and power ground plane must meet only at a single point directly under the IC. - 5) Connect the output power planes directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the load as is practical. Figure 3. Layout Example # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **Block Diagram** # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ## **Typical Operating Circuit** # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **Selector Guide** | PART | BUCK 1 SWITCHING FREQUENCY (f <sub>SW1</sub> ) | BUCK 2 SWITCHING FREQUENCY (f <sub>SW2</sub> ) | SPREAD<br>SPECTRUM (%) | |-----------------|------------------------------------------------|------------------------------------------------|------------------------| | MAX16932ATIR/V+ | 1MHz to 2.2MHz | fsw1 | _ | | MAX16932ATIS/V+ | 1MHz to 2.2MHz | f <sub>SW1</sub> | 6 | | MAX16932ATIT/V+ | 1MHz to 2.2MHz | 1/2f <sub>SW1</sub> | _ | | MAX16932ATIU/V+ | 1MHz to 2.2MHz | 1/2f <sub>SW1</sub> | 6 | | MAX16933ATIR/V+ | 200kHz to 1MHz | fsw1 | _ | | MAX16933ATIS/V+ | 200kHz to 1MHz | fsw1 | 6 | ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | | |-----------------|-----------------|-------------|--| | MAX16932ATI_/V+ | -40°C to +125°C | 28 TQFN-EP* | | | MAX16933ATI_/V+ | -40°C to +125°C | 28 TQFN-EP* | | **Note:** Insert the desired suffix letter (from <u>Selector Guide</u>) into the blank to indicate buck 2 switching frequency and spread spectrum. /V denotes an automotive qualified part. ## **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|---------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 28 TQFN-EP | T2855+5 | 21-0140 | | ## **Chip Information** PROCESS: BiCMOS <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. <sup>\*</sup>EP = Exposed pad. # 2.2MHz, 36V, Dual Buck with 20µA Quiescent Current ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|--------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 6/13 | Initial release | _ | | 1 | 8/13 | Duty Cycle Range in <i>Electrical Characteristics</i> changed to Maximum Duty Cycle and min/typ/max values updated | 3 | | 2 | 2/14 | Updated PGOOD1 latchup references | 10, 13, 22 | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.