

## **TRUTH TABLE**

|                 |    |    |    |                 |                     | I/O PIN                          |
|-----------------|----|----|----|-----------------|---------------------|----------------------------------|
| Mode            | WE | CE | ŌĒ | $\overline{LB}$ | $\overline{\sf UB}$ | I/O0-I/O7 I/O8-I/O15 VDD Current |
| Not Selected    | Х  | Н  | Х  | Χ               | Χ                   | High-Z High-Z Isb1, Isb2         |
| Output Disabled | H  | L  | H  | X               | X                   | High-Z High-Z Icc                |
|                 | X  | L  | X  | H               | H                   | High-Z High-Z                    |
| Read            | Н  | L  | L  | L               | H                   | Douт High-Z Icc                  |
|                 | Н  | L  | L  | H               | L                   | High-Z Douт                      |
|                 | Н  | L  | L  | L               | L                   | Douт Douт                        |
| Write           | L  | L  | X  | L               | H                   | Dın High-Z Icc                   |
|                 | L  | L  | X  | H               | L                   | High-Z Dın                       |
|                 | L  | L  | X  | L               | L                   | Dın Dın                          |

# PIN CONFIGURATIONS 44-Pin TSOP (Type II)



# **PIN DESCRIPTIONS**

| A0-A17          | Address Inputs                  |
|-----------------|---------------------------------|
| I/O0-I/O15      | Data Inputs/Outputs             |
| CE              | Chip Enable Input               |
| ŌĒ              | Output Enable Input             |
| WE              | Write Enable Input              |
| LB              | Lower-byte Control (I/O0-I/O7)  |
| UB              | Upper-byte Control (I/O8-I/O15) |
| NC              | No Connection                   |
| V <sub>DD</sub> | Power                           |
| GND             | Ground                          |

<sup>\*</sup>SOJ package under evaluation.



# PIN CONFIGURATIONS

## 44-Pin LQFP\*



<sup>\*</sup>LQFP package under evaluation.

# 48-Pin mini BGA (6mm x 8mm)



#### PIN DESCRIPTIONS

| A0-A17     | Address Inputs                  |
|------------|---------------------------------|
| I/O0-I/O15 | Data Inputs/Outputs             |
| CE         | Chip Enable Input               |
| ŌĒ         | Output Enable Input             |
| WE         | Write Enable Input              |
| LB         | Lower-byte Control (I/O0-I/O7)  |
| ŪB         | Upper-byte Control (I/O8-I/O15) |
| NC         | No Connection                   |
| VDD        | Power                           |
| GND        | Ground                          |



## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol | Parameter                            | Value                         | Unit |  |
|--------|--------------------------------------|-------------------------------|------|--|
| VTERM  | Terminal Voltage with Respect to GND | -0.5 to V <sub>DD</sub> + 0.5 | V    |  |
| VDD    | VDD Relates to GND                   | -0.3 to 4.0                   | V    |  |
| Тѕтс   | Storage Temperature                  | -65 to +150                   | °C   |  |
| Рт     | Power Dissipation                    | 1.0                           | W    |  |

#### Notes:

 Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### CAPACITANCE(1,2)

| Symbol           | Parameter                | Conditions  | Max. | Unit |  |
|------------------|--------------------------|-------------|------|------|--|
| Cin              | Input Capacitance        | VIN = 0V    | 6    | рF   |  |
| C <sub>I/O</sub> | Input/Output Capacitance | VOUT = $0V$ | 8    | pF   |  |

#### Notes

- 1. Tested initially and after any design or process changes that may affect these parameters.
- 2. Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{DD} = 3.3V$ .

#### ERROR DETECTION AND ERROR CORRECTION

- Independent ECC for each byte
- Detect and correct one bit error per byte
- Better reliability than parity code schemes which can only detect an error but not correct an error
- Backward Compatible: Drop in replacement to current in industry standard devices (without ECC)

**OPERATING RANGE (VDD)**1

| Range           | Ambient Temperature | IS61WV25616EDBLL<br>Vdd (8, 10ns)         | IS64WV25616EDBLL<br>Vdd (10ns) |
|-----------------|---------------------|-------------------------------------------|--------------------------------|
| Industrial      | –40°C to +85°C      | 2.4V-3.6V (10ns)<br>$3.3V \pm 10\% (8ns)$ | _                              |
| Automotive (A1) | –40°C to +85°C      | _                                         | 2.4V-3.6V                      |
| Automotive (A3) | -40°C to +125°C     | <del>-</del>                              | 2.4V-3.6V                      |

#### Note:

1. Contact SRAM@issi.com for 1.8V option





# DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

 $V_{DD} = 3.3V \pm 10\%$ 

| Symbol | Parameter            | Test Conditions                    | Min. | Max.      | Unit |
|--------|----------------------|------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage  | $V_{DD} = Min., IoH = -4.0 mA$     | 2.4  | _         | V    |
| Vol    | Output LOW Voltage   | VDD = Min., IoL = 8.0 mA           | _    | 0.4       | V    |
| VIH    | Input HIGH Voltage   |                                    | 2    | VDD + 0.3 | V    |
| VIL    | Input LOW Voltage(1) |                                    | -0.3 | 0.8       | V    |
| ILI    | Input Leakage        | $GND \leq V IN \leq V DD$          | -1   | 1         | μA   |
| ILO    | Output Leakage       | GND ≤ Vouт ≤ Vdd, Outputs Disabled | -1   | 1         | μA   |

#### Note:

## DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

### $V_{DD} = 2.4V - 3.6V$

| Symbol | Parameter            | Test Conditions                                    | Min. | Max.      | Unit |
|--------|----------------------|----------------------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage  | $V_{DD} = Min., I_{OH} = -1.0 \text{ mA}$          | 1.8  | _         | V    |
| Vol    | Output LOW Voltage   | VDD = Min., IOL = 1.0 mA                           | _    | 0.4       | V    |
| VIH    | Input HIGH Voltage   |                                                    | 2.0  | VDD + 0.3 | V    |
| VIL    | Input LOW Voltage(1) |                                                    | -0.3 | 0.8       | V    |
| lu     | Input Leakage        | $GND \leq VIN \leq VDD$                            | -1   | 1         | μA   |
| ILO    | Output Leakage       | $GND \leq V_{OUT} \leq V_{DD}, Outputs \ Disabled$ | -1   | 1         | μΑ   |

#### Note:

## POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|        |                       |                                     |         | -8          |     | -1   | 0    | -2   | 20   |      |  |
|--------|-----------------------|-------------------------------------|---------|-------------|-----|------|------|------|------|------|--|
| Symbol | Parameter             | <b>Test Conditions</b>              |         | Min. Ma     | ax. | Min. | Max. | Min. | Max. | Unit |  |
| Icc    | VDD Dynamic Operating | V <sub>DD</sub> = Max.,             | Com.    | — 40        | 0   | _    | 30   |      | 25   | mA   |  |
|        | Supply Current        | IOUT = 0  mA, f = fMAX              | Ind.    | <b>—</b> 45 | 5   | _    | 35   | _    | 30   |      |  |
|        |                       |                                     | Auto.   |             | _   | _    | 50   | _    | 45   |      |  |
|        |                       |                                     | typ.(2) | 21          |     | 2    | 1    |      |      |      |  |
| lcc1   | Operating             | V <sub>DD</sub> = Max.,             | Com.    | <b>—</b> 20 | 0   | _    | 20   |      | 20   | mA   |  |
|        | Supply Current        | IOUT = 0  mA, f = 0                 | Ind.    | <b>—</b> 25 | 5   | _    | 25   | _    | 25   |      |  |
|        |                       |                                     | Auto.   |             | _   | _    | 40   | _    | 40   |      |  |
| Isb1   | TTL Standby Current   | VDD = Max.,                         | Com.    | — 10        | 0   | _    | 10   | _    | 10   | mA   |  |
|        | (TTL Inputs)          | VIN = VIH or VIL                    | Ind.    | <b>—</b> 1: | 5   | _    | 15   | _    | 15   |      |  |
|        | . ,                   | $\overline{CE} \ge V_{IH}, f = 0$   | Auto.   |             | _   | _    | 30   | _    | 30   |      |  |
| IsB2   | CMOS Standby          | V <sub>DD</sub> = Max.,             | Com.    | <b>—</b> 5  | 5   | _    | 5    | _    | 5    | mA   |  |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ , | Ind.    | — 6         | 6   | _    | 6    | _    | 6    |      |  |
|        | . ,                   | $V_{IN} \ge V_{DD} - 0.2V$ , or     | Auto.   |             | _   | _    | 15   | _    | 15   |      |  |
|        |                       | $V_{IN} \leq 0.2V, f = 0$           | typ.(2) | 1.5         |     | 1.   | 5    |      |      |      |  |

#### Note:

- 1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
- 2. Typical values are measured at  $V_{DD} = 3.0V$ ,  $T_A = 25$ °C and not 100% tested.

02/10/2017

<sup>1.</sup>  $V_{IL}$  (min.) = -0.3V DC;  $V_{IL}$  (min.) = -2.0V AC (pulse width < 20 ns). Not 100% tested.  $V_{IH}$  (max.) =  $V_{DD}$  + 0.3V DC;  $V_{IH}$  (max.) =  $V_{DD}$  + 2.0V AC (pulse width < 20 ns). Not 100% tested.

<sup>1.</sup> V<sub>IL</sub> (min.) = −0.3V DC; V<sub>IL</sub> (min.) = −2.0V AC (pulse width < 20 ns). Not 100% tested. V<sub>IH</sub> (max.) = V<sub>DD</sub> + 0.3V DC; V<sub>IH</sub> (max.) = V<sub>DD</sub> + 2.0V AC (pulse width < 20 ns). Not 100% tested.



#### **ACTEST CONDITIONS**

| Parameter                                          | Unit<br>(2.4V-3.6V)           |  |
|----------------------------------------------------|-------------------------------|--|
| Input Pulse Level                                  | 0.4V to V <sub>DD</sub> -0.3V |  |
| Input Rise and Fall Times                          | 1V/ ns                        |  |
| Input and Output Timing and Reference Level (VRef) | VDD/2                         |  |
| Output Load                                        | See Figures 1 and 2           |  |

#### **ACTEST LOADS**



Figure 1.



Figure 2.

# READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|                      |                         |      | ·8   | _    | 10   | -20            |      |  |
|----------------------|-------------------------|------|------|------|------|----------------|------|--|
| Symbol               | Parameter               | Min. | Max. | Min. | Max. | Min. Max.      | Unit |  |
| <b>t</b> rc          | Read Cycle Time         | 8    | _    | 10   | _    | 20 —           | ns   |  |
| taa                  | Address Access Time     | _    | 8    | _    | 10   | — 20           | ns   |  |
| tона                 | Output Hold Time        | 2.0  | _    | 2.0  | _    | 2.5 —          | ns   |  |
| <b>t</b> ACE         | CE Access Time          | _    | 8    | _    | 10   | — 20           | ns   |  |
| <b>t</b> DOE         | OE Access Time          | _    | 4.5  | _    | 4.5  | — 8            | ns   |  |
| thzoe(2)             | OE to High-Z Output     | _    | 3    | _    | 4    | 0 8            | ns   |  |
| tLZOE <sup>(2)</sup> | OE to Low-Z Output      | 0    | _    | 0    | _    | 0 —            | ns   |  |
| thzce(2              | CE to High-Z Output     | 0    | 3    | 0    | 4    | 0 8            | ns   |  |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output      | 3    | _    | 3    | _    | 3 —            | ns   |  |
| <b>t</b> BA          | LB, UB Access Time      | _    | 5.5  | _    | 6.5  | <del>-</del> 8 | ns   |  |
| thzb(2)              | LB, UB to High-Z Output | 0    | 3    | 0    | 3    | 0 8            | ns   |  |
| tLZB <sup>(2)</sup>  | LB, UB to Low-Z Output  | 0    | _    | 0    | _    | 0 —            | ns   |  |
| <b>t</b> PU          | Power Up Time           | 0    | _    | 0    | _    | 0 —            | ns   |  |
| <b>t</b> PD          | Power Down Time         |      | 8    | _    | 10   | — 20           | ns   |  |

#### Notes:

- 1. Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).
- 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.



## **AC WAVEFORMS**

**READ CYCLE NO.**  $1^{(1,2)}$  (Address Controlled) ( $\overline{CE} = \overline{OE} = V_{IL}$ ,  $\overline{UB}$  or  $\overline{LB} = V_{IL}$ )



# **READ CYCLE NO. 2<sup>(1,3)</sup>**



- 1. WE is HIGH for a Read Cycle.
- The device is continuously selected. OE, CE, UB, or LB = VIL.
  Address is valid prior to or coincident with CE LOW transition.



# WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range)

|                      |                                 |      | -8   |      | 10   | -2   | :0   |      |
|----------------------|---------------------------------|------|------|------|------|------|------|------|
| Symbol               | Parameter                       | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| twc                  | Write Cycle Time                | 8    | _    | 10   | _    | 20   | _    | ns   |
| tsce                 | CE to Write End                 | 6.5  | _    | 8    | _    | 12   | _    | ns   |
| taw                  | Address Setup Time to Write End | 6.5  | _    | 8    | _    | 12   | _    | ns   |
| tha                  | Address Hold from Write End     | 0    | _    | 0    | _    | 0    | _    | ns   |
| <b>t</b> sa          | Address Setup Time              | 0    | _    | 0    | _    | 0    | _    | ns   |
| <b>t</b> PWB         | LB, UB Valid to End of Write    | 6.5  | _    | 8    | _    | 12   | _    | ns   |
| tpwe1                | WE Pulse Width                  | 6.5  | _    | 8    | _    | 12   | _    | ns   |
| tpwe2                | WE Pulse Width (OE = LOW)       | 8    | _    | 10   | _    | 17   | _    | ns   |
| tsp                  | Data Setup to Write End         | 5    | _    | 6    | _    | 9    | _    | ns   |
| thd                  | Data Hold from Write End        | 0    | _    | 0    | _    | 0    | _    | ns   |
| thzwe <sup>(2)</sup> | WE LOW to High-Z Output         | _    | 3.5  | _    | 5    | _    | 9    | ns   |
| tLZWE <sup>(2)</sup> | WE HIGH to Low-Z Output         | 2    | _    | 2    | _    | 3    | _    | ns   |

#### Notes:

- Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).
  Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
  The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. Shaded area product in development



## **AC WAVEFORMS**

WRITE CYCLE NO. 1 (CE Controlled, OE is HIGH or LOW) (1)



#### Notes:

- 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  inputs and at least one of the  $\overline{\text{LB}}$  and  $\overline{\text{UB}}$  inputs being in the LOW state.
- 2. WRITE =  $(\overline{CE})$  [  $(\overline{LB})$  =  $(\overline{\overline{UB}})$  ]  $(\overline{\overline{WE}})$ .

## WRITE CYCLE NO. 2 (WE Controlled. OE is HIGH During Write Cycle) (1,2)





#### **AC WAVEFORMS**

WRITE CYCLE NO. 3 (WE Controlled. OE is LOW During Write Cycle) (1)



## WRITE CYCLE NO. 4 (LB, UB Controlled, Back-to-Back Write) (1,3)



- 1. The internal Write time is defined by the overlap of  $\overline{CE} = LOW$ ,  $\overline{UB}$  and/or  $\overline{LB} = LOW$ , and  $\overline{WE} = LOW$ . All signals must be in valid states to initiate a Write, but any can be deasserted to terminate the Write. The tsa, tha, tsb, and tho timing is referenced to the rising or falling edge of the signal that terminates the Write.
- Tested with OE HIGH for a minimum of 4 ns before WE = LOW to place the I/O in a HIGH-Z state.
  WE may be held LOW across many address cycles and the LB, UB pins can be used to control the Write function.



# HIGH SPEED (IS61/64WV25616EDBLL)

## **DATA RETENTION SWITCHING CHARACTERISTICS** (2.4V-3.6V)

| Symbol          | Parameter                 | Test Condition                                   | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|-----------------|---------------------------|--------------------------------------------------|---------|------|---------------------|------|------|
| V <sub>DR</sub> | VDD for Data Retention    | See Data Retention Waveform                      |         | 2.0  | _                   | 3.6  | V    |
| Idr             | Data Retention Current    | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.    | _    | 0.5                 | 5    | mA   |
|                 |                           |                                                  | Ind.    | _    | _                   | 6    |      |
|                 |                           |                                                  | Auto.   |      |                     | 15   |      |
| tsdr            | Data Retention Setup Time | See Data Retention Waveform                      |         | 0    | _                   | _    | ns   |
| trdr            | Recovery Time             | See Data Retention Waveform                      |         | trc  | _                   | _    | ns   |

**Note 1**: Typical values are measured at VDD = VDR(min), TA = 25°C and not 100% tested.

# DATA RETENTION WAVEFORM (CE Controlled)





# **ORDERING INFORMATION (HIGH SPEED)**

Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.         | Package                            |
|------------|------------------------|------------------------------------|
| 8          | IS61WV25616EDBLL-8BI   | 48 mini BGA (6mm x 8mm)            |
|            | IS61WV25616EDBLL-8BLI  | 48 mini BGA (6mm x 8mm), Lead-free |
|            | IS61WV25616EDBLL-8TI   | TSOP (Type II)                     |
|            | IS61WV25616EDBLL-8TLI  | TSOP (Type II), Lead-free          |
| 10         | IS61WV25616EDBLL-10BI  | 48 mini BGA (6mm x 8mm)            |
|            | IS61WV25616EDBLL-10BLI | 48 mini BGA (6mm x 8mm), Lead-free |
|            | IS61WV25616EDBLL-10TI  | TSOP (Type II)                     |
|            | IS61WV25616EDBLL-10TLI | TSOP (Type II), Lead-free          |

Automotive (A1) Range: -40°C to +85°C

| Speed (ns) | Order Part No.           | Package                                     |
|------------|--------------------------|---------------------------------------------|
| 10         | IS64WV25616EDBLL-10BA1   | 48 mini BGA (6mm x 8mm)                     |
|            | IS64WV25616EDBLL-10BLA1  | 48 mini BGA (6mm x 8mm), Lead-free          |
|            | IS64WV25616EDBLL-10CTA1  | TSOP (Type II), Copper Leadframe            |
|            | IS64WV25616EDBLL-10CTLA1 | TSOP (Type II), Lead-free, Copper Leadframe |

Automotive (A3) Range: -40°C to +125°C

| Speed (ns) | Order Part No.           | Package                                     |
|------------|--------------------------|---------------------------------------------|
| 10         | IS64WV25616EDBLL-10BA3   | 48 mini BGA (6mm x 8mm)                     |
|            | IS64WV25616EDBLL-10BLA3  | 48 mini BGA (6mm x 8mm), Lead-free          |
|            | IS64WV25616EDBLL-10CTA3  | TSOP (Type II), Copper Leadframe            |
|            | IS64WV25616EDBLL-10CTLA3 | TSOP (Type II), Lead-free, Copper Leadframe |







