

October 1987 Revised March 2002

# CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate • Quad 2-Input NAND Buffered B Series Gate

#### **General Description**

The CD4001BC and CD4011BC quad gates are monolithic complementary MOS (CMOS) integrated circuits constructed with N- and P-channel enhancement mode transistors. They have equal source and sink current capabilities and conform to standard B series output drive. The devices also have buffered outputs which improve transfer characteristics by providing very high gain.

All inputs are protected against static discharge with diodes to  $\rm V_{DD}$  and  $\rm V_{SS}.$ 

#### **Features**

- Low power TTL: Fan out of 2 driving 74L compatibility: or 1 driving 74LS
- 5V-10V-15V parametric ratings
- Symmetrical output characteristics
- Maximum input leakage 1 µA at 15V over full temperature range

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| CD4001BCM    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD4001BCSJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| CD4001BCN    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |
| CD4011BCM    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD4011BCN    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagrams**





Pin Assignments for DIP and SOIC

CD4011BC

© 2002 Fairchild Semiconductor Corporation

DS005939

## CD4001BC/CD4011BC **Schematic Diagrams** CD4001BC $\nu_{DD}$ $^{1}\!/_{_{\!4}}$ of device shown $J=\overline{A\,+\,B}$ Logical "1" = HIGH Logical "0" = LOW All inputs protected by standard CMOS protection circuit. CD4011BC $^{1}\!/_{\!_{4}}$ of device shown $J=\overline{A\bullet B}$ Logical "1" = HIGH Logical "0" = LOW All inputs protected by standard CMOS protection circuit.

#### **Absolute Maximum Ratings**(Note 1)

(Note 2)

Voltage at any Pin  $$-0.5\mathrm{V}$ to \ V_{DD}$ +0.5\mathrm{V}$$ 

Power Dissipation (P<sub>D</sub>)

 $\begin{array}{ccc} \text{Dual-In-Line} & 700 \text{ mW} \\ \text{Small Outline} & 500 \text{ mW} \\ \text{V}_{\text{DD}} \text{ Range} & -0.5 \text{ V}_{\text{DC}} \text{ to } +18 \text{ V}_{\text{DC}} \end{array}$ 

Storage Temperature  $(T_S)$ Lead Temperature  $(T_L)$ 

(Soldering, 10 seconds) 260°C

-65°C to +150°C

### Recommended Operating Conditions

Operating Range ( $V_{DD}$ ) 3  $V_{DC}$  to 15  $V_{DC}$ 

Operating Temperature Range

CD4001BC, CD4011BC -55°C to +125°C

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The Electrical Characteristics tables provide conditions for actual device operation.

Note 2: All voltages measured with respect to  $V_{\mbox{SS}}$  unless otherwise specified

#### DC Electrical Characteristics (Note 2)

| Symbol          | Parameter         | Conditions                                     | –55°C |       | + <b>25</b> ° <b>C</b> |                   |       | +125°C |      | Units |
|-----------------|-------------------|------------------------------------------------|-------|-------|------------------------|-------------------|-------|--------|------|-------|
| Syllibol        | Farameter         | Conditions                                     | Min   | Max   | Min                    | Тур               | Max   | Min    | Max  | Onits |
| I <sub>DD</sub> | Quiescent Device  | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$  |       | 0.25  |                        | 0.004             | 0.25  |        | 7.5  |       |
|                 | Current           | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ |       | 0.5   |                        | 0.005             | 0.50  |        | 15   | μΑ    |
|                 |                   | $V_{DD} = 15V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ |       | 1.0   |                        | 0.006             | 1.0   |        | 30   |       |
| V <sub>OL</sub> | LOW Level         | $V_{DD} = 5V$                                  |       | 0.05  |                        | 0                 | 0.05  |        | 0.05 |       |
|                 | Output Voltage    | $V_{DD} = 10V$ $ I_O  < 1 \mu A$               |       | 0.05  |                        | 0                 | 0.05  |        | 0.05 | V     |
|                 |                   | $V_{DD} = 15V$                                 |       | 0.05  |                        | 0                 | 0.05  |        | 0.05 |       |
| V <sub>OH</sub> | HIGH Level        | $V_{DD} = 5V$                                  | 4.95  |       | 4.95                   | 5                 |       | 4.95   |      |       |
|                 | Output Voltage    | $V_{DD} = 10V$ $ I_O  < 1 \mu A$               | 9.95  |       | 9.95                   | 10                |       | 9.95   |      | V     |
|                 |                   | $V_{DD} = 15V$                                 | 14.95 |       | 14.95                  | 15                |       | 14.95  |      |       |
| $V_{IL}$        | LOW Level         | $V_{DD} = 5V, V_{O} = 4.5V$                    |       | 1.5   |                        | 2                 | 1.5   |        | 1.5  |       |
|                 | Input Voltage     | $V_{DD} = 10V, V_{O} = 9.0V$                   |       | 3.0   |                        | 4                 | 3.0   |        | 3.0  | V     |
|                 |                   | $V_{DD} = 15V, V_{O} = 13.5V$                  |       | 4.0   |                        | 6                 | 4.0   |        | 4.0  |       |
| $V_{IH}$        | HIGH Level        | $V_{DD} = 5V, V_{O} = 0.5V$                    | 3.5   |       | 3.5                    | 3                 |       | 3.5    |      |       |
|                 | Input Voltage     | $V_{DD} = 10V, V_{O} = 1.0V$                   | 7.0   |       | 7.0                    | 6                 |       | 7.0    |      | V     |
|                 |                   | $V_{DD} = 15V, V_{O} = 1.5V$                   | 11.0  |       | 11.0                   | 9                 |       | 11.0   |      |       |
| I <sub>OL</sub> | LOW Level Output  | $V_{DD} = 5V, V_{O} = 0.4V$                    | 0.64  |       | 0.51                   | 0.88              |       | 0.36   |      |       |
|                 | Current           | $V_{DD} = 10V, V_{O} = 0.5V$                   | 1.6   |       | 1.3                    | 2.25              |       | 0.9    |      | mA    |
|                 | (Note 3)          | $V_{DD} = 15V, V_{O} = 1.5V$                   | 4.2   |       | 3.4                    | 8.8               |       | 2.4    |      |       |
| I <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V, V_{O} = 4.6V$                    | -0.64 |       | -0.51                  | -0.88             |       | -0.36  |      |       |
|                 | Current           | $V_{DD} = 10V, V_{O} = 9.5V$                   | -1.6  |       | -1.3                   | -2.25             |       | -0.9   |      | mA    |
|                 | (Note 3)          | $V_{DD} = 15V, V_{O} = 13.5V$                  | -4.2  |       | -3.4                   | -8.8              |       | -2.4   |      |       |
| I <sub>IN</sub> | Input Current     | $V_{DD} = 15V, V_{IN} = 0V$                    |       | -0.10 |                        | -10 <sup>-5</sup> | -0.10 |        | -1.0 | μА    |
|                 |                   | $V_{DD} = 15V, V_{IN} = 15V$                   |       | 0.1   |                        | 10 <sup>-5</sup>  | 0.10  |        | 1.0  | μΛ    |

Note 3: I<sub>OL</sub> and I<sub>OH</sub> are tested one output at a time.

#### AC Electrical Characteristics (Note 4)

CD4001BC:  $T_A = 25$  °C, Input  $t_f$ ;  $t_f = 20$  ns.  $C_L = 50$  pF,  $R_L = 200$ k. Typical temperature coefficient is 0.3% °C.

| Symbol                              | Parameter                  | Conditions            | Тур | Max | Units |
|-------------------------------------|----------------------------|-----------------------|-----|-----|-------|
| t <sub>PHL</sub>                    | Propagation Delay Time,    | $V_{DD} = 5V$         | 120 | 250 |       |
|                                     | HIGH-to-LOW Level          | V <sub>DD</sub> = 10V | 50  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$        | 35  | 70  |       |
| t <sub>PLH</sub>                    | Propagation Delay Time,    | $V_{DD} = 5V$         | 110 | 250 |       |
|                                     | LOW-to-HIGH Level          | V <sub>DD</sub> = 10V | 50  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$        | 35  | 70  |       |
| t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time            | $V_{DD} = 5V$         | 90  | 200 |       |
|                                     |                            | V <sub>DD</sub> = 10V | 50  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$        | 40  | 80  |       |
| C <sub>IN</sub>                     | Average Input Capacitance  | Any Input             | 5   | 7.5 | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacity | Any Gate              | 14  |     | pF    |

Note 4: AC Parameters are guaranteed by DC correlated testing.

#### AC Electrical Characteristics (Note 5)

CD4011BC:  $T_A$ = 25°C, Input  $t_f$ ;  $t_f$  = 20 ns.  $C_L$  = 50 pF,  $R_L$  = 200k. Typical Temperature Coefficient is 0.3%/°C.

| Symbol                              | Parameter                  | Conditions     | Тур | Max | Units |
|-------------------------------------|----------------------------|----------------|-----|-----|-------|
| t <sub>PHL</sub>                    | Propagation Delay,         | $V_{DD} = 5V$  | 120 | 250 |       |
|                                     | HIGH-to-LOW Level          | $V_{DD} = 10V$ | 50  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$ | 35  | 70  |       |
| t <sub>PLH</sub>                    | Propagation Delay,         | $V_{DD} = 5V$  | 85  | 250 |       |
|                                     | LOW-to-HIGH Level          | $V_{DD} = 10V$ | 40  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$ | 30  | 70  |       |
| t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time            | $V_{DD} = 5V$  | 90  | 200 |       |
|                                     |                            | $V_{DD} = 10V$ | 50  | 100 | ns    |
|                                     |                            | $V_{DD} = 15V$ | 40  | 80  |       |
| C <sub>IN</sub>                     | Average Input Capacitance  | Any Input      | 5   | 7.5 | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacity | Any Gate       | 14  |     | pF    |

Note 5: AC Parameters are guaranteed by DC correlated testing.

#### **Typical Performance Characteristics**

Typical

Transfer Characteristics

20

VDD = 15V

VDD = 15V

VDD = 5V

VDD = 5V

V1 - INPUT VOLTAGE (V)
ONE INPUT ONLY

Typical Transfer Characteristics



Typical Transfer Characteristics



### Typical Performance Characteristics (Continued)

### **Typical Transfer Characteristics**













#### Typical Performance Characteristics (Continued) tthl, ttlh - TYPICAL TRANSITION TIME (ns) 190 CD4001B 170 CD4011B <sup>t</sup>PLH- TYPICAL LOW - TO - HIGH LEYEL PROPAGATION DELAY TIME (ns) 170 150 150 V<sub>DD</sub> = 5V 130 110 100 90 70 50 V<sub>DD</sub> = 15V 30 10 0 25 50 75 100 100 50 75 CL-LOAD CAPACITANCE (pF) CL-LOAD CAPACITANCE (pF) Atpg - PER PF OF LOAD CAPACITANCE (ns/pF) 2.0 t<sub>r</sub> = t<sub>f</sub> = 20 ns T<sub>A</sub> = 25°C CD4001B CD4011B 38 IOL- TYPICAL SINK CURRENT (mA) 34 1.5 30 CD4001B CD4011B e Application Note AN - 90 Propagation Delay) 26 22 1.0 18 0.5 0 0 L 2 2 4 6 8 10 12 14 16 18 20 0 2 4 6 8 10 12 14 16 18 20 V<sub>DD</sub> - POWER SUPPLY (V) v<sub>out</sub> (v) IOH - TYPICAL SOURCE CURRENT (MA) 2 6 10 14 18 22 24 28 36 20 18 16 14 12 10 8 6 $v_{cc} - v_{out} (v)$





### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)





OPTION 02





14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

www.onsemi.com