# **Typical Applications Circuit** | Part Number | Channel | Enable Pin (EN) | Current Limit<br>(Typical) | Recommended Maximum<br>Continuous Load Current | |-------------|---------|-----------------|----------------------------|------------------------------------------------| | AP2141D | 1 | Active Low | 0.8A | 0.5A | | AP2151D | 1 | Active High | 0.8A | 0.5A | # **Pin Descriptions** | Pin | | Pin Number | | | Descriptions | | |-------------|------|-------------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Name | SO-8 | MSOP-8EP | SOT25 | U-DFN2018-6 | Descriptions | | | GND | 1 | 1 | 2 | 1 | Ground | | | IN | 2, 3 | 2, 3 | 5 | 2 | Voltage Input Pin. (all IN pins must be tied together externally) | | | EN | 4 | 4 | 4 | 3 | Enable Input, active low (AP2141D) or active high (AP2151D). | | | FLG | 5 | 5 | 3 | 4 | Over-current and over-temperature fault report; open-drain flag is active low when triggered. | | | OUT | 6, 7 | 6, 7 | 1 | 5, 6 | Voltage Output Pin (all OUT pins must be tied together externally). | | | NC | 8 | 8 | N/A | N/A | No Internal Connection; recommend tie to OUT pins. | | | Exposed tab | ı | Exposed tab | - | Exposed tab | Exposed pad. Internally connected to GND. It should be externally connected to GND and thermal mass for enhanced thermal impedance. It should not be used as electrical ground conduction path. | | ### **Functional Block Diagram** # **Absolute Maximum Ratings** (@T<sub>A</sub> = +25 ℃, unless otherwise specified.) | Symbol | | Parameter | | Ratings | Units | |------------------------------------|---------------------------------|--------------------------------------------------------------------------|---------|----------------------|-------| | | HBM | Human Body Model ESD Protection | | 4 | kV | | | ММ | Machine Model ESD Protection | | 300 | V | | ESD | IEC System | Surges per EN61000-4-2. 1999 applied to output terminals of EVM (Note 5) | Air | 15 | kV | | | Level | Surges per EN61000-4-2. 1999 applied to output terminals of EVM (Note 5) | Contact | 8 | kV | | $V_{IN}$ | Input Voltage | | | 6.5 | V | | V <sub>OUT</sub> | Output Voltag | je | | V <sub>IN</sub> +0.3 | V | | V <sub>EN</sub> , V <sub>FLG</sub> | Enable Voltag | ge | | 6.5 | V | | I <sub>LOAD</sub> | Maximum Continuous Load Current | | | Internal Limited | Α | | T <sub>J(MAX)</sub> | Maximum Junction Temperature | | | +150 | ∞ | | T <sub>ST</sub> | Storage Temp | perature Range (Note 4) | | -65 to +150 | ℃ | Caution: Stresses greater than the 'Absolute Maximum Ratings' specified above, may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may be affected by exposure to absolute maximum rating conditions for extended periods of time. Semiconductor devices are ESD sensitive and may be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling and transporting these devices Notes: - 4. UL Recognized Rating from -30 $^{\circ}\!C$ to +70 $^{\circ}\!C$ (Diodes qualified $T_{ST}$ from -65 $^{\circ}\!C$ to +150 $^{\circ}\!C$ ) - External capacitors need to be connected to the output, EVM board was tested with capacitor 2.2µF 50V 0805.This level is a pass test only and not a limit. # Recommended Operating Conditions (@T<sub>A</sub> = +25 °C, unless otherwise specified.) | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------------|-----|----------|------| | $V_{IN}$ | Input Voltage | 2.7 | 5.5 | V | | l <sub>OUT</sub> | Output Current | 0 | 500 | mA | | T <sub>A</sub> | Operating Ambient Temperature | -40 | +85 | ° | | $V_{IH}$ | High-Level Input Voltage on EN or EN | 2.0 | $V_{IN}$ | ٧ | | V <sub>IL</sub> | Low-Level Input Voltage on EN or EN | 0 | 0.8 | V | ### Electrical Characteristics (@TA = +25 °C, VIN = +5V, unless otherwise specified.) | Symbol | Parameter | | Test Condit | ions | Min | Тур | Max | Unit | |---------------------|------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------|-----|------|-----|-------| | $V_{UVLO}$ | Input UVLO | _ | | | 1.6 | 1.9 | 2.5 | V | | I <sub>SHDN</sub> | Input Shutdown Current | Disabled, I <sub>OUT</sub> = 0 | Disabled, I <sub>OUT</sub> = 0 | | _ | 0.5 | 1 | μΑ | | ΙQ | Input Quiescent Current | Enabled, I <sub>OUT</sub> = 0 | | | _ | 45 | 70 | μΑ | | I <sub>LEAK</sub> | Input Leakage Current | Disabled, OUT grou | ınded | | _ | 0.1 | 1 | μΑ | | I <sub>REV</sub> | Reverse Leakage Current | Disabled, $V_{IN} = 0V$ , | $V_{OUT} = 5V, I_{I}$ | REV at VIN | _ | 0.1 | 1 | μΑ | | | | V <sub>IN</sub> = 5V, | T <sub>A</sub> = +25°C | SOT25, MSOP-8,<br>MSOP-8EP, SO-8 | _ | 95 | 115 | | | _ | | I <sub>OUT</sub> = 0.5A | | U-DFN2018-6 | _ | 90 | 110 | | | R <sub>DS(ON)</sub> | Switch On-Resistance | | -40°C ≤ T <sub>A</sub> ≤ | ≤ +85°C | _ | _ | 140 | mΩ | | | | $V_{IN} = 3.3V, I_{OUT} =$ | T <sub>A</sub> = +25 °C | | _ | 120 | 140 | | | | | 0.5A | -40°C ≤ T <sub>A</sub> ≤ | ≨ +85°C | _ | _ | 170 | | | I <sub>SHORT</sub> | Short-Circuit Current Limit | Enabled into short of | circuit, C <sub>L</sub> = 2 | 2μF | _ | 0.6 | _ | Α | | I <sub>LIMIT</sub> | Over-Load Current Limit | $V_{IN} = 5V$ , $V_{OUT} = 4$ . | $V_{IN} = 5V$ , $V_{OUT} = 4.0V$ , $C_L = 120 \mu F$ , $-40 \degree C \le T_A \le +85 \degree C$ | | 0.6 | 0.8 | 1.0 | Α | | I <sub>TRIG</sub> | Current Limiting Trigger Threshold | Output Current Slew Rate (<100A/s) , C <sub>L</sub> = 22µF | | _ | 1.0 | _ | Α | | | I <sub>SINK</sub> | EN Input Leakage | $V_{EN} = 5V$ | V <sub>EN</sub> = 5V | | _ | _ | 1 | μΑ | | t <sub>D(ON)</sub> | Output Turn-On Delay Time | $C_L = 1\mu F, R_{LOAD} =$ | 10Ω | | _ | 0.05 | _ | ms | | t <sub>R</sub> | Output Turn-On Rise Time | $C_L = 1\mu F$ , $R_{LOAD} =$ | $C_L = 1\mu F$ , $R_{LOAD} = 10\Omega$ | | | 0.6 | 1.5 | ms | | t <sub>D(OFF)</sub> | Output Turn-Off Delay Time | $C_L = 1\mu F, R_{LOAD} =$ | $C_L = 1\mu F$ , $R_{LOAD} = 10\Omega$ | | | 0.05 | _ | ms | | t <sub>F</sub> | Output Turn-Off Fall Time | $C_L = 1\mu F$ , $R_{LOAD} = 1$ | 10Ω | | _ | 0.05 | 0.1 | ms | | R <sub>FLG</sub> | FLG Output FET On-Resistance | I <sub>FLG</sub> =10mA | | | _ | 20 | 40 | Ω | | t <sub>BLANK</sub> | FLG Blanking Time | $C_{IN} = 10 \mu F, C_L = 22$ | 2μF | | 4 | 7 | 15 | ms | | R <sub>DIS</sub> | Discharge Resistance (Note 6) | $V_{IN} = 5V$ , disabled, | I <sub>OUT</sub> = 1mA | | _ | 100 | _ | Ω | | t <sub>DIS</sub> | Discharge Time | $C_L=1\mu F,V_{IN}=5V,$ | disabled to V | / <sub>OUT</sub> < 0.5V | _ | 0.6 | _ | ms | | T <sub>SHDN</sub> | Thermal Shutdown Threshold | Enabled, $R_{LOAD} = 1k\Omega$ | | _ | 140 | _ | ℃ | | | T <sub>HYS</sub> | Thermal Shutdown Hysteresis | _ | | _ | 25 | _ | ℃ | | | | | SOT25 (Note 7) | | | _ | 170 | | | | $\theta_{JA}$ | Thermal Resistance Junction-to- | SO-8 (Note 7) | | | _ | 127 | _ | °C/W | | OJA | Ambient | MSOP-8EP (Note 8 | 3) | | _ | 67 | _ | O, VV | | | | U-DFN2018-6 (Note | e 8) | | | 70 | | | Notes: <sup>6.</sup> The discharge function is active when the device is disabled (when enable is de-asserted). The discharge function offers a resistive discharge path for the external storage capacitor. 7. Device mounted on FR-4 substrate PCB, 2oz copper, with minimum recommended pad layout. 8. Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground. # **Typical Performance Characteristics** Figure 1 Voltage Waveforms: AP2141D (left), AP2151D (right) ### All Enable Plots are for AP2151D Active High ### Typical Performance Characteristics (continued) 2ms/div 5V/div 2ms/div Vout 5V/div # **Typical Performance Characteristics (cont.)** # **Discharge Time** No Load Resistance $C_L = 470 \mu F$ # **Typical Performance Characteristics (cont.)** # **Typical Performance Characteristics (cont.)** ### **Application Information** The AP2141D and AP2151D are integrated high-side power switches optimized for Universal Serial Bus (USB) that require protection functions. The power switches are equipped with a driver that controls the gate voltage and incorporates slew-rate limitation. This, along with the various protection features and special functions, make these power switches ideal for hot-swap or hot-plug applications. #### **Protection Features:** #### **Undervoltage Lockout (UVLO)** Undervoltage lockout function (UVLO) guarantees that the internal power switch is initially off during start-up. The UVLO functions only when the switch is enabled. Even if the switch is enabled, the switch is not turned ON until the power supply has reached at least 1.9V. Whenever the input voltage falls below approximately 1.9V, the power switch is turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. #### **Over-Current and Short Circuit Protection** An internal sensing FET is employed to check for over-current conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault stays long enough to activate thermal limiting. The different overload conditions and the corresponding response of the AP2141D/2151D are outlined below: | S.NO | Conditions | Explanation | Behavior of the AP2141D/2151D | |------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Short circuit condition at start-up | Output is shorted before input voltage is applied or before the part is enabled | The IC senses the short circuit and immediately clamps output current to a certain safe level namely I <sub>LIMIT</sub> . | | 2 | Short-circuit or Overcurrent condition | Short-Circuit or Overload condition that occurs when the part is enabled. | At the instance the overload occurs, higher current may flow for a very short period of time before the current limit function can react. After the current limit function has tripped (reached the overcurrent trip threshold), the device switches into current limiting mode and the current is clamped at I <sub>LIMIT</sub> . | | 3 | Gradual increase from nominal operating current to I <sub>LIMIT</sub> | Load increases gradually until the current-limit threshold.(I <sub>TRIG</sub> ) | The current rises until $I_{TRIG}$ or thermal limit. Once the threshold has been reached, the device switches into its current limiting mode and is set at $I_{LIMIT}$ . | Note that when the output has been shorted to GND at extremely low temperatures (< -20°C), a minimum 120 $\mu$ F electrolytic capacitor on the output pin is recommended. A correct capacitor type with capacitor voltage rating and temperature characteristics must be properly chosen so that capacitance value does not drop too low at the extremely low temperature operation. A recommended capacitor should have temperature characteristics of less than a 10% variation of capacitance change when operated at extremely low temperatures. Our recommended aluminum electrolytic capacitor type is Panasonic FC series. #### **Thermal Protection** Thermal protection prevents the IC from damage when the die temperature exceeds safe margins. This mainly occurs when heavy-overload or short-circuit faults are present for extended periods of time. The AP2141D/AP2151D implements thermal sensing to monitor the operating junction temperature of the power distribution switch. Once the die temperature rises to approximately 140 °C, the Thermal protection feature gets activated as follows: The internal thermal sense circuitry turns the power switch off and the FLG output is asserted thus preventing the power switch from damage. Hysteresis in the thermal sense circuit allows the device to cool down to approximately 25 °C before the output is turned back on. The built-in thermal hysteresis feature avoids undesirable oscillations of the thermal protection circuit. The switch continues to cycle in this manner until the load fault is removed, resulting in a pulsed output. The FLG open-drain output is asserted when an over-current occurs with 7-ms deglitch. #### **Reverse Current Protection** In a normal MOSFET switch, current can flow in reverse direction (from the output side to the input side) when the output side voltage is higher than the input side, even when the switch is turned off. A reverse-current blocking feature is implemented in the AP21x1 series to prevent such back currents. This circuit is activated by the difference between the output voltage and the input voltage. When the switch is disabled, this feature blocks reverse current flow from the output back to the input. ### **Application Information** (continued) ### **Special Functions:** ### **Discharge Function** When enable is de-asserted, the discharge function is active. The output capacitor is discharged through an internal NMOS that has a discharge resistance of $100\Omega$ . Hence, the output voltage drops down to zero. The time taken for discharge is dependent on the RC time constant of the resistance and the output capacitor. #### **FLG Response** The FLG open-drain output goes active low for any of the two conditions: Over-Current or Over-Temperature. The time from when a fault condition is encountered to when the FLG output goes low is 7-ms (typ). The FLG output remains low until both over-current and over-temperature conditions are removed. Connecting a heavy capacitive load to the output of the device can cause a momentary Over-current condition, which does not trigger the FLG due to the 7-ms deglitch timeout. The 7-ms timeout is also applicable for Over-current recovery and Thermal recovery. The AP2141D/AP2151D are designed to eliminate erroneous Over-current reporting without the need for external components, such as an RC delay network. ### **Power Supply Considerations** A 0.01- $\mu$ F to 0.1- $\mu$ F are X5R ceramic bypass capacitor between IN and GND, close to the device, is recommended. This limits the input voltage drop during line transients. Placing a high-value electrolytic capacitor on the input (10- $\mu$ F minimum) and output pin(s) is recommended when the output load is heavy. This precaution also reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a 0.01- $\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients. This capacitor also prevents the output from going negative during turn-off due to inductive parasitics. ### **Power Dissipation and Junction Temperature** The low on-resistance of the internal MOSFET allows the small surface-mount packages to pass large current. Using the maximum operating ambient temperature (T<sub>A</sub>) and R<sub>DS(ON)</sub>, the power dissipation can be calculated by: $$P_D = R_{DS(ON)} \times I^2$$ The junction temperature can be calculated by: $$T_J = P_D \times R_{\theta JA} + T_A$$ #### Where: $T_A$ = Ambient Temperature $^{\circ}$ C $R_{\theta JA}$ = Thermal Resistance $P_D$ = Total Power Dissipation #### **Generic Hot-Plug Applications** In many applications it may be necessary to remove modules or PC boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges as seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp up the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise and fall times of the AP2141D/AP2151D, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the AP2141D/AP2151D also ensures that the switch is off after the card has been removed, and that the switch is off during the next insertion. By placing the AP2141D/AP2151D between the VCC input and the rest of the circuitry, the input power reaches these devices first after insertion. The typical rise time of the switch is approximately 1ms, providing a slow voltage ramp at the output of the device. This implementation controls the system surge current and provides a hot-plugging mechanism for any device. #### **Dual-Purpose Port Applications** AP2141D/AP2151D is not recommended for use in dual-purpose port applications in which a single port is used for data communication between the host and peripheral devices while simultaneously maintaining a charge to the battery of the peripheral device. An example of such a non-recommended application is a shared HDMI/MHL (Mobile High-definition Link) port that allows streaming video between an HDTV or set-top box and a smartphone or tablet while maintaining a charge to the smartphone or tablet battery. Since the AP2141D/AP2151D includes an embedded discharge feature that discharges the output load of the device when the device is disabled, the batteries of the connected peripheral device will be subject to continual discharge whenever the AP2141D/AP2151D is disabled. An overstress condition to the device's discharge MOS transistor may result. In addition, if the output of the AP2141D/AP2151D is subjected to a constant voltage that would be present during a dual-purpose port application such as MHL, an overstress condition to the device may result. ### **Ordering Information** | Part Number | Bookaga Codo | Dookoging | 7"/13" Tap | e and Reel | |---------------|--------------|-------------|-------------------|--------------------| | Part Number | Package Code | Packaging | Quantity | Part Number Suffix | | AP21X1DSG-13 | S | SO-8 | 2,500/Tape & Reel | -13 | | AP21X1DMPG-13 | MP | MSOP-8EP | 2,500/Tape & Reel | -13 | | AP21X1DWG-7 | W | SOT25 | 3,000/Tape & Reel | -7 | | AP21X1DFMG-7 | FM | U-DFN2018-6 | 3,000/Tape & Reel | -7 | Note: 9. For packaging details, go to our website at http://www.diodes.com/products/packages.html. # **Marking Information** ### (1) SO-8 ### Marking Information (continued) ### (2) MSOP-8EP ### (3) SOT25 ### (Top View) 5 4 **XX Y W X** 2 3 $\underline{XX}$ : Identification code Y: Year 0~9 $\underline{W}$ : Week: A~Z: 1~26 week; a~z: 27~52 week; z represents 52 and 53 week $\underline{X}$ : A~Z: Green | Device | Package Type | Identification Code | |----------|--------------|---------------------| | AP2141DW | SOT25 | JA | | AP2151DW | SOT25 | JB | ### (4) U-DFN2018-6 | Device | Package type | Identification Code | |-----------|--------------|---------------------| | AP2141DFM | U-DFN2018-6 | JA | | AP2151DFM | U-DFN2018-6 | JB | # Package Outline Dimensions (All dimensions in mm.) Please see AP02002 at http://www.diodes.com/datasheets/ap02002.pdf for the latest version. ### (1) Package type: SO-8 | | SO-8 | | | | | | |--------|----------|-------|--|--|--|--| | Dim | Min | Max | | | | | | Α | - | 1.75 | | | | | | A1 | 0.10 | 0.20 | | | | | | A2 | 1.30 | 1.50 | | | | | | A3 | 0.15 | 0.25 | | | | | | b | 0.3 | 0.5 | | | | | | D | 4.85 | 4.95 | | | | | | Е | 5.90 | 6.10 | | | | | | E1 | 3.85 | 3.95 | | | | | | е | 1.27 | Тур | | | | | | h | - | 0.35 | | | | | | L | 0.62 | 0.82 | | | | | | θ | 0° | 8° | | | | | | All Di | mensions | in mm | | | | | ## (2) Package Type: MSOP-8EP | MSOP-8EP | | | | | | |------------|--------|---------|-------|--|--| | Dim | Min | Max | Тур | | | | Α | - | 1.10 | - | | | | A1 | 0.05 | 0.15 | 0.10 | | | | A2 | 0.75 | 0.95 | 0.86 | | | | <b>A</b> 3 | 0.29 | 0.49 | 0.39 | | | | b | 0.22 | 0.38 | 0.30 | | | | С | 0.08 | 0.23 | 0.15 | | | | D | 2.90 | 3.10 | 3.00 | | | | D1 | 1.60 | 2.00 | 1.80 | | | | Е | 4.70 | 5.10 | 4.90 | | | | E1 | 2.90 | 3.10 | 3.00 | | | | E2 | 1.30 | 1.70 | 1.50 | | | | E3 | 2.85 | 3.05 | 2.95 | | | | е | - | - | 0.65 | | | | L | 0.40 | 0.80 | 0.60 | | | | а | 0° | 8° | 4° | | | | Х | - | - | 0.750 | | | | у | - | - | 0.750 | | | | All C | )imens | ions in | mm | | | # Package Outline Dimensions (continued) (All dimensions in mm.) Please see AP02002 at http://www.diodes.com/datasheets/ap02002.pdf for the latest version. ### (3) Package Type: SOT25 | | SOT | Γ25 | | |-------|--------|--------|------| | Dim | Min | Max | Тур | | Α | 0.35 | 0.50 | 0.38 | | В | 1.50 | 1.70 | 1.60 | | U | 2.70 | 3.00 | 2.80 | | D | _ | _ | 0.95 | | Н | 2.90 | 3.10 | 3.00 | | 7 | 0.013 | 0.10 | 0.05 | | K | 1.00 | 1.30 | 1.10 | | L | 0.35 | 0.55 | 0.40 | | M | 0.10 | 0.20 | 0.15 | | N | 0.70 | 0.80 | 0.75 | | α | 0° | 8° | | | All D | imensi | ons in | mm | ### (4) Package Type: U-DFN2018-6 | U-DFN2018-6 | | | | | |----------------------|-------|-------|-------|--| | Dim | Min | Max | Тур | | | Α | 0.545 | 0.605 | 0.575 | | | A1 | 0 | 0.05 | 0.02 | | | A3 | _ | _ | 0.13 | | | b | 0.15 | 0.25 | 0.20 | | | D | 1.750 | 1.875 | 1.80 | | | D2 | 1.30 | 1.50 | 1.40 | | | е | _ | | 0.50 | | | Е | 1.95 | 2.075 | 2.00 | | | E2 | 0.90 | 1.10 | 1.00 | | | L | 0.20 | 0.30 | 0.25 | | | Z | _ | | 0.30 | | | All Dimensions in mm | | | | | # **Suggested Pad Layout** Please see AP02001 at http://www.diodes.com/datasheets/ap02001.pdf for the latest version. ### (1) Package Type: SO-8 | Dimensions | Value (in mm) | |------------|---------------| | X | 0.60 | | Υ | 1.55 | | C1 | 5.4 | | C2 | 1.27 | ### (2) Package Type: MSOP-8EP | Dimensions | Value | |------------|---------| | Dimensions | (in mm) | | С | 0.650 | | G | 0.450 | | Χ | 0.450 | | X1 | 2.000 | | Υ | 1.350 | | Y1 | 1.700 | | Y2 | 5.300 | ### (3) Package Type: SOT25 | Dimensions | Value (in mm) | |------------|---------------| | Z | 3.20 | | G | 1.60 | | Х | 0.55 | | Υ | 0.80 | | C1 | 2.40 | | C2 | 0.95 | # Suggested Pad Layout (continued) Please see AP02001 at http://www.diodes.com/datasheets/ap02001.pdf for the latest version. ### (4) Package type: U-DFN2018-6 | Dimensions | Value (in mm) | |------------|---------------| | С | 0.50 | | G | 0.20 | | X | 0.25 | | X1 | 1.60 | | Y | 0.35 | | Y1 | 1.20 | # **Taping Orientation** (Note 10) ### For U-DFN2018-6 Note: 10. The taping orientation of the other package type can be found on our website at http://www.diodes.com/datasheets/ap02007.pdf. #### **IMPORTANT NOTICE** DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages. Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated. #### LIFE SUPPORT Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein: - A. Life support devices or systems are devices or systems which: - 1. are intended to implant into the body, or - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user. - B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness. Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems. Copyright © 2015, Diodes Incorporated www.diodes.com