# **TABLE OF CONTENTS**

| Features                                     | 1 |
|----------------------------------------------|---|
| Applications                                 | 1 |
| Functional Block Diagrams                    | 1 |
| General Description                          | 1 |
| Revision History                             | 2 |
| Specifications                               | 3 |
| Absolute Maximum Ratings                     | 4 |
| ESD Caution                                  | 4 |
| Pin Configurations and Function Descriptions | 5 |
| Typical Performance Characteristics          | 6 |
| Circuit Information                          | 8 |

### **REVISION HISTORY**

| 1/16—Rev. G to Rev. H                                  |    |
|--------------------------------------------------------|----|
| Changes to Table 3                                     | 5  |
| Changes to Power Fail Comparator Section and Figure 15 | 8  |
| Changes to Figure 16                                   | 9  |
| Changes to Figure 18 and Figure 20                     | 10 |
| Updated Outline Dimensions                             | 12 |
| Changes to Ordering Guide                              | 12 |
|                                                        |    |

### 3/08—Rev. F to Rev. G

| Changes to Applications                        | . 1 |
|------------------------------------------------|-----|
| Changes to Table 2                             | . 4 |
| Changes to Figure 9                            | . 6 |
| Changes to Figure 10, Figure 11, and Figure 12 | . 7 |
| Changes to Figure 14                           | . 8 |
| Changes to Ordering Guide                      | 12  |

### 2/07—Rev. E to Rev. F

|                                                                 | Universal |
|-----------------------------------------------------------------|-----------|
| Changes to Watchdog Timeout Period                              |           |
| Replaced Pin Configurations and Function Descriptions Section 5 |           |

| Power Fail RESET Output                                   | 8  |
|-----------------------------------------------------------|----|
| Manual Reset                                              | 8  |
| Watchdog Timer (ADM705/ADM706)                            | 8  |
| Power Fail Comparator                                     | 8  |
| Valid $\overline{\text{RESET}}$ Below 1 V V <sub>CC</sub> | 9  |
| Applications Information                                  | 10 |
| Monitoring Additional Supply Levels                       | 10 |
| Microprocessor with Bidirectional RESET                   | 10 |
| Outline Dimensions                                        | 11 |
| Ordering Guide                                            | 12 |

#### 7/06—Rev. D to Rev. E

| Added RM-8 (MSOP) Package  | Universal |
|----------------------------|-----------|
| Changes to Table 2         | 4         |
| Updated Outline Dimensions |           |
| Changes to Ordering Guide  |           |

### 11/05—Rev. C to Rev. D

| Updated Format             | .Universal |
|----------------------------|------------|
| Deleted Figure 2           | 4          |
| Updated Outline Dimensions | 11         |
| Changes to Ordering Guide  | 12         |

### 8/02—Rev. B to Rev. C

| Removed RM-8 (µSOIC) Package | Universal |
|------------------------------|-----------|
| Updated N-8 and R-8 Packages | 8         |

# **SPECIFICATIONS**

 $V_{\rm CC}$  = 4.75 V to 5.5 V,  $T_{\rm A}$  =  $T_{\rm MIN}$  to  $T_{\rm MAX}$  , unless otherwise noted.

### Table 1.

| Parameter                                  | Min                   | Тур   | Мах  | Unit | Test Conditions/Comments                                     |
|--------------------------------------------|-----------------------|-------|------|------|--------------------------------------------------------------|
| POWER SUPPLY                               |                       |       |      |      |                                                              |
| Vcc Operating Voltage Range                | 1.0                   |       | 5.5  | V    |                                                              |
| Supply Current                             |                       | 190   | 250  | μA   |                                                              |
| LOGIC OUTPUT                               |                       |       |      |      |                                                              |
| Reset Threshold                            | 4.5                   | 4.65  | 4.75 | V    | ADM705/ADM707                                                |
|                                            | 4.25                  | 4.40  | 4.50 | V    | ADM706/ADM708                                                |
| Reset Threshold Hysteresis                 |                       | 40    |      | mV   |                                                              |
| RESET PULSE WIDTH                          | 160                   | 200   | 280  | ms   |                                                              |
| RESET OUTPUT VOLTAGE                       | Vcc – 1.5             |       |      | V    | Isource = 800 µA                                             |
|                                            |                       |       | 0.4  | V    | I <sub>SINK</sub> = 3.2 mA                                   |
|                                            |                       |       | 0.3  | V    | $V_{CC} = 1 \text{ V}, \text{ I}_{SINK} = 50 \mu\text{A}$    |
|                                            |                       |       | 0.3  | V    | $V_{CC} = 1.2 \text{ V}, \text{ I}_{SINK} = 100 \mu\text{A}$ |
| RESET OUTPUT VOLTAGE                       | Vcc – 1.5             |       |      | V    | ADM707/ADM708, Isource = 800 μA                              |
|                                            |                       |       | 0.4  | V    | ADM707/ADM708, I <sub>SINK</sub> = 1.2 mA                    |
| WATCHDOG TIMEOUT PERIOD (t <sub>WD</sub> ) | 1.00                  | 1.60  | 2.25 | sec  | $V_{IL} = 0.4 V, V_{IH} = V_{CC} \times 0.8, WDI = V_{CC}$   |
| WDI Pulse Width (twp)                      | 50                    |       |      | ns   |                                                              |
| WATCHDOG INPUT                             |                       |       |      |      |                                                              |
| WDI Input Threshold                        |                       |       |      |      |                                                              |
| Logic Low                                  |                       |       | 0.8  | V    |                                                              |
| Logic High                                 | 3.5                   |       |      | V    |                                                              |
| WDI Input Current                          |                       | 50    | 150  | μΑ   | WDI = 0 V                                                    |
|                                            | -150                  | -50   |      | μΑ   | WDI = 0 V                                                    |
| WDO OUTPUT VOLTAGE                         | V <sub>cc</sub> – 1.5 |       |      | V    | $I_{SOURCE} = 800 \ \mu A$                                   |
|                                            |                       |       | 0.4  | V    | $I_{SINK} = 1.2 \text{ mA}$                                  |
| MANUAL RESET INPUT                         |                       |       |      |      |                                                              |
| MR Pull-Up Current                         | 100                   | 250   | 600  | μΑ   | $\overline{MR} = 0 V$                                        |
| MR Pulse Width                             | 150                   |       |      | ns   |                                                              |
| MR INPUT THRESHOLD                         |                       |       |      |      |                                                              |
| Logic Low                                  |                       |       | 0.8  | V    |                                                              |
| Logic High                                 | 2.0                   |       |      | V    |                                                              |
| MR TO RESET OUTPUT DELAY                   |                       |       | 250  | ns   |                                                              |
| POWER FAIL INPUT                           |                       |       |      |      |                                                              |
| PFI Input Threshold                        | 1.2                   | 1.25  | 1.3  | V    |                                                              |
| PFI Input Current                          | -25                   | +0.01 | +25  | nA   |                                                              |
| PFO OUTPUT VOLTAGE                         | V <sub>cc</sub> – 1.5 |       |      | V    | $I_{SOURCE} = 800 \ \mu A$                                   |
|                                            |                       |       | 0.4  | v    | $I_{SINK} = 3.2 \text{ mA}$                                  |

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 2.

| Parameter                            | Rating                |
|--------------------------------------|-----------------------|
| V <sub>cc</sub>                      | –0.3 V to +6 V        |
| All Other Inputs                     | -0.3 V to Vcc + 0.3 V |
| Input Current                        |                       |
| Vcc                                  | 20 mA                 |
| GND                                  | 20 mA                 |
| Digital Output Current               | 20 mA                 |
| Power Dissipation, N-8 PDIP          | 727 mW                |
| $\theta_{JA}$ Thermal Impedance      | 135°C/W               |
| Power Dissipation, R-8 SOIC          | 470 mW                |
| $\theta_{JA}$ Thermal Impedance      | 110°C/W               |
| Power Dissipation, RM-8 MSOP         | 900 mW                |
| $\theta_{JA}$ Thermal Impedance      | 206°C/W               |
| Operating Temperature Range          |                       |
| Industrial (Version A)               | -40°C to +85°C        |
| Lead Temperature (Soldering, 10 sec) | 300°C                 |
| Vapor Phase (60 sec)                 | 215°C                 |
| Infrared (15 sec)                    | 220°C                 |
| Storage Temperature Range            | –65°C to +150°C       |
| ESD Rating                           | >4.5 kV               |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



### **Table 3. Pin Function Descriptions**

|          |                                   | Pin Number                        |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|----------|-----------------------------------|-----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Mnemonic | ADM705/<br>ADM706<br>(PDIP, SOIC) | ADM707/<br>ADM708<br>(PDIP, SOIC) | ADM708<br>(MSOP)  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| MR       | 1                                 | 1                                 | 3                 | Manual Reset Input. When this pin is taken below 0.8 V, a reset is generated. MR can be driven from TTL, CMOS logic, or from a manual reset switch as it is internally debounced. An internal 250 µA pull-up current holds the input high when floating.                                                                                                                                                                                                                             |  |
| Vcc      | 2                                 | 2                                 | 4                 | 5 V Power Supply Input. Place a 0.1 $\mu$ F decoupling capacitor between the V <sub>cc</sub> and GND pins.                                                                                                                                                                                                                                                                                                                                                                           |  |
| GND      | 3                                 | 3                                 | 5                 | ) V Ground Reference for All Signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| PFI      | 4                                 | 4                                 | 6                 | ower Fail Input. <u>PFI</u> is the noninverting input to the power fail comparator. When PFI is<br>ess than 1.25 V, PFO goes low. If unused, PFI must be connected to GND.                                                                                                                                                                                                                                                                                                           |  |
| PFO      | 5                                 | 5                                 | 7                 | Power Fail Output. PFO is the output from the power fail comparator. It goes low when PFI is less than 1.25 V.                                                                                                                                                                                                                                                                                                                                                                       |  |
| WDI      | 6                                 | Not<br>applicable                 | Not<br>applicable | Watchdog Input. WDI is a three-level input. If WDI remains <u>either</u> high or low for longer than the watchdog timeout period, the watchdog output (WDO) goes low. The timer resets with each transition at the WDI input. Either a high to low or a low to high transition clears the counter. The internal timer is also cleared whenever reset is asserted. The watchdog timer is disabled when WDI is left floating or connected to a three-state buffer.                     |  |
| NC       | Not<br>applicable                 | 6                                 | 8                 | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RESET    | 7                                 | 7                                 | 1                 | Logic Output. RESET goes low for 200 ms when triggered. It can be triggered either by $V_{CC}$ being below the reset threshold or by a low signal on the manual reset input (MR). RESET remains low whenever $V_{CC}$ is below the reset threshold (4.65 V in ADM705/ADM707, 4.40 V in ADM706/ADM708). It remains low for 200 ms after $V_{CC}$ goes above the reset threshold or MR goes from low to high. A watchdog timeout does not trigger RESET unless WDO is connected to MR. |  |
| WDO      | 8                                 | Not<br>applicable                 | Not<br>applicable | Watchdog Output. WDO remains low until the watchdog timer is cleared. WDO also goes low during low line conditions. Whenever $V_{CC}$ is below the reset threshold, WDO goes low if the internal WDO remains low. As soon as $V_{CC}$ goes above the reset threshold, WDO goes high.                                                                                                                                                                                                 |  |
| RESET    | Not<br>applicable                 | 8                                 | 2                 | Logic Output. RESET is an active high output suitable for systems that use active high reset logic. It is the inverse of RESET.                                                                                                                                                                                                                                                                                                                                                      |  |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 6. RESET Output Voltage vs. Supply Voltage



Figure 7. ADM707/ADM708 RESET Output Voltage vs. Supply Voltage



Figure 8. PFI Comparator Assertion Response Time



Figure 9. PFI Comparator Deassertion Response Time



100ns/DIV Figure 10. RESET, RESET Assertion



Figure 11. RESET, RESET Deassertion

# Data Sheet

# ADM705/ADM706/ADM707/ADM708



Figure 12. ADM705/ADM707 RESET Response Time

### CIRCUIT INFORMATION POWER FAIL RESET OUTPUT

**RESET** is an active low output that provides a reset signal to the microprocessor whenever the  $V_{CC}$  input is below the reset threshold. An internal timer holds **RESET** low for 200 ms after the voltage on  $V_{CC}$  rises above the threshold. This functions as a power-on reset signal for the microprocessor. It allows time for both the power supply and the microprocessor to stabilize after power-up. The **RESET** output is guaranteed to remain valid (low) with  $V_{CC}$  as low as 1 V. This ensures that the microprocessor is held in a stable shutdown condition as the power supply voltage ramps up.

In addition to  $\overline{\text{RESET}}$ , an active high RESET output is also available on the ADM707/ADM708. This is the complement of  $\overline{\text{RESET}}$ and is useful for processors requiring an active high reset signal.

### **MANUAL RESET**

The manual reset input  $(\overline{\text{MR}})$  allows other reset sources, such as a manual reset switch, to generate a processor reset. The input is effectively debounced by the timeout period (200 ms typically). The  $\overline{\text{MR}}$  input is TTL-/CMOS-compatible, so it can also be driven by any logic reset output.



Figure 13. RESET, MR, and WDO Timing

### WATCHDOG TIMER (ADM705/ADM706)

The watchdog timer circuit can monitor the activity of the microprocessor to check that it is not stalled in an indefinite loop. An output line on the processor toggles the watchdog input (WDI) line. If this line is not toggled within the timeout period (1.60 sec), then the watchdog output (WDO) goes low. The WDO can be connected to a nonmaskable interrupt (NMI) on the processor; therefore, if the watchdog timer times out, an interrupt is generated. The interrupt service routine then rectifies the problem.

If a  $\overline{\text{RESET}}$  signal is required when a timeout occurs, the  $\overline{\text{WDO}}$  must connect to the manual reset input ( $\overline{\text{MR}}$ ).

The watchdog timer is cleared by either a high to low or a low to high transition on WDI. It is also cleared by RESET going low; therefore, the watchdog timeout period begins after RESET goes high.

When  $V_{CC}$  falls below the reset threshold,  $\overline{WDO}$  is forced low, whether or not the watchdog timer has timed out. Normally, this generates an interrupt, but it is overridden by  $\overline{RESET}$  going low.

The watchdog monitor can be deactivated by floating the WDI. The  $\overline{WDO}$  can then be used as a low line output because it goes low only when  $V_{CC}$  falls below the reset threshold.





### **POWER FAIL COMPARATOR**

The power fail comparator is an independent comparator that can monitor the input power supply. The comparator inverting input is internally connected to a 1.25 V reference voltage. The noninverting input is available at the PFI input. This input can monitor the input power supply via a resistive divider network. When the voltage on the PFI input drops below 1.25 V, the comparator output (PFO) goes low, indicating a power failure. For early warning of power failure, the comparator monitors the preregulator input by choosing an appropriate resistive divider network. The PFO output can interrupt the processor so a shutdown procedure is implemented before power is lost.

As the voltage on the PFI pin is limited to  $V_{CC}$  + 0.3 V, it is recommended to connect the PFI pin with a Schottky diode to the RESET pin as shown in Figure 15. This helps clamping the PFI pin voltage during device power up and operation.



Figure 15. Power Fail Comparator

### **Data Sheet**

# ADM705/ADM706/ADM707/ADM708

### Adding Hysteresis to the Power Fail Comparator

For increased noise immunity, hysteresis can be added to the power fail comparator. Because the comparator circuit is noninverting, hysteresis can be added by connecting a resistor between the PFO output and the PFI input as shown in Figure 16.



Figure 16. Adding Hysteresis to the Power Fail Comparator

When PFO is low, Resistor R3 sinks current from the summing junction at the PFI pin. When PFO is high, Resistor R3 sources current into the PFI summing junction. This results in differing trip levels for the comparator. Further noise immunity can be achieved by connecting a capacitor between PFI and GND. The equations calculate the hysteresis are as follows:

$$V_{H} = 1.25 \left[ 1 + \left(\frac{R2 + R3}{R2 \times R3}\right) RI \right]$$
$$V_{L} = 1.25 + RI \left(\frac{1.25}{R2} - \frac{V_{CC} - 1.25}{R3}\right)$$
$$V_{MID} = 1.25 \left(\frac{RI + R2}{R2}\right)$$

### VALID RESET BELOW 1 V Vcc

The ADM705/ADM706/ADM707/ADM708 are guaranteed to provide a valid reset level with  $V_{\rm CC}$  as low as 1 V (see the Typical Performance Characteristics section). As  $V_{\rm CC}$  drops below 1 V, the internal transistor does not have sufficient drive to hold the voltage RESET at 0 V. A pull-down resistor can connect externally, as shown in Figure 17, to hold the line low if required.



## **APPLICATIONS INFORMATION**

A typical application circuit is shown in Figure 18. The unregulated dc input supply is monitored using PFI via the resistive divider network. Resistor R1 and Resistor R2 must be selected so when the supply voltage drops below the desired level (such as 8 V), the voltage on PFI drops below the 1.25 V threshold, thereby generating an interrupt to the microprocessor. Monitoring the preregulator input provides additional time to execute an orderly shutdown procedure before power is lost.



Figure 18. Typical Application Circuit

Microprocessor activity is monitored using WDI. This is driven using an output line from the processor. The software routines toggle this line at least once every 1.60 seconds. If a problem occurs and this line is not toggled,  $\overline{WDO}$  goes low and a nonmaskable interrupt is generated. This interrupt routine can clear the problem.

If, in the event of inactivity on the WDI line, a system reset is required,  $\overline{\text{WDO}}$  must connect to  $\overline{\text{MR}}$  as shown in Figure 19.



### MONITORING ADDITIONAL SUPPLY LEVELS

It is possible to use the power fail comparator to monitor a second supply as shown in Figure 20. The two sensing resistors, R1 and R2, are selected so the voltage on PFI drops below 1.25 V at the minimum acceptable input supply. PFO can connect to MR so a reset is generated when the supply drops out of tolerance. In this case, if either supply drops out of tolerance, a reset is generated.



Figure 20. Monitoring 5 V and an Additional Supply, V<sub>x</sub>

### MICROPROCESSOR WITH BIDIRECTIONAL RESET

To prevent contention for microprocessors with a bidirectional reset line, a current limiting resistor must be inserted between the ADM705/ADM706/ADM707/ADM708 RESET output pin and the microprocessor RESET pin. This limits the current to a safe level if there are conflicting output reset levels. A suitable resistor value is 4.7 k $\Omega$ . If the reset output is required for other uses, it must be buffered, as shown in Figure 21.



Figure 21. Bidirectional Input/Output RESET

### **OUTLINE DIMENSIONS**



Dimensions shown in millimeters and (inches)



Figure 24. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> T | Nodel <sup>1</sup> Temperature Range Package Description |                                                | Package Option | Branding |  |
|----------------------|----------------------------------------------------------|------------------------------------------------|----------------|----------|--|
| ADM705AN –           | -40°C to +85°C                                           | 8-Lead Plastic Dual-in-Line Package [PDIP]     | N-8            |          |  |
| ADM705ANZ –          | -40°C to +85°C                                           | 8-Lead Plastic Dual-in-Line Package [PDIP]     | N-8            |          |  |
| ADM705AR –           | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM705AR-REEL -      | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM705AR-REEL7 -     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM705ARZ –          | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM705ARZ-REEL –     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM705ARZ-REEL7 -    | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706ANZ –          | -40°C to +85°C                                           | 8-Lead Plastic Dual-in-Line Package [PDIP]     | N-8            |          |  |
| ADM706AR –           | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706AR-REEL –      | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706AR-REEL7 –     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706ARZ –          | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706ARZ-REEL –     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM706ARZ-REEL7 –    | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM707ANZ –          | -40°C to +85°C                                           | 8-Lead Plastic Dual-in-Line Package [PDIP]     | N-8            |          |  |
| ADM707AR –           | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM707AR-REEL –      | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM707ARZ –          | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM707ARZ-REEL –     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM708ANZ –          | -40°C to +85°C                                           | 8-Lead Plastic Dual-in-Line Package [PDIP]     | N-8            |          |  |
| ADM708AR –           | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM708AR-REEL –      | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM708ARZ –          | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM708ARZ-REEL –     | -40°C to +85°C                                           | 8-Lead Standard Small Outline Package [SOIC_N] | R-8            |          |  |
| ADM708ARMZ –         | -40°C to +85°C                                           | 8-Lead Mini Small Outline Package [MSOP]       | RM-8           | M8F      |  |
| ADM708ARMZ-REEL –    | -40°C to +85°C                                           | 8-Lead Mini Small Outline Package [MSOP]       | RM-8           | M8F      |  |

 $^{1}$  Z = RoHS Compliant Part.

©2002–2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D00088-0-1/16(H) ANALOG DEVICES

www.analog.com

Rev. H | Page 12 of 12