## TABLE OF CONTENTS

| Features 1                                  |
|---------------------------------------------|
| Applications1                               |
| Functional Block Diagram 1                  |
| General Description 1                       |
| Revision History 2                          |
| Specifications                              |
| 850 MHz Receive Performance 3               |
| 1950 MHz Receive Performance 3              |
| Spur Tables 4                               |
| 850 MHz Spur Table 4                        |
| 1950 MHz Spur Table 4                       |
| Absolute Maximum Ratings 5                  |
| ESD Caution                                 |
| Pin Configuration and Function Descriptions |

#### **REVISION HISTORY**

| 6/2016—Rev. 0 to Rev. A                    |              |
|--------------------------------------------|--------------|
| Changed CP-8-1 to CP-8-23                  | . Throughout |
| Change to $\theta_{JA}$ Parameter, Table 5 | 5            |
| Changes to Figure 2 and Table 6            | 6            |
| Updated Outline Dimensions                 |              |
| Changes to Ordering Guide                  |              |

2/2008—Revision 0: Initial Version

| 7  |
|----|
| 7  |
| 12 |
| 17 |
| 17 |
| 17 |
| 19 |
| 19 |
| 19 |
| 21 |
| 22 |
| 22 |
|    |

## **SPECIFICATIONS**

#### **850 MHz RECEIVE PERFORMANCE**

 $V_{\text{S}}$  = 3 V,  $T_{\text{A}}$  = 25°C, LO power = 4 dBm, re: 50  $\Omega,$  unless otherwise noted.

| Table 1.                           |     |      |     |      |                                                                                                                         |
|------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------------------------------------------|
| Parameter                          | Min | Тур  | Max | Unit | Test Conditions/Comments                                                                                                |
| RF Frequency Range                 | 750 | 850  | 975 | MHz  |                                                                                                                         |
| LO Frequency Range                 | 500 | 780  | 945 | MHz  | Low-side LO                                                                                                             |
| IF Frequency Range                 | 30  | 70   | 250 | MHz  |                                                                                                                         |
| Conversion Loss                    |     | 6.7  |     | dB   | $f_{RF} = 850 \text{ MHz}, f_{LO} = 780 \text{ MHz}, f_{IF} = 70 \text{ MHz}$                                           |
| SSB Noise Figure                   |     | 6.4  |     | dB   | $f_{\text{RF}}=850 \text{ MHz}, f_{\text{LO}}=780 \text{ MHz}, f_{\text{IF}}=70 \text{ MHz}$                            |
| Input Third-Order Intercept (IP3)  |     | 25   |     | dBm  | $f_{\text{RF1}}=849$ MHz, $f_{\text{RF2}}=850$ MHz, $f_{\text{LO}}=780$ MHz, $f_{\text{IF}}=70$ MHz; each RF tone 0 dBm |
| Input 1dB Compression Point (P1dB) |     | 19.8 |     | dBm  | $f_{\text{RF}} = 820 \text{ MHz}, f_{\text{LO}} = 750 \text{ MHz}, f_{\text{IF}} = 70 \text{ MHz}$                      |
| LO-to-IF Leakage                   |     | 29   |     | dBc  | LO power = 4 dBm, $f_{LO}$ = 780 MHz                                                                                    |
| LO-to-RF Leakage                   |     | 13   |     | dBc  | LO power = 4 dBm, $f_{LO}$ = 780 MHz                                                                                    |
| RF-to-IF Leakage                   |     | 19.5 |     | dBc  | RF power = 0 dBm, $f_{RF}$ = 850 MHz, $f_{LO}$ = 780 MHz                                                                |
| IF/2 Spurious                      |     | -50  |     | dBc  | RF power = 0 dBm, $f_{RF}$ = 850 MHz, $f_{LO}$ = 780 MHz                                                                |
| Supply Voltage                     | 2.7 | 3    | 3.5 | V    |                                                                                                                         |
| Supply Current                     |     | 16.5 |     | mA   | LO power = 4 dBm                                                                                                        |

#### **1950 MHz RECEIVE PERFORMANCE**

 $V_s = 3 V$ ,  $T_A = 25^{\circ}$ C, LO power = 6 dBm, re: 50  $\Omega$ , unless otherwise noted.

| Parameter                          | Min  | Тур  | Max  | Unit | Test Conditions/Comments                                                                                                    |
|------------------------------------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------|
| RF Frequency Range                 | 1800 | 1950 | 2050 | MHz  |                                                                                                                             |
| LO Frequency Range                 | 1420 | 1760 | 2000 | MHz  | Low-side LO                                                                                                                 |
| IF Frequency Range                 | 50   | 190  | 380  | MHz  |                                                                                                                             |
| Conversion Loss                    |      | 6.8  |      | dB   | $f_{RF} = 1950 \text{ MHz}, f_{LO} = 1760 \text{ MHz}, f_{IF} = 190 \text{ MHz}$                                            |
| SSB Noise Figure                   |      | 6.5  |      | dB   | $f_{RF} = 1950 \text{ MHz}, f_{LO} = 1760 \text{ MHz}, f_{IF} = 190 \text{ MHz}$                                            |
| Input Third-Order Intercept (IP3)  |      | 25   |      | dBm  | $f_{\text{RF1}}=1949$ MHz, $f_{\text{RF2}}=1951$ MHz, $f_{\text{LO}}=1760$ MHz, $f_{\text{IF}}=190$ MHz, each RF tone 0 dBm |
| Input 1dB Compression Point (P1dB) |      | 19   |      | dBm  | $f_{RF} = 1950 \text{ MHz}, f_{LO} = 1760 \text{ MHz}, f_{IF} = 190 \text{ MHz}$                                            |
| LO-to-IF Leakage                   |      | 13.5 |      | dBc  | LO power = 6 dBm, $f_{LO}$ = 1760 MHz                                                                                       |
| LO-to-RF Leakage                   |      | 10.5 |      | dBc  | LO power = 6 dBm, $f_{LO}$ = 1760 MHz                                                                                       |
| RF-to-IF Leakage                   |      | 11.5 |      | dBc  | RF power = 0 dBm, $f_{RF}$ = 1950 MHz, $f_{LO}$ = 1760 MHz                                                                  |
| IF/2 Spurious                      |      | -54  |      | dBc  | RF power = 0 dBm, $f_{RF}$ = 1950 MHz, $f_{LO}$ = 1760 MHz                                                                  |
| Supply Voltage                     | 2.7  | 3    | 3.5  | V    |                                                                                                                             |
| Supply Current                     |      | 19   |      | mA   | LO power = 6 dBm                                                                                                            |

## **SPUR TABLES**

All spur tables are  $(N \times f_{RF}) - (M \times f_{LO})$  mixer spurious products for 0 dBm input power, unless otherwise noted. N.M. indicates that a spur was not measured due to it being at a frequency >6 GHz.

#### 850 MHz SPUR TABLE

#### Table 3.

|    |       |       |       |       |       |       |       | м     |       |       |       |       |       |       |       |       |
|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    | 15    |
| 0  | ≤–100 | -20.6 | -19.2 | -15.3 | -16.7 | -38.4 | -26.6 | -22.1 | N.M.  |
| 1  | -21.6 | -5.6  | -23.6 | -19.6 | -31.9 | -28.7 | -46.1 | -48.5 | -33.2 | N.M.  |
| 2  | -50.0 | -69.2 | -50.5 | -59.8 | -49.1 | -57.5 | -51.0 | -77.7 | -65.8 | -60.8 | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  |
| 3  | -74.8 | -66.0 | -71.8 | -68.1 | -70.2 | -67.4 | -66.9 | -70.8 | -85.2 | -87.3 | -72.2 | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  |
| 4  | ≤–100 | -92.6 | -91.6 | -96.1 | -92.7 | -98.7 | -90.2 | -91.7 | -88.8 | ≤–100 | ≤–100 | -91.7 | -88.6 | N.M.  | N.M.  | N.M.  |
| 5  | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | -99.5 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | N.M.  | N.M.  |
| 6  | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | N.M.  |
| 7  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 8  | N.M.  | N.M.  | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 9  | N.M.  | N.M.  | N.M.  | ≤-100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 |
| 10 | N.M.  | N.M.  | N.M.  | N.M.  | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 |
| 11 | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 12 | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 |
| 13 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 |
| 14 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤–100 | ≤–100 | ≤-100 |
| 15 | N.M.  | ≤–100 | ≤–100 | ≤-100 | ≤–100 | ≤-100 | ≤-100 | ≤-100 |

#### 1950 MHz SPUR TABLE

Table 4.

|    |       |       |       |       |       |       |       | М     |       |       |       |       |       |       |       |       |
|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    | 15    |
| 0  | ≤–100 | -13.1 | -32.8 | -22.4 | N.M.  |
| 1  | -10.8 | -7.0  | -25.3 | -27.7 | -33.9 | N.M.  |
| 2  | -48.2 | -61.2 | -41.2 | -44.6 | -47.0 | -74.6 | N.M.  |
| 3  | -72.3 | -71.4 | -83.6 | -64.5 | -62.4 | -64.3 | -83.7 | N.M.  |
| 4  | N.M.  | N.M.  | -91.4 | -84.2 | -78.3 | -76.5 | -80.0 | -92.0 | N.M.  |
| 5  | N.M.  | N.M.  | N.M.  | -90.8 | -82.3 | -77.1 | -79.5 | -83.8 | -95.2 | N.M.  |
| 6  | N.M.  | N.M.  | N.M.  | N.M.  | ≤–100 | ≤–100 | -93.4 | -94.5 | ≤–100 | -99.2 | ≤–100 | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  |
| 7  | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | ≤–100 | ≤–100 | -94.0 | -96.4 | ≤–100 | ≤–100 | ≤–100 | N.M.  | N.M.  | N.M.  | N.M.  |
| 8  | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | N.M.  | N.M.  | N.M.  |
| 9  | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | N.M.  | N.M.  |
| 10 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | N.M.  |
| 11 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 12 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 13 | N.M.  | ≤–100 | ≤–100 | ≤–100 | ≤–100 | ≤–100 |
| 14 | N.M.  | ≤–100 | ≤–100 | ≤–100 |
| 15 | N.M.  | ≤–100 | ≤–100 |

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 5.

| Parameter                    | Rating          |
|------------------------------|-----------------|
| Supply Voltage, Vs           | 4.0 V           |
| RF Input Level               | 23 dBm          |
| LO Input Level               | 20 dBm          |
| Internal Power Dissipation   | 324 mW          |
| θ <sub>JA</sub>              | 33.2°C/W        |
| Maximum Junction Temperature | 135°C           |
| Operating Temperature Range  | -40°C to +85°C  |
| Storage Temperature Range    | –65°C to +150°C |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



| Figure . | 2. Pin | Configuration |
|----------|--------|---------------|
|----------|--------|---------------|

#### **Table 6. Pin Function Descriptions**

| Pin No. | Mnemonic   | Description                                                                                                                                                     |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8    | RF/IF      | RF and IF Input/Output Ports. These nodes are internally tied together. RF and IF port separation is achieved using external tuning networks.                   |
| 2, 5    | GND2, GND1 | Device Commons (DC Grounds).                                                                                                                                    |
| 3       | LOIN       | LO Input. Needs to be ac-coupled.                                                                                                                               |
| 4, 7    | NIC        | No Internal Connection. Grounding NIC pins is recommended.                                                                                                      |
| 6       | VPOS       | Positive Supply Voltage for the Drain of the LO Buffer. A series RF choke is needed on the supply line to provide proper ac loading of the LO buffer amplifier. |
| 0       | EPAD       | Exposed Pad. The exposed pad must be soldered to ground.                                                                                                        |

## TYPICAL PERFORMANCE CHARACTERISTICS

850 MHz CHARACTERISTICS

Supply voltage = 3 V, RF frequency = 850 MHz, IF frequency = 70 MHz, RF level = 0 dBm, LO level = 4 dBm, T<sub>A</sub> = 25°C, unless otherwise noted.











Supply voltage = 3 V, RF frequency = 850 MHz, IF frequency = 70 MHz, RF level = 0 dBm, LO level = 4 dBm, T<sub>A</sub> = 25°C, unless otherwise noted.



## **Data Sheet**

## ADL5350

Supply voltage = 3 V, RF frequency = 850 MHz, IF frequency = 70 MHz, RF level = 0 dBm, LO level = 4 dBm, T<sub>A</sub> = 25°C, unless otherwise noted.



LO FREQUENCY (MHz) Figure 28. IF Feedthrough vs. LO Frequency



#### **1950 MHz CHARACTERISTICS**

Supply voltage = 3 V, RF frequency = 1950 MHz, IF frequency = 190 MHz, RF level = -10 dBm, LO level = 6 dBm,  $T_A = 25^{\circ}$ C, unless otherwise noted.



Data Sheet

Supply voltage = 3 V, RF frequency = 1950 MHz, IF frequency = 190 MHz, RF level = -10 dBm, LO level = 6 dBm,  $T_A = 25^{\circ}$ C, unless otherwise noted.



Supply voltage = 3 V, RF frequency = 1950 MHz, IF frequency = 190 MHz, RF level = -10 dBm, LO level = 6 dBm,  $T_A = 25$ °C, unless otherwise noted.



## Data Sheet

Supply voltage = 3 V, RF frequency = 1950 MHz, IF frequency = 190 MHz, RF level = -10 dBm, LO level = 6 dBm,  $T_A = 25^{\circ}$ C, unless otherwise noted.



Supply voltage = 3 V, RF frequency = 1950 MHz, IF frequency = 190 MHz, RF level = -10 dBm, LO level = 6 dBm,  $T_A = 25$ °C, unless otherwise noted.





# FUNCTIONAL DESCRIPTION CIRCUIT DESCRIPTION

The ADL5350 is a GaAs pHEMT, single-ended, passive mixer with an integrated LO buffer amplifier. The device relies on the varying drain to source channel conductance of a FET junction to modulate an RF signal. A simplified schematic is shown in Figure 57.



Figure 57. Simplified Schematic

The LO signal is applied to the gate contact of a FET-based buffer amplifier. The buffer amplifier provides sufficient gain of the LO signal to drive the resistive switch. Additionally, feedback circuitry provides the necessary bias to the FET buffer amplifier and RF/IF ports to achieve optimum modulation efficiency for common cellular frequencies.

The mixing of RF and LO signals is achieved by switching the channel conductance from the RF/IF port to ground at the rate of the LO. The RF signal is passed through an external band-pass network to help reject image bands and reduce the broadband noise presented to the mixer. The bandlimited RF signal is presented to the time-varying load of the RF/IF port, which causes the envelope of the RF signal to be amplitude modulated at the rate of the LO. A filter network applied to the IF port is necessary to reject the RF signal and pass the wanted mixing product. In a downconversion application, the IF filter network is designed to pass the difference frequency and present an open circuit to the incident RF frequency. Similarly, for an upconversion application, the filter is designed to pass the sum frequency and reject the incident RF. As a result, the frequency response of the mixer is determined by the response characteristics of the external RF/IF filter networks.

#### IMPLEMENTATION PROCEDURE

The ADL5350 is a simple single-ended mixer that relies on off-chip circuitry to achieve effective RF dynamic performance. The following steps should be followed to achieve optimum performance (see Figure 58 for component designations):



Figure 58. Reference Schematic

 Table 7 shows the recommended LO bias inductor values for a variety of LO frequencies. To ensure efficient commutation of the mixer, the bias inductor needs to be properly set. For other frequencies within the range shown, the values can be interpolated. For frequencies outside this range, see the Applications Information section.

| Table 7. | Recommen | ded LO | Bias | Inductor |
|----------|----------|--------|------|----------|
|----------|----------|--------|------|----------|

| Desired LO Frequency (MHz) | Recommended LO Bias<br>Inductor, L4 <sup>1</sup> (nH) |
|----------------------------|-------------------------------------------------------|
| 380                        | 68                                                    |
| 750                        | 24                                                    |
| 1000                       | 18                                                    |
| 1750                       | 3.8                                                   |
| 2000                       | 2.1                                                   |

<sup>1</sup> The bias inductor should have a self-resonant frequency greater than the intended frequency of operation.

Tune the LO port input network for optimum return 2. loss. Typically, a band-pass network is used to pass the LO signal to the LOIN pin. It is recommended to block high frequency harmonics of the LO from the mixer core. LO harmonics cause higher RF frequency images to be downconverted to the desired IF frequency and result in sensitivity degradation. If the intended LO source has poor harmonic distortion and spectral purity, it may be necessary to employ a higher order band-pass filter network. Figure 58 illustrates a simple LC band-pass filter used to pass the fundamental frequency of the LO source. Capacitor C3 is a simple dc block, while the Series Inductor L3, along with the gate-to-source capacitance of the buffer amplifier, form a low-pass network. The native gate input of the LO buffer (FET) alone presents a rather high input impedance. The gate bias is generated internally using feedback that can result in a positive return loss at the intended LO frequency.

If a better than -10 dB return loss is desired, it may be necessary to add a shunt resistor to ground before the coupling capacitor (C3) to present a lower loading impedance to the LO source. In doing so, a slightly greater LO drive level may be required.

3. Design the RF and IF filter networks. Figure 58 depicts simple LC tank filter networks for the IF and RF port interfaces. The RF port LC network is designed to pass the RF input signal. The series LC tank has a resonant frequency at 1/(2π√LC). At resonance, the series reactances are canceled, which presents a series short to the RF signal. A parallel LC tank is used on the IF port to reject the RF and LO signals. At resonance, the parallel LC tank presents an open circuit.

It is necessary to account for the board parasitics, finite Q, and self-resonant frequencies of the LC components when designing the RF, IF, and LO filter networks. Table 8 provides suggested values for initial prototyping.

| RF Frequency (MHz) | L1 (nH) <sup>1</sup> | C1 (pF) | L2 (nH) | C2 (pF) | L3 (nH) | C3 (pF) |
|--------------------|----------------------|---------|---------|---------|---------|---------|
| 450                | 8.3                  | 10      | 10      | 10      | 10      | 100     |
| 850                | 6.8                  | 4.7     | 4.7     | 5.6     | 8.2     | 100     |
| 1950               | 1.7                  | 1.5     | 1.7     | 1.2     | 3.5     | 100     |
| 2400               | 0.67                 | 1       | 1.5     | 0.7     | 3.0     | 100     |

Table 8. Suggested RF, IF, and LO Filter Networks for Low-Side LO Injection

<sup>1</sup> The inductor should have a self-resonant frequency greater than the intended frequency of operation. L1 should be a high Q inductor for optimum NF performance.

### APPLICATIONS INFORMATION LOW FREQUENCY APPLICATIONS

The ADL5350 can be used in low frequency applications. The circuit in Figure 59 is designed for an RF of 136 MHz to 176 MHz and an IF of 45 MHz using a high-side LO. The series and parallel resonant circuits are tuned for 154 MHz, which is the geometric mean of the desired RF frequencies. The performance of this circuit is depicted in Figure 60.



Figure 59. 136 MHz to 176 MHz RF Downconversion Schematic



Figure 60. Measured Performance for Circuit in Figure 59 Using High-Side LO Injection and 45 MHz IF

#### **HIGH FREQUENCY APPLICATIONS**

The ADL5350 can be used at extended frequencies with some careful attention to board and component parasitics. Figure 61 is an example of a 2560 MHz to 2660 MHz downconversion using a low-side LO. The performance of this circuit is depicted in Figure 62. Note that the inductor and capacitor values are very small, especially for the RF and IF ports. Above 2.5 GHz, it is necessary to consider alternate solutions to avoid unreasonably small inductor and capacitor values.



Figure 61. 2560 MHz to 2660 MHz RF Downconversion Schematic



Figure 62. Measured Performance for Circuit in Figure 6 Using Low-Side LO Injection and 374 MHz IF

The typical networks used for cellular applications below 2.6 GHz use band-select and band-reject networks on the RF and IF ports. At higher RF frequencies, these networks are not easily realized by using lumped element components. As a result, it is necessary to consider alternate filter network topologies to allow more reasonable values for inductors and capacitors.

Figure 63 depicts a crossover filter network approach to provide isolation between the RF and IF ports for a downconverting application. The crossover network essentially provides a high-pass filter to allow the RF signal to pass to the RF/IF node (Pin 1 and Pin 8), while presenting a low-pass filter (which is actually a band-pass filter when considering the dc blocking capacitor,  $C_{AC}$ ). This allows the difference component ( $f_{RF} - f_{LO}$ ) to be passed to the desired IF load.



Figure 63. 3.3 GHz to 3.8 GHz RF Downconversion Schematic

When designing the RF port and IF port networks, it is important to remember that the networks share a common node (the RF/IF pins). In addition, the opposing network presents some loading impedance to the target network being designed. Classic audio crossover filter design techniques can be applied to help derive component values. However, some caution must be applied when selecting component values. At high RF frequencies, the board parasitics can significantly influence the final optimum inductor and capacitor component selections. Some empirical testing may be necessary to optimize the RF and IF port filter networks. The performance of the circuit depicted in Figure 63 is provided in Figure 64.



Figure 64. Measured Performance for Circuit in Figure 63 Using Low-Side LO Injection and 800 MHz IF

## **EVALUATION BOARD**

An evaluation board is available for the ADL5350. The evaluation board has two halves: a low band board designated as Board A and a high band board designated as Board B. The schematic for the evaluation board is shown in Figure 65.



Figure 65. Evaluation Board

#### Table 9. Evaluation Board Configuration Options

| Component   | Function                                                                                   | Default Conditions                       |
|-------------|--------------------------------------------------------------------------------------------|------------------------------------------|
| C4-A, C4-B, | Supply Decoupling. C4-A and C4-B provide local bypassing of the supply. C5-A and           | C4-A = C4-B = 100 pF,                    |
| C5-A, C5-B  | C5-B are used to filter the ripple of a noisy supply line. These are not always necessary. | C5-A = C5-B = 4.7 μF                     |
| L1-A, L1-B, | RF Input Network. Designed to provide series resonance at the intended RF frequency.       | L1-A = 6.8  nH (0603CS from Coilcraft),  |
| C1-A, C1-B  |                                                                                            | L1-B = 1.7  nH (0302CS from Coilcraft),  |
|             |                                                                                            | C1-A = 4.7 pF, C1-B = 1.5 pF             |
| L2-A, L2-B, | IF Output Network. Designed to provide parallel resonance at the geometric mean            | L2-A = 4.7  nH (0603CS from Coilcraft),  |
| C2-A, C2-B, | of the RF and LO frequencies.                                                              | L2-B = 1.7  nH (0302CS from Coilcraft),  |
| C6-A, C6-B  |                                                                                            | C2-A = 5.6 pF, C2-B = 1.2 pF,            |
|             |                                                                                            | C6-A = C6-B = 1 nF                       |
| L3-A, L3-B, | LO Input Network. Designed to block dc and optimize LO voltage swing at LOIN.              | L3-A = 8.2  nH (0603CS from Coilcraft),  |
| СЗ-А, СЗ-В  |                                                                                            | L3-B = 3.5  nH (0302 CS from Coilcraft), |
|             |                                                                                            | C3-A = C3-B = 100 pF                     |
| L4-A, L4-B  | LO Buffer Amplifier Choke. Provides bias and ac loading impedance to LO buffer             | L4-A = 24  nH (0603CS  from Coilcraft),  |
|             | amplifier.                                                                                 | L4-B = 3.8  nH (0302CS  from Coilcraft)  |

Rev. A | Page 21 of 24

02-12-2014-A

## **OUTLINE DIMENSIONS**



Figure 66. 8-Lead Lead Frame Chip Scale Package [LFCSP] 2 mm × 3 mm Body and 0.75 mm Package Height (CP-8-23) Dimensions shown in millimeters

#### **ORDERING GUIDE**

|                    |                   |                                              | Package |          | Ordering        |
|--------------------|-------------------|----------------------------------------------|---------|----------|-----------------|
| Model <sup>1</sup> | Temperature Range | Package Description                          | Option  | Branding | Quantity        |
| ADL5350ACPZ-R2     | -40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-23 | 08       | 240, Reel       |
| ADL5350ACPZ-R7     | -40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-23 | 08       | 3000, Reel      |
| ADL5350ACPZ-WP     | -40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-23 | 08       | 50, Waffle Pack |
| ADL5350-EVALZ      |                   | Evaluation Board                             |         |          |                 |

<sup>1</sup> Z = RoHS Compliant Part.

## NOTES

## NOTES

ANALOG DEVICES

www.analog.com

©2008–2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05615-0-6/16(A)

Rev. A | Page 24 of 24