# CY14B116L/CY14B116N/CY14B116S CY14E116L/CY14E116N/CY14E116S # 16-Mbit (2048K × 8/1024K × 16/512K × 32) nvSRAM #### **Features** - 16-Mbit nonvolatile static random access memory (nvSRAM) - □ 25-ns, 30-ns, 35-ns, and 45-ns access times - □ Internally organized as 2048K × 8 (CY14X116L), 1024K × 16 (CY14X116N), 512K × 32 (CY14X116S) - □ Hands-off automatic STORE on power-down with only a small capacitor - □ STORE to QuantumTrap nonvolatile elements is initiated by software, device pin, or AutoStore on power-down - □ RECALL to SRAM initiated by software or power-up - High reliability - □ Infinite read, write, and RECALL cycles - □ 1 million STORE cycles to QuantumTrap - □ Data retention: 20 years - Sleep mode operation - Low power consumption - Active current of 75 mA at 45 ns - Standby mode current of 650 μA - Sleep mode current of 10 μA - Operating voltages: - $\Box$ CY14B116X: $V_{CC}$ = 2.7 V to 3.6 V - $\Box$ CY14E116X: $V_{CC}$ = 4.5 V to 5.5 V - Industrial temperature: -40 °C to +85 °C - Packages - □ 44-pin thin small-outline package (TSOP II) - □ 48-pin thin small-outline package (TSOP I) - ☐ 54-pin thin small-outline package (TSOP II) - $\ \square$ 60-ball fine-pitch ball grid array (FBGA) package - □ 165-ball fine-pitch ball grid array (FBGA) package - Restriction of hazardous substances (RoHS) compliant - Offered speeds - $\hfill =$ 44-pin TSOP II: 25 ns, 35 ns and 45 ns - $\square$ 48-pin TSOP I: 30 ns, 35 ns and 45 ns - $\square$ 54-pin TSOP II: 25 ns, 35 ns and 45 ns - □ 60-ball FBGA: 25 ns and 35 ns - □ 165-ball FBGA: 25 ns, 35 ns, and 45 ns # **Functional Description** The Cypress CY14X116L/CY14X116N/CY14X116S is a fast SRAM, with a nonvolatile element in each memory cell. The memory is organized as 2048K bytes of 8 bits each or 1024K words of 16 bits each or 512K words of 32 bits each. The embedded nonvolatile elements incorporate QuantumTrap technology, producing the world's most reliable nonvolatile memory. The SRAM can be read and written an infinite number of times. The nonvolatile data residing in the nonvolatile elements do not change when data is written to the SRAM. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power-down. On power-up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. For a complete list of related documentation, click here. Cypress Semiconductor Corporation Document Number: 001-67793 Rev. \*P # Logic Block Diagram<sup>[1, 2, 3]</sup> #### Notes - 1. Address $A_0$ – $A_{20}$ for ×8 configuration, address $A_0$ – $A_{19}$ for ×16 configuration and address $A_0$ – $A_{18}$ for ×32 configuration. - $2. \ \ \, \text{Data DQ}_0-\text{DQ}_7 \text{ for } \times 8 \text{ configuration, data DQ}_0-\text{DQ}_{15} \text{ for } \times 16 \text{ configuration and data DQ}_0-\text{DQ}_{31} \text{ for } \times 32 \text{ configuration.}$ - 3. $\overline{BLE}$ , $\overline{BHE}$ are applicable for ×16 configuration and $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ are applicable for ×32 configuration only. - 4. TSOP II package is offered in single $\overline{\text{CE}}$ . TSOP I and $\overline{\text{BGA}}$ packages are offered in dual $\overline{\text{CE}}$ options. In this datasheet, for a dual $\overline{\text{CE}}$ device, $\overline{\text{CE}}$ refers to the internal logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ such that when $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW. For all other cases $\overline{\text{CE}}$ is HIGH. # CY14B116L/CY14B116N/CY14B116S CY14E116L/CY14E116N/CY14E116S # **Contents** | Pinouts | 4 | |-------------------------------------------|----| | Pin Definitions | 7 | | Device Operation | 8 | | SRAM Read | 8 | | SRAM Write | 8 | | AutoStore Operation (Power-Down) | | | Hardware STORE (HSB) Operation | | | Hardware RECALL (Power-Up) | | | Software STORE | | | Software RECALL | | | Sleep Mode | 10 | | Preventing AutoStore | 12 | | Data Protection | | | Maximum Ratings | 13 | | Operating Range | 13 | | DC Electrical Characteristics | | | Data Retention and Endurance | 15 | | Capacitance | | | Thermal Resistance | 15 | | AC Test Conditions | 16 | | AC Switching Characteristics | 17 | | AutoStore/Power-Up RECALL Characteristics | | | Sleep Mode Characteristics | | | Software Controlled STORE | | |-----------------------------------------|----| | and RECALL Characteristics | | | Hardware STORE Characteristics | 25 | | Truth Table For SRAM Operations | 26 | | For ×8 Configuration | 26 | | For ×8 Configuration | 26 | | For ×16 Configuration | 26 | | For ×16 Configuration | 27 | | For ×32 Configuration | 27 | | Ordering Information | 28 | | Ordering Code Definitions | 29 | | Package Diagrams | 30 | | Acronyms | 35 | | Document Conventions | 35 | | Units of Measure | 35 | | Document History Page | 36 | | Sales, Solutions, and Legal Information | 39 | | Worldwide Sales and Design Support | 39 | | Products | 39 | | PSoC® Solutions | 39 | | Cypress Developer Community | 39 | | Technical Support | | | | | #### **Pinouts** Figure 1. Pin Diagram: 44-Pin TSOP II (×8) Figure 2. Pin Diagram: 54-Pin TSOP II (×16) Figure 3. Pin Diagram: 48-Pin TSOP I (×8) #### Note <sup>5.</sup> Address expansion for 32-Mbit. NC pin not connected to die. # Pinouts (continued) Figure 4. Pin Diagram: 48-Pin TSOP I (×16) Figure 5. 60-ball FBGA pinout (× 16) #### Note 6. Address expansion for 32-Mbit. NC pin not connected to die. # Pinouts (continued) Figure 6. Pin Diagram: 165-Ball FBGA (×16) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------|-----------------|------------------|------------------| | Α | NC | A <sub>6</sub> | A <sub>8</sub> | WE | BLE | CE <sub>1</sub> | NC | ŌE | A <sub>5</sub> | A <sub>3</sub> | NC | | В | NC | $DQ_0$ | DQ <sub>1</sub> | A <sub>4</sub> | BHE | CE <sub>2</sub> | NC | A <sub>2</sub> | NC | NC | NC | | С | ZZ | NC | NC | $V_{SS}$ | A <sub>0</sub> | A <sub>7</sub> | A <sub>1</sub> | $V_{SS}$ | NC | DQ <sub>15</sub> | DQ <sub>14</sub> | | D | NC | $DQ_2$ | NC | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | E | NC | $V_{CAP}$ | NC | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | V <sub>CC</sub> | NC | DQ <sub>13</sub> | NC | | F | NC | $DQ_3$ | NC | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>CC</sub> | NC | NC | DQ <sub>12</sub> | | G | HSB | NC | NC | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>CC</sub> | NC | NC | NC | | Н | NC | NC | $V_{CC}$ | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | $V_{CC}$ | $V_{CC}$ | $V_{CC}$ | NC | NC | | J | NC | NC | NC | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>CC</sub> | NC | DQ <sub>8</sub> | NC | | K | NC | NC | $DQ_4$ | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>CC</sub> | NC | NC | NC | | L | NC | $DQ_5$ | NC | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | V <sub>CC</sub> | NC | NC | DQ <sub>9</sub> | | М | NC | NC | NC | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | DQ <sub>10</sub> | NC | | N | NC | DQ <sub>6</sub> | DQ <sub>7</sub> | V <sub>SS</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | V <sub>SS</sub> | NC | NC | NC | | Р | NC | NC | NC | A <sub>13</sub> | A <sub>19</sub> | NC | A <sub>18</sub> | A <sub>12</sub> | NC | DQ <sub>11</sub> | NC | | R | NC | NC | A <sub>15</sub> | NC | A <sub>17</sub> | NC | A <sub>16</sub> | NC <sup>[7]</sup> | A <sub>14</sub> | NC | NC | Figure 7. Pin Diagram: 165-Ball FBGA (×32) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|------------------|------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|------------------|------------------| | Α | NC | A <sub>6</sub> | A <sub>8</sub> | WE | $\overline{B}_A$ | Œ <sub>1</sub> | B <sub>C</sub> | ŌĒ | A <sub>5</sub> | $A_3$ | NC | | В | NC | $DQ_0$ | DQ <sub>1</sub> | $A_4$ | $\overline{B}_B$ | CE <sub>2</sub> | $\overline{B}_D$ | A <sub>2</sub> | NC | NC | DQ <sub>31</sub> | | С | ZZ | NC | $DQ_4$ | $V_{SS}$ | A <sub>0</sub> | A <sub>7</sub> | A <sub>1</sub> | $V_{SS}$ | NC | DQ <sub>27</sub> | DQ <sub>26</sub> | | D | NC | DQ <sub>2</sub> | $DQ_5$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | NC | DQ <sub>30</sub> | | E | NC | $V_{CAP}$ | $DQ_6$ | $V_{CC}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{CC}$ | NC | DQ <sub>25</sub> | DQ <sub>29</sub> | | F | NC | $DQ_3$ | DQ <sub>7</sub> | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | V <sub>CC</sub> | $V_{CC}$ | NC | NC | DQ <sub>24</sub> | | G | HSB | NC | DQ <sub>12</sub> | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | V <sub>CC</sub> | $V_{CC}$ | NC | NC | DQ <sub>28</sub> | | Н | NC | NC | $V_{CC}$ | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | V <sub>CC</sub> | $V_{CC}$ | V <sub>CC</sub> | NC | NC | | J | NC | NC | DQ <sub>13</sub> | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | V <sub>CC</sub> | $V_{CC}$ | NC | DQ <sub>20</sub> | DQ <sub>19</sub> | | K | NC | NC | DQ <sub>8</sub> | $V_{CC}$ | $V_{CC}$ | $V_{SS}$ | V <sub>CC</sub> | $V_{CC}$ | NC | NC | DQ <sub>18</sub> | | L | NC | $DQ_9$ | DQ <sub>14</sub> | $V_{CC}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{CC}$ | NC | NC | DQ <sub>21</sub> | | M | NC | NC | DQ <sub>15</sub> | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | NC | DQ <sub>22</sub> | DQ <sub>17</sub> | | N | NC | DQ <sub>10</sub> | DQ <sub>11</sub> | $V_{SS}$ | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | $V_{SS}$ | NC | NC | DQ <sub>16</sub> | | P | NC | NC | NC | A <sub>13</sub> | NC | NC | A <sub>18</sub> | A <sub>12</sub> | NC | DQ <sub>23</sub> | NC | | R | NC | NC | A <sub>15</sub> | NC | A <sub>17</sub> | NC | A <sub>16</sub> | NC <sup>[7]</sup> | A <sub>14</sub> | NC | NC | #### Note Document Number: 001-67793 Rev. \*P Page 6 of 40 <sup>7.</sup> Address expansion for 32-Mbit. NC pin not connected to die. # **Pin Definitions** | Pin Name | I/O Type | Description | |-----------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>20</sub> | Input | Address inputs. Used to select one of the 2,097,152 bytes of the nvSRAM for the ×8 configuration. | | A <sub>0</sub> -A <sub>19</sub> | | Address inputs. Used to select one of the 1,048,576 words of the nvSRAM for the ×16 configuration. | | A <sub>0</sub> -A <sub>18</sub> | | Address inputs. Used to select one of the 524,288 words of the nvSRAM for the ×32 configuration. | | DQ <sub>0</sub> –DQ <sub>7</sub> | Input/Output | <b>Bidirectional data I/O lines for the ×8 configuration</b> . Used as input or output lines depending on operation. | | DQ <sub>0</sub> –DQ <sub>15</sub> | | <b>Bidirectional data I/O lines for the ×16 configuration</b> . Used as input or output lines depending on operation. | | DQ <sub>0</sub> -DQ <sub>31</sub> | | <b>Bidirectional data I/O lines for ×32 configuration</b> . Used as input or output lines depending on operation. | | WE | Input | <b>Write Enable input, Active LOW</b> . When selected LOW, data on the I/O pins is written to the specific address location. | | CE | Input | Chip Enable input in TSOP II package, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | CE <sub>1,</sub> CE <sub>2</sub> | | Chip Enable input in FBGA package. The device is selected and a memory access begins on the falling edge of $CE_1$ (while $CE_2$ is HIGH) or the rising edge of $CE_2$ (while $CE_1$ is LOW). | | ŌĒ | Input | Output Enable, Active LOW. The Active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the I/O pins to tristate. | | BLE/B <sub>A</sub> <sup>[8]</sup> | Input | Byte Enable, Active LOW. When selected LOW, enables DQ <sub>7</sub> –DQ <sub>0</sub> . | | BHE/B <sub>B</sub> [8] | Input | Byte Enable, Active LOW. When selected LOW, enables DQ <sub>15</sub> -DQ <sub>8</sub> . | | B <sub>C</sub> <sup>[8]</sup> | Input | Byte Enable, Active LOW. When selected LOW, enables DQ <sub>23</sub> -DQ <sub>16</sub> . | | $\overline{B}_{D}^{[8]}$ | Input | Byte Enable, Active LOW. When selected LOW, enables DQ <sub>31</sub> -DQ <sub>24</sub> . | | ZZ <sup>[9]</sup> | Input | Sleep Mode Enable. When the $\overline{ZZ}$ pin is pulled LOW, the device enters a low-power Sleep mode and consumes the lowest power. Since this input is logically AND'ed with $\overline{CE}$ , $\overline{ZZ}$ must be HIGH for normal operation. | | V <sub>CC</sub> | Power Supply | Power supply inputs to the device. | | V <sub>SS</sub> | Power Supply | Ground for the device. Must be connected to ground of the system. | | HSB | Input/Output | Hardware STORE Busy (HSB). When LOW, this output indicates that a Hardware STORE is in progress. When pulled LOW external to the <a href="chip">chip</a> it initiates a nonvolatile STORE operation. After each Hardware and Software STORE operation, HSB is driven HIGH for a short time (t <sub>HHHD</sub> ) with standard output high current and then a weak internal pull-up resistor keeps this pin HIGH (external pull-up resistor connection optional). | | V <sub>CAP</sub> | Power Supply | <b>AutoStore capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements. | | NC | NC | No Connect. Die pads are not connected to the package pin. | Notes 8. $\overline{BLE}$ , $\overline{BHE}$ are applicable for ×16 configuration and $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ are applicable for ×32 configuration only. <sup>9.</sup> Sleep mode feature is offered in 165-ball FBGA package only. ## Device Operation The CY14X116L/CY14X116N/CY14X116S nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) automatically at power-down, or from the nonvolatile cell to the SRAM (the RECALL operation) on power-up. Both the STORE and RECALL operations are also available under software control. Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, SRAM read and write operations are inhibited. The CY14X116L/CY14X116N/ CY14X116S supports infinite reads and writes to the SRAM. In addition, it provides infinite RECALL operations from the nonvolatile cells and up to 1 million STORE operations. See the Truth Table For SRAM Operations on page 27 for a complete description of read and write modes. #### SRAM Read The CY14X116L/CY14X116N/CY14X116S performs a read cycle whenever $\overline{CE}$ and $\overline{OE}$ are LOW, and $\overline{WE}$ , $\overline{ZZ}$ , and $\overline{HSB}$ are HIGH. The address specified on pins $A_0$ – $A_{20}$ or $A_0$ – $A_{19}$ or $A_0$ – A<sub>18</sub> determines which of the 2,097,152 data bytes or 1,048,576 words of 16 bits or 524,288 words of 32 bits each are accessed. Byte enables (BLE, BHE) determine which bytes are enabled to the output, in the case of 16-bit words and byte enables (BA, BB. B<sub>C</sub> B<sub>D</sub>) determine which bytes are enabled to the output, in the case of 32-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of t<sub>AA</sub> (read cycle 1). If the read is initiated by $\overline{\text{CE}}$ or $\overline{\text{OE}}$ , the outputs are valid at $t_{\text{ACE}}$ or at t<sub>DOE</sub>, whichever is later (read cycle 2). The data output repeatedly responds to address changes within the tAA access time without the need for transitions on any control input pins. This remains valid until another address change or until CE or $\overline{\text{OE}}$ is brought HIGH, or $\overline{\text{WE}}$ or $\overline{\text{HSB}}$ is brought LOW. #### **SRAM Write** A write cycle is performed when $\overline{CE}$ and $\overline{WE}$ are LOW and $\overline{HSB}$ is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until $\overline{CE}$ or $\overline{WE}$ goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0</sub>–DQ<sub>31</sub> is written into the memory if it is valid $t_{SD}$ before the end of a $\overline{WE}$ -controlled write or before the end of a $\overline{CE}$ -controlled write. The Byte Enable inputs ( $\overline{BLE}$ , $\overline{BHE}$ determine which bytes are written, in the case of 16-bit words and Byte Enable inputs ( $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ ) determine which bytes are written, in the case of 32-bit words. Keep $\overline{OE}$ HIGH during the entire write cycle to avoid data bus contention on the common I/O lines. If $\overline{OE}$ is left LOW, the internal circuitry turns off the output buffers $t_{HZWE}$ after $\overline{WE}$ goes LOW. #### **AutoStore Operation (Power-Down)** The CY14X116L/CY14X116N/CY14X116S stores data to the nonvolatile QuantumTrap cells using one of the three storage operations. These three operations are: Hardware STORE, activated by the HSB; Software STORE, activated by an address sequence; AutoStore, on device power-down. The AutoStore operation is a unique feature of nvSRAM and is enabled by default on the CY14X116L/CY14X116N/CY14X116S. During normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a STORE operation during power-down. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ and a STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. **Note** If the capacitor is not connected to the $V_{CAP}$ pin, AutoStore must be disabled using the soft sequence specified in the section Preventing AutoStore on page 13. If AutoStore is enabled without a capacitor on the $V_{CAP}$ pin, the device attempts an AutoStore operation without sufficient charge to complete the STORE. This corrupts the data stored in the nvSRAM. Figure 8. AutoStore Mode Figure 8 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for the automatic STORE operation. Refer to DC Electrical Characteristics on page 14 for the size of the $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to $V_{VCAP}$ by a regulator on the chip. A pull-up resistor should be placed on $\overline{WE}$ to hold it inactive during power-up. This pull-up resistor is only effective if the $\overline{WE}$ signal is in tristate during power-up. When the nvSRAM comes out of power-up-RECALL, the host microcontroller must be active or the $\overline{WE}$ held inactive until the host microcontroller comes out of reset. To reduce unnecessary nonvolatile STOREs, AutoStore and Hardware STORE operations are ignored unless at least one write operation has taken place (which sets a write latch) since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. Document Number: 001-67793 Rev. \*P Page 9 of 40 # CY14B116L/CY14B116N/CY14B116S CY14E116L/CY14E116N/CY14E116S # Hardware STORE (HSB) Operation The CY14X116L/CY14X116N/CY14X116S provides the $\overline{HSB}$ pin to control and acknowledge the STORE operations. The $\overline{HSB}$ pin is used to request a Hardware STORE cycle. When the HSB pin is driven LOW, the device conditionally initiates a STORE operation after $t_{DELAY}$ . A STORE cycle begins only if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver (an internal 100-k $\Omega$ weak pull-up resistor) that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress. **Note** After each Hardware and Software STORE operation, $\overline{\text{HSB}}$ is driven HIGH for a short time ( $t_{\text{HHHD}}$ ) with standard output high current and then remains HIGH by an internal 100-k $\Omega$ pull-up resistor. SRAM write operations that are in progress when HSB is driven LOW by any means are given time (t<sub>DELAY</sub>) to complete before the STORE operation is initiated. However, any SRAM write cycles requested after HSB goes LOW are inhibited until HSB returns HIGH. If the write latch is not set, HSB is not driven LOW by the device. However, any of the SRAM read and write cycles are inhibited until HSB is returned HIGH by the host microcontroller or another external source. During any STORE operation, regardless of how it is initiated, the device continues to drive the $\overline{\text{HSB}}$ pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, the $\overline{\text{nvSRAM}}$ memory access is inhibited for $t_{\text{LZHSB}}$ time after the $\overline{\text{HSB}}$ pin returns HIGH. Leave the $\overline{\text{HSB}}$ unconnected if it is not used. #### Hardware RECALL (Power-Up) During power-up or after any low-power condition ( $V_{CC} < V_{SWITCH}$ ), an internal RECALL request is latched. When $V_{CC}$ again exceeds the $V_{SWITCH}$ on power-up, a RECALL cycle is automatically initiated and takes $t_{HRECALL}$ to complete. During this time, the $\overline{HSB}$ pin is driven LOW by the $\overline{HSB}$ driver and all reads and writes to nvSRAM are inhibited. #### **Software STORE** Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. A Software STORE cycle is initiated by executing sequential CE or OE controlled read cycles from six specific address locations in exact order. During the STORE cycle, the previous nonvolatile data is first erased, followed by a store into the nonvolatile elements. After a STORE cycle is initiated, further reads and writes are disabled until the cycle is completed. Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence. Otherwise, the sequence is aborted and no STORE or RECALL takes place. To initiate the Software STORE cycle, the following read sequence must be performed: - 1. Read address 0x4E38 Valid Read - 2. Read address 0xB1C7 Valid Read - 3. Read address 0x83E0 Valid Read - 4. Read address 0x7C1F Valid Read - 5. Read address 0x703F Valid Read - 6. Read address 0x8FC0 Initiate STORE cycle The software sequence may be clocked with CE-controlled reads or OE-controlled reads, with WE kept HIGH for all the six read sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. HSB is driven LOW. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for the read and write operation. #### **Software RECALL** Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of read operations in a manner similar to the Software STORE initiation. To initiate the RECALL cycle, perform the following sequence of $\overline{\text{CE}}$ or $\overline{\text{OE}}$ controlled read operations: - 1. Read address 0x4E38 Valid Read - 2. Read address 0xB1C7 Valid Read - 3. Read address 0x83E0 Valid Read - 4. Read address 0x7C1F Valid Read - 5. Read address 0x703F Valid Read 6. Read address 0x4C63 Initiate RECALL cycle Internally, RECALL is a two-step procedure. First, the SRAM data is cleared; then, the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the nonvolatile elements. Document Number: 001-67793 Rev. \*P Page 10 of 40 #### Sleep Mode In Sleep mode, the device consumes the lowest power supply current ( $I_{ZZ}$ ). The device enters a low-power Sleep mode after asserting the $\overline{ZZ}$ pin LOW. After the Sleep mode is registered, the nvSRAM does a STORE operation to secure the data to the nonvolatile memory and then enters the low-power mode. The device starts consuming $I_{ZZ}$ current after $t_{SLEEP}$ time from the instance when the sleep mode is initiated. When the $\overline{ZZ}$ pin is LOW, all input pins are ignored except the $\overline{ZZ}$ pin. The nvSRAM is not accessible for normal operations while it is in sleep mode. When the $\overline{ZZ}$ pin is de-asserted (HIGH), there is a delay $t_{WAKE}$ before the user can access the device. If sleep mode is not used, the $\overline{ZZ}$ pin should be tied to $V_{CC}$ . **Note** When nvSRAM enters sleep mode, it initiates a nonvolatile STORE cycle, which results in losing one endurance cycle for every Sleep mode entry unless data has not been written to the nvSRAM since the last nonvolatile STORE/RECALL operation. **Note** If the $\overline{ZZ}$ pin is LOW during power-up, the device will not be in Sleep mode. However, the I/Os are in tristate until the $\overline{ZZ}$ pin is de-asserted (HIGH). Figure 9. Sleep Mode (ZZ) Flow Diagram Table 1. Mode Selection | <b>CE</b> [10] | WE | OE | $\overline{BLE}, \overline{BHE} / \overline{B}_{A}, \overline{B}_{B}, \overline{B}_{C}, \overline{B}_{D}^{[11]}$ | A <sub>15</sub> -A <sub>0</sub> <sup>[12]</sup> | Mode | I/O | Power | |----------------|----|----|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------| | Н | Х | Х | X | X | Not selected | Output High Z | Standby | | L | Н | L | L | X | Read SRAM | Output Data | Active | | L | L | Х | L | Х | Write SRAM | Input Data | Active | | L | Н | L | X | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output Data | Active <sup>[13]</sup> | | L | Н | L | X | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Enable | Output Data | Active <sup>[13]</sup> | | L | Н | L | X | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>STORE | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | Active I <sub>CC2</sub> [13] | | L | Н | L | X | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>RECALL | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | Active <sup>[13]</sup> | <sup>10.</sup> The TSOP II package is offered in single $\overline{CE}$ . TSOP I, and BGA packages are offered in dual $\overline{CE}$ options. In this datasheet, for a dual $\overline{CE}$ device, $\overline{CE}$ refers to the internal logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ such that when $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW. For all other cases $\overline{CE}$ is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins ( $\overline{\text{CE}}$ for the single chip enable device; $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ for the dual chip enable device). <sup>11.</sup> $\overline{BLE}$ , $\overline{BHE}$ are applicable for the ×16 configuration and $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ are applicable for the ×32 configuration only. <sup>12.</sup> While there are 21 address lines on the CY14X116L (20 address lines on the CY14X116N and 19 address lines on the CY14X116S), only 13 address lines (A<sub>14</sub>–A<sub>2</sub>) are used to control software modes. The remaining address lines are don't care. <sup>13.</sup> The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile operation. # CY14B116L/CY14B116N/CY14B116S CY14E116L/CY14E116N/CY14E116S ## **Preventing AutoStore** The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the Software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of $\overline{\text{CE}}$ or $\overline{\text{OE}}$ controlled read operations must be performed: - 1. Read address 0x4E38 Valid Read - 2. Read address 0xB1C7 Valid Read - 3. Read address 0x83E0 Valid Read - 4. Read address 0x7C1F Valid Read - 5. Read address 0x703F Valid Read - 6. Read address 0x8B45 AutoStore Disable AutoStore is re-enabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of CE or OE controlled read operations must be performed: - 1. Read address 0x4E38 Valid Read - Read address 0xB1C7 Valid Read - 3. Read address 0x83E0 Valid Read - 4. Read address 0x7C1F Valid Read - 5. Read address 0x703F Valid Read - 6. Read address 0x4B46 AutoStore Enable If the AutoStore function is disabled or re-enabled, a manual software STORE operation must be performed to save the AutoStore state through subsequent power-down cycles. The part comes from the factory with AutoStore enabled and 0x00 written in all cells. #### **Data Protection** The CY14X116L/CY14X116N/CY14X116S protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and write operations. The low-voltage condition is detected when $V_{CC}$ is less than $V_{SWITCH.}$ If the CY14X116L/CY14X116N/CY14X116S is in a write mode at power-up (both $\overline{CE}$ and $\overline{WE}$ are LOW), after a RECALL or STORE, the write is inhibited until the SRAM is enabled after $t_{LZHSB}$ (HSB to output active). This protects against inadvertent writes during power-up or brownout conditions. # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. CY14B116X: .....-0.5 V to +4.1 V CY14E116X: .....-0.5 V to +7.0 V Voltage applied to outputs Transient voltage (< 20 ns) on any pin to ground potential ......-2.0 V to $V_{CC}$ + 2.0 V | Package power dissipation capability (T <sub>A</sub> = 25 °C) | |------------------------------------------------------------------| | Surface mount lead soldering temperature (3 Seconds)+260 °C | | DC output current (1 output at a time, 1s duration) | | Static discharge voltage (per MIL-STD-883, Method 3015) > 2001 V | | Latch-up current > 140 mA | # **Operating Range** | Product | Range | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>cc</sub> | |-----------|------------|------------------------------------------|-----------------| | CY14B116X | Industrial | –40 °C to +85 °C | 2.7 V to 3.6 V | | CY14E116X | | | 4.5 V to 5.5 V | #### **DC Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Cor | nditions | Min | Typ <sup>[14]</sup> | Max | Unit | |----------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|---------------------|-----|------| | V <sub>CC</sub> | Power supply | | CY14B116X | 2.7 | 3.0 | 3.6 | V | | | | | CY14E116X | 4.5 | 5.0 | 5.5 | V | | I <sub>CC1</sub> | Average V <sub>CC</sub> current | Values obtained | t <sub>RC</sub> = 25/30 ns | _ | _ | 95 | mA | | | | without output<br>loads (I <sub>OUT</sub> = 0 mA) | t <sub>RC</sub> = 35 ns | _ | _ | 85 | mA | | | | | t <sub>RC</sub> = 45 ns | _ | _ | 75 | mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> current during STORE | All inputs don't care<br>Average current for | _ | _ | 10 | mA | | | I <sub>CC3</sub> | Average V <sub>CC</sub> current at t <sub>RC</sub> = 200 ns, V <sub>CC</sub> (Typ), 25 °C | All inputs cycling at Values obtained wit (I <sub>OUT</sub> = 0 mA). | - | 50 | _ | mA | | | I <sub>CC4</sub> <sup>[15]</sup> | Average V <sub>CAP</sub> current during AutoStore cycle | All inputs don't care for duration t <sub>STORE</sub> | e. Average current | - | - | 6 | mA | | I <sub>SB</sub> | V <sub>CC</sub> standby current | $\overline{CE} \ge (V_{CC} - 0.2 \text{ V}).$ | t <sub>RC</sub> = 25/30/35 ns | _ | _ | 650 | μΑ | | | | $V_{\text{IN}} \leq 0.2 \text{ V or}$<br>$V_{\text{IN}} \geq (V_{\text{CC}} - 0.2 \text{ V}).$<br>'Standby current<br>level after<br>nonvolatile cycle is<br>complete. Inputs<br>are static.<br>f = 0 MHz. | t <sub>RC</sub> = 45 ns | - | - | 500 | μΑ | #### Notes - 14. Typical values are at 25 °C, $V_{CC} = V_{CC}(Typ)$ . Not 100% tested. - 15. This parameter is only guaranteed by design and is not tested. # DC Electrical Characteristics (continued) Over the Operating Range | Parameter | Description | Test Conditions | Min | Typ <sup>[14]</sup> | Max | Unit | |---------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|------| | I <sub>ZZ</sub> | Sleep mode current | All inputs are static at CMOS Level | _ | _ | 10 | μΑ | | I <sub>IX</sub> <sup>[16]</sup> | Input leakage current (except HSB) | $V_{CC} = V_{CC}$ (max), $V_{SS} \le V_{IN} \le V_{CC}$ | <b>-1</b> | - | +1 | μА | | | Input leakage current (for HSB) | $V_{CC} = V_{CC}$ (max), $V_{SS} \le V_{IN} \le V_{CC}$ | -100 | _ | +1 | μА | | I <sub>OZ</sub> | Off state output leakage current | $\begin{split} & \frac{V_{CC}}{CE} = \frac{V_{CC}(Max), \ V_{SS} \leq V_{OUT} \leq V_{CC}, \\ \hline CE \ or \ OE \geq V_{IH} \ or \ BLE, \ BHE/B_A, \ \overline{B}_{B,} \\ \hline B_{C,} \ \overline{B}_{D} \geq V_{IH} \ or \ \overline{WE} \leq V_{IL} \end{split}$ | <b>–1</b> | - | +1 | μА | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | _ | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW voltage | | V <sub>SS</sub> – 0.5 | _ | 0.8 | V | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OUT</sub> = -2 mA | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OUT</sub> = 4 mA | _ | _ | 0.4 | V | | V <sub>CAP</sub> <sup>[17]</sup> | Storage capacitor | Between V <sub>CAP</sub> pin and V <sub>SS</sub> | 19.8 | 22.0 | 82.0 | μF | | V <sub>VCAP</sub> <sup>[18, 19]</sup> | Maximum voltage driven on V <sub>CAP</sub> pin by the device | V <sub>CC</sub> = V <sub>CC</sub> (max) | - | - | 5.0 | V | #### Notes <sup>16.</sup> The HSB pin has I<sub>OUT</sub> = -2 uA for V<sub>OH</sub> of 2.4 V when both active HIGH and LOW drivers are disabled. When they are enabled standard V<sub>OH</sub> and V<sub>OL</sub> are valid. This parameter is characterized but not tested. <sup>17.</sup> Min V<sub>CAP</sub> value guarantees that there is a sufficient charge available to complete a successful AutoStore operation. Max V<sub>CAP</sub> value guarantees that the capacitor on V<sub>CAP</sub> is charged to a minimum voltage during a Power-Up RECALL cycle so that an immediate power-down cycle can complete a successful AutoStore. Therefore it is always recommended to use a capacitor within the specified min and max limits. <sup>18.</sup> Maximum voltage on V<sub>CAP</sub> pin (V<sub>VCAP</sub>) is provided for guidance when choosing the V<sub>CAP</sub> capacitor. The voltage rating of the V<sub>CAP</sub> capacitor across the operating temperature range should be higher than the V<sub>VCAP</sub> voltage. <sup>19.</sup> These parameters are only guaranteed by design and are not tested. # **Data Retention and Endurance** Over the Operating Range | Parameter | Description | Min | Unit | |-------------------|------------------------------|-----------|--------| | DATA <sub>R</sub> | Data retention | 20 | Years | | NV <sub>C</sub> | Nonvolatile STORE operations | 1,000,000 | Cycles | # Capacitance In the following table, the capacitance parameters are listed. | Parameter [20] | Description | Test Conditions | Max<br>(All packages<br>except<br>60-ball FBGA and<br>165-ball FBGA) | Max<br>(60-ball FBGA<br>package and<br>165-ball FBGA<br>package) | Unit | |------------------|--------------------------|------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 8 | 10 | pF | | C <sub>IO</sub> | Input/Output capacitance | $V_{CC} = V_{CC}(Typ)$ | 8 | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | 10 | pF | # **Thermal Resistance** In the following table, the thermal resistance parameters are listed. | Parameter [20] | Description | Test Conditions | 44-pin<br>TSOP II | 48-ball<br>TSOP I | 54-pin<br>TSOP II | 60-ball<br>FBGA | 165-ball<br>FBGA | Unit | |-------------------|---------------------------------------------|--------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-----------------|------------------|------| | $\Theta_{JA}$ | Thermal resistance<br>(junction to ambient) | Test conditions follow standard test methods | 44.6 | 35.6 | 41.1 | 21 | 15.6 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | and procedures for measuring thermal impedance, in accordance with EIA/JESD51. | 2.4 | 2.33 | 4.6 | 3 | 2.9 | °C/W | Note 20. These parameters are only guaranteed by design and are not tested. For Tristate specs Figure 10. AC Test Loads and Waveforms For 3 V (CY14B116X): For 5 V (CY14E116X): # **AC Test Conditions** | | CY14B116X | CY14E116X | |------------------------------------------|------------------|------------------| | Input pulse levels | 0 V to 3 V | 0 V to 3 V | | Input rise and fall times (10%–90%) | <u>&lt;</u> 3 ns | <u>&lt;</u> 3 ns | | Input and output timing reference levels | 1.5 V | 1.5 V | # **AC Switching Characteristics** Over the Operating Range | Parame | ters <sup>[21]</sup> | | 25 | ns | 30 | ns | 35 | ns | 45 | ns | | |-----------------------------------|----------------------|-----------------------------------|----------|-----|-----|-----|-----|-----|-----|-----|------| | Cypress<br>Parameter | Alt<br>Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | SRAM Read C | ycle | | • | | | | | | | | | | t <sub>ACE</sub> | t <sub>ACS</sub> | Chip enable access time | _ | 25 | _ | 30 | _ | 35 | _ | 45 | ns | | t <sub>RC</sub> <sup>[23]</sup> | t <sub>RC</sub> | Read cycle time | 25 | _ | 30 | _ | 35 | _ | 45 | _ | ns | | t <sub>AA</sub> [24] | t <sub>AA</sub> | Address access time | - | 25 | _ | 30 | _ | 35 | _ | 45 | ns | | t <sub>DOE</sub> | t <sub>OE</sub> | Output enable to data valid | - | 12 | _ | 14 | _ | 15 | - | 20 | ns | | t <sub>OHA</sub> <sup>[24]</sup> | t <sub>OH</sub> | Output hold after address change | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>LZCE</sub> <sup>[25]</sup> | $t_{LZ}$ | Chip enable to output active | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> [22, 25] | $t_{HZ}$ | Chip disable to output inactive | - | 10 | _ | 12 | _ | 13 | _ | 15 | ns | | t <sub>LZOE</sub> <sup>[25]</sup> | t <sub>OLZ</sub> | Output enable to output active | 0 | _ | 0 | - | 0 | - | 0 | _ | ns | | t <sub>HZOE</sub> [22, 25] | t <sub>OHZ</sub> | Output disable to output inactive | _ | 10 | _ | 12 | _ | 13 | _ | 15 | ns | | t <sub>PU</sub> <sup>[25]</sup> | t <sub>PA</sub> | Chip enable to power active | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[25]</sup> | t <sub>PS</sub> | Chip disable to power standby | - | 25 | _ | 30 | _ | 35 | _ | 45 | ns | | t <sub>DBE</sub> | | Byte enable to data valid | <u> </u> | 12 | _ | 14 | _ | 15 | _ | 20 | ns | | t <sub>LZBE</sub> <sup>[25]</sup> | | Byte enable to output active | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZBE</sub> [22, 25] | | Byte disable to output inactive | - | 10 | _ | 12 | _ | 13 | _ | 15 | ns | | SRAM Write C | ycle | | 1 | 1 | ı | 1 | 1 | | I | ı | | | t <sub>WC</sub> | t <sub>WC</sub> | Write cycle time | 25 | _ | 30 | _ | 35 | _ | 45 | _ | ns | | t <sub>PWE</sub> | t <sub>WP</sub> | Write pulse width | 20 | - | 24 | - | 25 | _ | 30 | _ | ns | | t <sub>SCE</sub> | t <sub>CW</sub> | Chip enable to end of write | 20 | - | 24 | - | 25 | _ | 30 | _ | ns | | t <sub>SD</sub> | t <sub>DW</sub> | Data setup to end of write | 10 | - | 14 | - | 14 | - | 15 | _ | ns | | t <sub>HD</sub> | t <sub>DH</sub> | Data hold after end of write | 0 | - | 0 | - | 0 | - | 0 | _ | ns | | t <sub>AW</sub> | t <sub>AW</sub> | Address setup to end of write | 20 | - | 24 | - | 25 | - | 30 | _ | ns | | t <sub>SA</sub> | t <sub>AS</sub> | Address setup to start of write | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HA</sub> | t <sub>WR</sub> | Address hold after end of write | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> [22, 25, 26] | t <sub>WZ</sub> | Write enable to output disable | - | 10 | _ | 12 | _ | 13 | - | 15 | ns | | t <sub>LZWE</sub> <sup>[25]</sup> | t <sub>OW</sub> | Output active after end of write | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>BW</sub> | | Byte enable to end of write | 20 | _ | 24 | _ | 25 | _ | 30 | _ | ns | #### Notes - 21. Test conditions assume a signal transition time of 3 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC</sub>(Typ), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance as shown in Figure 10. - $22.\ t_{HZCE},\ t_{HZOE},\ t_{HZOE},\ t_{HZDE}\ and\ t_{HZWE}\ are\ specified\ with\ a\ load\ capacitance\ of\ 5\ pF.\ Transition\ is\ measured\ \pm 200\ mV\ from\ the\ steady\ state\ output\ voltage.$ - 23. WE must be HIGH during SRAM read cycles. - 24. Device is continuously selected with $\overline{CE}$ , $\overline{OE}$ and $\overline{BLE}$ , $\overline{BHE/B_A}$ , $\overline{B_B}$ , $\overline{B_C}$ , $\overline{B_D}$ LOW. - 25. These parameters are only guaranteed by design and are not tested. - 26. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. $\mathbf{t}_{\mathrm{RC}}$ Address Address Valid Output Data Valid Data Output Previous Data Valid $t_{OHA}$ Figure 11. SRAM Read Cycle 1: Address Controlled [27, 28, 29] Figure 12. SRAM Read Cycle 2: CE and OE Controlled [27, 29] - 27. WE must be HIGH during SRAM read cycles. 28. Device is continuously selected with $\overline{CE}$ , $\overline{OE}$ and $\overline{BLE}$ , $\overline{BHE}/\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ LOW. - 29. HSB must remain HIGH during Read and Write cycles. - 29. HSB must remain Fig. during Read and Write cycles. 30. BLE, BHE are applicable for the ×16 configuration and BA, BB, BC, BD are applicable for the ×32 configuration only. 31. TSOP II package is offered in single CE and BGA package is offered in dual CE options. In this datasheet, for a dual CE device, CE refers to the internal logical combination of CE<sub>1</sub> and CE<sub>2</sub> such that when CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW. For all other cases CE is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins ( $\overline{\text{CE}}$ for the single chip enable device; $\overline{\text{CE}}_1$ and $\text{CE}_2$ for the dual chip enable device). Figure 13. SRAM Write Cycle 1: WE Controlled [33, 35, 37] Figure 14. SRAM Write Cycle 2: CE Controlled [33, 35, 37] #### Notes - 32. BLE, $\overline{BHE}$ are applicable for the ×16 configuration and $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ are applicable for the ×32 configuration only. - 33. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. - 34. WE must be HIGH during SRAM read cycles. - 35. HSB must remain HIGH during Read and Write cycles. - 36. TSOP II package is offered in single $\overline{CE}$ . TSOP I and $\overline{BGA}$ packages are offered in dual $\overline{CE}$ options. In this datasheet, for a dual $\overline{CE}$ device, $\overline{CE}$ refers to the internal logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ such that when $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW. For all other cases $\overline{CE}$ is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins ( $\overline{CE}$ for the single chip enable device; $\overline{CE}_1$ and $\overline{CE}_2$ for the dual chip enable device). - 37. CE or WE must be ≥V<sub>IH</sub> during address transitions. Address Address Valid $t_{SCE}$ [42] CE [38] $\overline{\text{BLE}}, \overline{\text{BHE}}/\overline{\text{B}}_{A}, \overline{\text{B}}_{B}, \overline{\text{B}}_{C}, \overline{\text{B}}_{D}^{\cdot}$ $t_{AW}$ $\mathbf{t}_{\mathrm{PWE}}$ WE $t_{\underline{SD}}$ $t_{HD}$ Data Input Input Data Valid High Impedance **Data Output** Figure 15. SRAM Write Cycle 3: $\overline{BHE}$ , $\overline{BLE}$ / $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ Controlled [39, 40, 41] #### Notes - 38. BLE, BHE are applicable for the ×16 configuration and $\overline{B}_A$ , $\overline{B}_{B_c}$ , $\overline{B}_{D_c}$ are applicable for the ×32 configuration only. - 39. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. - 40. HSB must remain HIGH during Read and Write cycles. - 41. CE or WE must be ≥V<sub>IH</sub> during address transitions. - 42. TSOP II package is offered in single $\overline{CE}$ . TSOP I and $\overline{BGA}$ packages are offered in dual $\overline{CE}$ options. In this datasheet, for a dual $\overline{CE}$ device, $\overline{CE}$ refers to the internal logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ such that when $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW. For all other cases $\overline{CE}$ is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins ( $\overline{CE}$ for the single chip enable device; $\overline{CE}_1$ and $\overline{CE}_2$ for the dual chip enable device). # **AutoStore/Power-Up RECALL Characteristics** Over the Operating Range | Parameter | Description | | Min | Max | Unit | |-----------------------------------|-------------------------------------------|-----------|-----|------|------| | t <sub>HRECALL</sub> [43] | Power-Up RECALL duration | | _ | 30 | ms | | t <sub>STORE</sub> [44] | STORE cycle duration | | _ | 8 | ms | | t <sub>DELAY</sub> [45, 46] | Time allowed to complete SRAM write cycle | | _ | 25 | ns | | V <sub>SWITCH</sub> | Low-voltage trigger level | CY14B116X | - | 2.65 | V | | | | CY14E116X | - | 4.40 | V | | t <sub>VCCRISE</sub> [46] | V <sub>CC</sub> rise time | · | 150 | - | μs | | V <sub>HDIS</sub> <sup>[46]</sup> | HSB output disable voltage | | _ | 1.9 | V | | t <sub>LZHSB</sub> [46] | HSB to output active time | | _ | 5 | μS | | t <sub>HHHD</sub> <sup>[46]</sup> | HSB HIGH active time | | _ | 500 | ns | #### Notes - 43. t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. - 44. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place. - 45. On a Hardware STORE and AutoStore initiation, SRAM write operation continues to be enabled for time $t_{\mbox{\scriptsize DELAY}}$ . - 46. These parameters are only guaranteed by design and are not tested. - 47. Read and Write cycles are ignored during STORE, RECALL, and while $V_{CC}$ is below $V_{SWITCH}$ . - 48. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor. # **Sleep Mode Characteristics** Over the Operating Range | Parameter | Description | Min | Max | Unit | |--------------------|-------------------------------------------------------------|-----|-----|------| | t <sub>WAKE</sub> | Sleep mode exit time (ZZ HIGH to first access after wakeup) | - | 30 | ms | | t <sub>SLEEP</sub> | Sleep mode enter time (ZZ LOW to CE don't care) | - | 8 | ms | | t <sub>ZZL</sub> | ZZ active LOW time | 50 | _ | ns | | t <sub>WEZZ</sub> | Last write to sleep mode entry time | 0 | _ | μS | | t <sub>ZZH</sub> | ZZ active to DQ Hi-Z time | _ | 70 | ns | Figure 17. Sleep Mode [49] #### Note <sup>49.</sup> Device initiates sleep routine and enters into Sleep mode after $t_{\mbox{\scriptsize SLEEP}}$ duration. # **Software Controlled STORE and RECALL Characteristics** Over the Operating Range | Parameter [50, 51] | Description | 25 ns | | 30 ns | | 35 ns | | 45 ns | | Unit | |-------------------------------------|------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|-------| | rarameter (**)* 1 | Description | Min | Max | Min | Max | Min | Max | Min | Max | Ullit | | t <sub>RC</sub> | STORE/RECALL initiation cycle time | 25 | _ | 30 | - | 35 | _ | 45 | _ | ns | | t <sub>SA</sub> | Address setup time | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>CW</sub> | Clock pulse width | 20 | _ | 24 | _ | 25 | _ | 30 | _ | ns | | t <sub>HA</sub> | Address hold time | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>RECALL</sub> | RECALL duration | _ | 600 | _ | 600 | _ | 600 | _ | 600 | μS | | t <sub>SS</sub> <sup>[52, 53]</sup> | Soft sequence processing time | _ | 500 | _ | 500 | _ | 500 | - | 500 | μS | #### Notes <sup>50.</sup> The software sequence is clocked with $\overline{\text{CE}}$ controlled or $\overline{\text{OE}}$ controlled reads. <sup>51.</sup> The six consecutive addresses must be read in the order listed in Table 1 on page 12. WE must be HIGH during all six consecutive cycles. <sup>52.</sup> This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain high to effectively register command. <sup>53.</sup> Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command. Address #1 Address Address #6 t<sub>cw</sub> [55] CE ŌĒ t<sub>HHHD</sub> HSB (STORE only) t<sub>HZCE</sub> [56] Note t<sub>DELAY</sub> t<sub>LZCE</sub> High Impedance DQ (DATA) $t_{STORE}/t_{RECALL}$ RWI Figure 18. CE and OE Controlled Software STORE and RECALL Cycle<sup>[54]</sup> <sup>54.</sup> The six consecutive addresses must be read in the order listed in Table 1 on page 12. WE must be HIGH during all six consecutive cycles. 55. TSOP II package is offered in single CE. TSOP I and BGA packages are offered in dual CE options. In this datasheet, for a dual CE device, CE refers to the internal logical combination of CE<sub>1</sub> and CE<sub>2</sub> such that when CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW. For all other cases CE is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins $(\overline{CE}$ for the single chip enable device; $\overline{CE}_1$ and $\overline{CE}_2$ for the dual chip enable device). <sup>56.</sup> DQ output data at the sixth read may be invalid since the output is disabled at $t_{\text{DELAY}}$ time. #### **Hardware STORE Characteristics** Over the Operating Range | Parameter | Description | Min | Max | Unit | |-------------------|----------------------------------------------------|-----|-----|------| | t <sub>DHSB</sub> | HSB to output active time when write latch not set | - | 25 | ns | | t <sub>PHSB</sub> | Hardware STORE pulse width | 15 | _ | ns | Figure 20. Hardware STORE Cycle<sup>[57]</sup> # Write Latch set HSB (IN) tSTORE therefore the set t ## Write Latch not set Figure 21. Soft Sequence Processing<sup>[58, 59]</sup> #### Notes - 57. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place. - 58. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain high to effectively register command. - 59. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command. - 60. TSOP II package is offered in single $\overline{CE}$ . TSOP I and $\overline{BGA}$ packages are offered in dual $\overline{CE}$ options. In this datasheet, for a dual $\overline{CE}$ device, $\overline{CE}$ refers to the internal logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ such that when $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW. For all other cases $\overline{CE}$ is HIGH. Intermediate voltage levels are not permitted on any of the chip enable pins ( $\overline{CE}$ for the single chip enable device; $\overline{CE}_1$ and $\overline{CE}_2$ for the dual chip enable device). Page 27 of 40 # **Truth Table For SRAM Operations** HSB should remain HIGH for SRAM Operations. # For ×8 Configuration Single chip enable option (44-pin TSOP II package) | CE | WE | OE | Inputs and Outputs | Mode | Power | |----|----|----|----------------------------------------------|---------------------|---------| | Н | Х | X | High-Z | Deselect/Power-down | Standby | | L | Н | L | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> ) | Read | Active | | L | Н | Н | High-Z | Output disabled | Active | | L | L | Х | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> ) | Write | Active | # For ×8 Configuration Dual chip enable option (48-pin TSOP I package) | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Inputs and Outputs | Mode | Power | |-----------------|-----------------|----|----|----------------------------------------------|---------------------|---------| | Н | Х | Х | Х | High-Z | Deselect/Power-down | Standby | | Х | L | Х | Х | High-Z | Deselect/Power-down | Standby | | L | Н | Н | L | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> ) | Read | Active | | L | Н | Н | Н | High-Z | Output disabled | Active | | L | Н | L | Х | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> ) | Write | Active | # For ×16 Configuration Single chip enable option (54-pin TSOP II package) | CE | WE | OE | BLE | BHE | Inputs and Outputs | Mode | Power | |----|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|---------| | Н | Х | Х | Х | Х | High-Z | Deselect/Power-down | Standby | | L | Х | Х | Н | Н | High-Z | Output disabled | Active | | L | Н | L | L | L | Data out (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Read | Active | | L | Н | L | L | Н | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Read | Active | | L | Н | L | Н | L | Data out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Read | Active | | L | Н | Н | Х | Х | High-Z | Output disabled | Active | | L | L | Х | L | L | Data in (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Write | Active | | L | L | X | L | Н | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Write | Active | | L | L | Х | Н | L | Data in (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Write | Active | # For ×16 Configuration Dual chip enable option (48-pin TSOP I package and 165-ball FBGA package) | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BLE | BHE | Inputs and Outputs | Mode | Power | |-----------------|-----------------|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|---------| | Н | Х | Х | Х | Х | Х | High-Z | Deselect/Power-down | Standby | | Х | L | Х | Х | Х | Х | High-Z | Deselect/Power-down | Standby | | L | Н | Х | X | Н | Н | High-Z | Output disabled | Active | | L | Н | Н | L | L | L | Data out (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Read | Active | | L | Н | Н | L | L | Н | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Read | Active | | L | Н | Н | L | Н | L | Data out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Read | Active | | L | Н | Н | Н | Х | Х | High-Z | Output disabled | Active | | L | Н | L | Х | L | L | Data in (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Write | Active | | L | Н | L | Х | L | Н | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Write | Active | | L | Н | L | Х | Н | L | Data in (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Write | Active | # For ×32 Configuration Dual chip enable option (165-ball FBGA package) | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | B <sub>A</sub> | B <sub>B</sub> | B <sub>C</sub> | B <sub>D</sub> | DQ <sub>0</sub> -DQ <sub>7</sub> | DQ <sub>8</sub> -DQ <sub>15</sub> | DQ <sub>16</sub> -DQ <sub>23</sub> | DQ <sub>24</sub> -DQ <sub>31</sub> | Mode | Power | |-----------------|-----------------|----|----|----------------|----------------|----------------|----------------|----------------------------------|-----------------------------------|------------------------------------|------------------------------------|---------------------|---------| | Н | X | Χ | Χ | Χ | Х | Χ | Χ | High-Z | High-Z | High-Z | High-Z | Deselect/Power-down | Standby | | Х | L | Χ | Χ | Χ | Х | Х | Χ | High-Z | High-Z | High-Z | High-Z | Deselect/Power-down | Standby | | L | Н | Χ | Χ | Χ | Х | Х | Χ | High-Z | High-Z | High-Z | High-Z | Selected | Active | | L | Н | Н | L | L | L | L | L | Data out | Data out | Data out | Data out | Read all bits | Active | | L | Н | Н | L | L | Н | Н | Н | Data out | High-Z | High-Z | High-Z | Read | Active | | L | Н | Н | L | Н | L | Н | Н | High-Z | Data out | High-Z | High-Z | Read | Active | | L | Н | Н | L | Н | Н | L | Н | High-Z | High-Z | Data out | High-Z | Read | Active | | L | Н | Н | L | Н | Н | Н | L | High-Z | High-Z | High-Z | Data out | Read | Active | | L | Н | L | Χ | L | L | L | L | Data in | Data in | Data in | Data in | Write all bits | Active | | L | Н | L | Χ | L | Н | Н | Н | Data in | High-Z | High-Z | High-Z | Write | Active | | L | Н | L | Χ | Н | L | Н | Н | High-Z | Data in | High-Z | High-Z | Write | Active | | L | Н | L | Χ | Н | Н | L | Н | High-Z | High-Z | Data in | High-Z | Write | Active | | L | Н | L | Χ | Н | Н | Н | L | High-Z | High-Z | High-Z | Data in | Write | Active | | L | Н | Н | Н | Χ | Х | Х | Χ | High-Z | High-Z | High-Z | High-Z | Output disabled | Active | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|--------------------|--------------------|----------------|--------------------| | 25 | CY14B116L-ZS25XI | 51-85087 | 44-pin TSOP II | Industrial | | | CY14B116L-ZS25XIT | 51-85087 | 44-pin TSOP II | | | | CY14E116L-ZS25XI | 51-85087 | 44-pin TSOP II | | | | CY14E116L-ZS25XIT | 51-85087 | 44-pin TSOP II | | | | CY14B116N-ZSP25XI | 51-85160 | 54-pin TSOP II | | | | CY14B116N-ZSP25XIT | 51-85160 | 54-pin TSOP II | | | | CY14B116N-BA25XI | 002-00193 | 60-ball FBGA | | | | CY14B116N-BA25XIT | 002-00193 | 60-ball FBGA | | | | CY14B116N-BZ25XI | 51-85195 | 165-ball FBGA | | | | CY14B116N-BZ25XIT | 51-85195 | 165-ball FBGA | | | | CY14B116S-BZ25XI | 51-85195 | 165-ball FBGA | | | | CY14B116S-BZ25XIT | 51-85195 | 165-ball FBGA | | | 30 | CY14B116N-Z30XI | 51-85183 | 48-pin TSOP I | Industrial | | | CY14B116N-Z30XIT | 51-85183 | 48-pin TSOP I | | | | CY14E116N-Z30XI | 51-85183 | 48-pin TSOP I | | | | CY14E116N-Z30XIT | 51-85183 | 48-pin TSOP I | | | 35 | CY14B116S-BZ35XI | 51-85195 | 165-ball FBGA | Industrial | | | CY14B116S-BZ35XIT | 51-85195 | 165-ball FBGA | | | 45 | CY14B116L-ZS45XI | 51-85087 | 44-pin TSOP II | Industrial | | | CY14B116L-ZS45XIT | 51-85087 | 44-pin TSOP II | | | | CY14B116N-Z45XI | 51-85183 | 48-pin TSOP I | | | | CY14B116N-Z45XIT | 51-85183 | 48-pin TSOP I | | | | CY14B116N-ZSP45XI | 51-85160 | 54-pin TSOP II | | | | CY14B116N-ZSP45XIT | 51-85160 | 54-pin TSOP II | | All parts are Pb-free. Contact your local Cypress sales representative for availability of these parts. # **Ordering Code Definitions** # CY14 B 116 L - ZS 25 X I T # **Package Diagrams** Figure 22. 44-pin TSOP II Package Outline, 51-85087 51-85087 \*E Figure 23. 48-pin TSOP (18.4 × 12 × 1.2 mm) Package Outline, 51-85183 | SYMBOL | DIMENSIONS | | | | |----------|-------------|--------|------|--| | STIVIBOL | MIN. | NOM. | MAX. | | | Α | _ | _ | 1.20 | | | A1 | 0.05 | - | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | b1 | 0.17 | 0.20 | 0.23 | | | b | 0.17 | 0.22 | 0.27 | | | c1 | 0.10 | _ | 0.16 | | | С | 0.10 | _ | 0.21 | | | D | 20.00 BASIC | | SIC | | | D1 | 18.40 BASIC | | | | | Е | 12.00 BASIC | | | | | е | 0. | 50 BAS | IC | | | L | 0.50 | 0.60 | 0.70 | | | θ | 0° | _ | 8 | | | R | 0.08 | _ | 0.20 | | | N | | 48 | | | #### NOTES: 1. DIMENSIONS ARE IN MILLIMETERS (mm). 2. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). TO BE DETERMINED AT THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. 6. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 6 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 10. JEDEC SPECIFICATION NO. REF: MO-142(D)DD. 51-85183 \*F Figure 24. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) Package Outline, 51-85160 51-85160 \*E Figure 25. 60-ball FBGA (10 × 18 × 1.2 mm) BK60B Package Outline, 002-00193 002-00193 \*\* Figure 26. 165-ball FBGA (15 × 17 × 1.40 mm (0.50 Ball Diameter)) Package Outline, 51-85195 SEATING PLANE 1.40 MAX.- G 51-85195 \*D # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | CMOS | Complementary Metal Oxide Semiconductor | | | | EIA | Electronic Industries Alliance | | | | FBGA | Fine-Pitch Ball Grid Array | | | | I/O | Input/Output | | | | JESD | JEDEC Standards | | | | nvSRAM | nonvolatile Static Random Access Memory | | | | RoHS | Restriction of Hazardous Substances | | | | RWI | Read and Write Inhibited | | | | TSOP II | Thin Small Outline Package | | | # **Document Conventions** # **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degrees celsius | | | | Hz | hertz | | | | Kbit | kilobit | | | | kHz | kilohertz | | | | kΩ | kilohm | | | | μΑ | microampere | | | | mA | milliampere | | | | μF | microfarad | | | | Mbit | megabit | | | | MHz | megahertz | | | | μs | microsecond | | | | ms | millisecond | | | | ns | nanosecond | | | | pF | picofarad | | | | V | volt | | | | Ω | ohm | | | | W | watt | | | Document Number: 001-67793 Rev. \*P Page 36 of 40 # **Document History Page** | 16/512K × 3 | ocument Title: CY14B116L/CY14B116N/CY14B116S/CY14E116L/CY14E116N/CY14E116S, 16-Mbit (2048K × 8/1024K × 8/512K × 32) nvSRAM ocument Number: 001-67793 | | | | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 3186783 | GVCH | 03/02/2011 | New data sheet. | | *A | 3202367 | GVCH | 03/22/2011 | Updated DC Electrical Characteristics (Changed maximum value of $I_{SB}$ parameter from 3 mA to 500 $\mu$ A). | | *B | 3459888 | GVCH | 12/09/2011 | Changed status from Advance to Preliminary. Updated Pinouts (Updated Figure 6 and Figure 7). Updated Pin Definitions (Updated ZZ pin description). Updated DC Electrical Characteristics (Changed maximum value of $I_{CC1}$ parameter from 70 mA to 95 mA for $t_{RC}$ = 25 ns, changed maximum value of $I_{CC1}$ parameter from 50 mA to 75 mA for $t_{RC}$ = 45 ns, changed typical value of $I_{CC3}$ parameter from 35 mA to 50 mA, changed maximum value of $I_{CC3}$ parameter from 10 mA to 6 mA, changed maximum value of $I_{SB}$ parameter from 500 $\mu$ A to 650 $\mu$ A, added $V_{CAP}$ parameter values for CY14C116X, changed minimum value of $V_{CAP}$ parameter from 20 $\mu$ F to 19 $\mu$ F, changed typical value of $V_{CAP}$ parameter from 27 $\mu$ F to 22 $\mu$ F respectively, added Note 16 and referred the same note in $V_{CAP}$ parameter). Updated Thermal Resistance (Added values). Updated AC Switching Characteristics (Added Note 21 and referred the same note in "Parameters" column). Updated AutoStore/Power-Up RECALL Characteristics (Changed maximum value of $t_{HRECALL}$ parameter from 40 ms to 60 ms for CY14C116X, changed maximum value of $t_{HRECALL}$ parameter from 20 ms to 30 ms for CY14B116X/CY14E116X, changed maximum value of $t_{WAKE}$ parameter from 20 ms to 30 ms for CY14B116X/CY14E116X, changed maximum value of $t_{RECALL}$ parameter from 300 $\mu$ s to 600 $\mu$ s, changed maximum value of $t_{RECALL}$ parameter from 300 $\mu$ s to 600 $\mu$ s, changed maximum value of $t_{RECALL}$ parameter from 300 $\mu$ s to 600 $\mu$ s, changed maximum value of $t_{RECALL}$ parameter from 20 ms to 30 ms for CY14B116X/CY14E116X). Updated Software Controlled STORE and RECALL Characteristics (Changed maximum value of $t_{RECALL}$ parameter from 200 $\mu$ s to 500 $\mu$ s). Updated Ordering Information: Updated Package Diagrams: spec 51-85183 – Changed revision from *C to *D. spec 51-85183 – Changed revision from *B to *C. spec 51-85165 – Changed revision from *B to *C. | | *C | 3510173 | GVCH | 01/27/2012 | Updated Ordering Information: Updated part numbers. Updated to new template. | | *D | 3733467 | GVCH | 09/14/2012 | Updated Device Operation: Updated Sleep Mode: Added Figure 9. Updated Maximum Ratings: Removed "Ambient temperature with power applied" and its corresponding details. Added "Maximum junction temperature" and its corresponding details. | # **Document History Page (continued)** Document Title: CY14B116L/CY14B116N/CY14B116S/CY14E116L/CY14E116N/CY14E116S, 16-Mbit (2048K × 8/1024K × 16/512K × 32) nvSRAM Document Number: 001-67793 | Document | ocument Number: 001-67793 | | | | | |------------|---------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *D (cont.) | 3733467 | GVCH | 09/14/2012 | Updated DC Electrical Characteristics: Added V <sub>VCAP</sub> parameter and its corresponding details. Added Note 18 and referred the same note in V <sub>VCAP</sub> parameter. Referred Note 20 in V <sub>VCAP</sub> parameter. Updated Capacitance: Changed maximum value of C <sub>IN</sub> and C <sub>OUT</sub> parameters from 7 pF to 11.5 pF. Added Sleep Mode Characteristics. Updated Package Diagrams: spec 51-85087 – Changed revision from *D to *E. | | | *E | 4198509 | GVCH | 01/23/2014 | Updated Features: Removed 2.5 V operating range voltage support. Added 54-pin TSOP II package related information. Updated Logic Block Diagram Updated Device Operation: Updated AutoStore Operation (Power-Down): Removed sentence "The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress." Updated DC Electrical Characteristics: Updated details in "Test Conditions" column corresponding to I <sub>SB</sub> parameter and also updated the corresponding values. Changed maximum value of V <sub>IH</sub> parameter from "V <sub>CC</sub> + 0.3 V" to "V <sub>CC</sub> + 0.5 V". Updated V <sub>CAP</sub> value from 20 uF to 19.8 uF. Added Note 20. Updated Capacitance: Changed maximum value of C <sub>IN</sub> and C <sub>OUT</sub> parameters from 11.5 pF to 8 pF. Updated Sleep Mode: Changed maximum value of t <sub>ZZH</sub> parameter from 20 ns to 70 ns. Updated Figure 9 and Figure 17 for more clarity. Updated Truth Table For SRAM Operations for more clarity. Updated Ordering Information: Updated Package Diagrams: Added spec 51-85160 *D. | | | *F | 4303589 | GVCH | 03/20/2014 | Updated Thermal Resistance: Updated values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters. Updated to new template. Completing Sunset Review. | | | *G | 4366689 | GVCH | 05/01/2014 | Updated Device Operation: Updated Sleep Mode: Updated description. Updated Maximum Ratings: Added Note 14 and referred the same note in "Static discharge voltage". Updated DC Electrical Characteristics: Removed "RTC running on backup power supply" in "Test Conditions" column corresponding to I <sub>ZZ</sub> parameter. Updated AC Switching Characteristics: Added Note 26 and referred the same note in t <sub>HA</sub> parameter. | | # **Document History Page** (continued) Document Title: CY14B116L/CY14B116N/CY14B116S/CY14E116L/CY14E116N/CY14E116S, 16-Mbit (2048K × 8/1024K × 16/512K × 32) nvSRAM | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *G (cont.) | 4366689 | GVCH | 05/01/2014 | Updated Ordering Information: Updated part numbers. Added Errata. | | *H | 4409843 | GVCH | 06/17/2014 | Updated DC Electrical Characteristics: Updated maximum value of $V_{VCAP}$ parameter from " $V_{CC}-0.5$ V" to 5.0 V. Removed CY14B116X and CY14E116X in "Test Condition" column corresponding to $V_{VCAP}$ parameter. | | * | 4417851 | GVCH | 06/24/2014 | Updated DC Electrical Characteristics: Added Note 15 and referred the same note in I <sub>CC4</sub> parameter. Updated Capacitance: Changed maximum value of C <sub>IN</sub> and C <sub>OUT</sub> parameters from 8 pF to 10 pF corresponding to 165-ball FBGA package. Added C <sub>IO</sub> parameter. Updated Ordering Information: No change in part numbers. Updated Ordering Code Definitions. | | *J | 4432183 | GVCH | 07/07/2014 | Updated DC Electrical Characteristics: Changed maximum value of $V_{CAP}$ parameter from 120.0 $\mu F$ to 82.0 $\mu F$ . | | *K | 4456803 | ZSK | 07/31/2014 | Removed Errata section. Added note at the end of the document mentioning when the errata items were fixed. | | *L | 4562106 | GVCH | 11/05/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagrams: spec 51-85160 – Changed revision from *D to *E. | | *M | 4616093 | GVCH | 01/07/2015 | Changed status from Preliminary to Final. Updated Package Diagrams: spec 51-85183 – Changed revision from *C to *D. | | *N | 5364155 | GVCH | 22/07/2016 | Added 60-ball FBGA package related information in all instances across the document. Updated Ordering Information: Updated part numbers. Updated Ordering Code Definitions. Updated Package Diagrams: Added spec 002-00193 **. spec 51-85195 – Changed revision from *C to *D. Updated to new template. | | *0 | 6403761 | ZSK | 12/07/2018 | Added 35 ns speed bin related information in all instances across the document. Updated Ordering Information: No change in part numbers. Updated Ordering Code Definitions. Updated Package Diagrams: spec 51-85183 – Changed revision from *D to *F. Removed note at the end of the document mentioning when the errata items were fixed. Updated to new template. | | *P | 6677972 | GVCH | 09/19/2019 | Updated Ordering Information | # Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless # PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU #### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components # **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2006-2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component o Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-67793 Rev. \*P Revised September 19, 2019 Page 40 of 40