## **Function Block** # **Pin Configuration** # **Pin Description** | Pin no. | Pin | Type | Description | |---------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | X1 | I | <b>Oscillator Circuit Input.</b> Together with X1, 32.768kHz crystal is connected between them. Or external clock input. | | 2 | X2 | О | Oscillator Circuit Output. Together with X1, 32.768kHz crystal is connected between them. | | 3 | VBAT | P | <b>Battery Supply Voltage.</b> When $V_{CC} > V_{SO}^{-1}$ , VCC will power the IC. While $V_{CC} < V_{SO}^{-1}$ , VBAT will power the IC. | | 4 | GND | P | Ground. | | 5 | SDA | I/O | <b>Serial Data Input/Output.</b> SDA is the input/output pin for the 2-wire serial interface. The SDA pin is open-drain output and requires an external pull-up resistor. | | 6 | SCL | I | <b>Serial Clock Input.</b> SCL is used to synchronize data movement on the I <sup>2</sup> C serial interface. | | 7 | FT/OUT | О | <b>Frequency Test / Output Driver.</b> Open drain. 512Hz output when Frequency Test is selected. Output DC level by register selection. Frequency Test is prior. | | 8 | VCC | P | <b>Supply Voltage.</b> When $V_{CC} > V_{SO}^{-1}$ , VCC will power the IC. While $V_{CC} < V_{SO}^{-1}$ , VBAT will power the IC. | **Note:** 1. V<sub>SO</sub>: Battery Back-up Switchover Voltage PT0322(08/09) Ver: 2 ## **Function Description** ## **Overview of Functions** #### 1. **Clock function** CPU can read or write data including the year (last two digits), month, date, day, hour, minute, and second. Any (two-digit) year that is a multiple of 4 is treated as a leap year and calculated automatically as such until the year 2100. ### Interface with CPU 2-wire $I^2C$ interface. The PT7C4311 continually monitors $V_{CC}$ for an out of tolerance condition. Should $V_{CC}$ fall below $V_{SO}$ , the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When V<sub>CC</sub> falls below V<sub>SO</sub>, the device automatically switches from battery to $V_{\text{CC}}$ at $V_{\text{SO}}$ and recognizes inputs. #### Oscillator enable/disable 3. Oscillator and time count chain can be enabled or disabled at the same time by ST bit. #### **Calibration function** 4. With the calibration bits properly set, accuracy PT7C4311 can be improved to better than $\pm 2$ ppm at 25°C. ## Registers ## 1. Allocation of registers | Addr. | | | | | Register d | efinition | | | | |---------|--------------------------|-------|-------|-------|------------|-----------|---------------|-------|-------| | (hex)*1 | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 00 | Seconds (00-59) | ST*2 | S40 | S20 | S10 | S8 | S4 | S2 | S1 | | 01 | Minutes (00-59) | × | M40 | M20 | M10 | M8 | M4 | M2 | M1 | | 02 | Hours (00-23) | CEB*3 | CB*3 | H20 | H10 | Н8 | H4 | Н2 | H1 | | 03 | Days of the week (01-07) | × | × | × | × | × | W4 | W2 | W1 | | 04 | Dates (01-31) | × | × | D20 | D10 | D8 | D4 | D2 | D1 | | 05 | Months (01-12) | × | × | ×*8 | MO10 | MO8 | MO4 | MO2 | MO1 | | 06 | Years (00-99) | Y80 | Y40 | Y20 | Y10 | Y8 | Y4 | Y2 | Y1 | | 07 | Control*3 | OUT*4 | FT*5 | S*6 | | ( | Calibration*7 | | | | 08~3F | RAM | × | × | × | × | × | × | × | × | ## Caution points: - \*1. PT7C4311 uses 3 bits for address. That is if write data to 08H, the data will be written to 00H address register. - \*2. Stop bit. When this bit is set to 1, oscillator and time count chain are both stopped. - \*3. CEB: Century Enable Bit. CB: Century Bit. - \*4. Control FT/OUT pin output DC level when 512Hz square wave is disabled. - \*5. Frequency Test. 512Hz square wave output is enabled at FT/OUT pin, which is using for frequency test. - \*6. Sign Bit. "1" indicates positive calibration; "0" indicates negative calibration. - \*7. Using for modifying count frequency. If 20ppm is wanted to slow down the count frequency, 10 (01010) should be loaded. Calibration will not affect FT/OUT output frequency. \*8. Don't care. PT0322(08/09) Ver: 2 ### Control and status register | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|-------------|-----|----|----|----|----|-------------|----|----| | 07 | Control | OUT | FT | S | | | Calibration | | | | 0, | (default) | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | #### OUT a) **OUT:** Set pin 7 output DC level.. | OUT | Data | Description | | |--------------|------|--------------------------|---------| | Read / Write | 1 | Set high level at pin 7. | Default | | Read / Wille | 0 | Set low level at pin 7. | | ### 512Hz output FT: 512Hz square wave output Enable bit, using for Frequency Test. | FT | Data | Description | | |--------------|------|--------------------------------|---------| | Read / Write | 0 | Disable 512Hz output at pin 7. | Default | | Read / Write | 1 | Enable 512Hz output at pin 7. | | #### **Calibration bits** ## S: Sign bit. | S | Data | Description | |--------------|------|-----------------------------------------| | Read / Write | 1 | Indicate positive calibration. Default | | Read / Wille | 0 | Indicate negative calibration. | #### **Calibration:** Calibration occurs within a 64minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. For example, a reading of 512.01024Hz would indicate a +20 ppm oscillator frequency error, requiring a -10 (XX001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. ### 3. Time Counter Time digit display (in BCD code): - Second digits: Range from 00 to 59 and carried to minute digits when incremented from 59 to 00. - Minute digits: Range from 00 to 59 and carried to hour digits when incremented from 59 to 00. - Hour digits: See description on the /12, 24 bit. Carried to day and day-of-the-week digits when incremented from 11 p.m. to 12 a.m. or 23 to 00. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|-------------|-------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 00 | Seconds | ST | S40 | S20 | S10 | S8 | S4 | S2 | S1 | | | (default) | 0 | Undefined | 01 | Minutes | ×*2 | M40 | M20 | M10 | M8 | M4 | M2 | M1 | | 01 | (default) | 0 | Undefined | 02 | Hours | CEB*3 | CB*3 | H20 | H10 | Н8 | H4 | H2 | H1 | | 32 | (default) | 0 | 0 | Undefined | Undefined | Undefined | Undefined | Undefined | Undefined | <sup>\*</sup> Note 1: ST bit: Stop oscillation and time count chain. ### 4. Days of the week Counter The day counter is a divide-by-7 counter that counts from 01 to 07 and up 07 before starting again from 01. Values that correspond to the day of week are user defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). Illogical time and date entries result in undefined operation. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 03 | Days of the week | × | × | × | × | × | W4 | W2 | W1 | | 03 | (default) | Undefined ## 5. Calendar Counter The data format is BCD format. • Day digits: Range from 1 to 31 (for January, March, May, July, August, October and December). Range from 1 to 30 (for April, June, September and November). Range from 1 to 29 (for February in leap years). Range from 1 to 28 (for February in ordinary years). Carried to month digits when cycled to 1. - Month digits: Range from 1 to 12 and carried to year digits when cycled to 1. - Year digits: Range from 00 to 99 and 00, 04, 08, ..., 92 and 96 are counted as leap years. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 04 | Dates (01-31) | × | × | D20 | D10 | D8 | D4 | D2 | D1 | | | (default) | Undefined | 05 | Months (01-12) | × | × | × | M10 | M8 | M4 | M2 | M1 | | | (default) | Undefined | 06 | Years (00-99) | Y80 | Y40 | Y20 | Y10 | Y8 | Y4 | Y2 | Y1 | | | (default) | Undefined <sup>\*</sup> Note 2: Do not care. <sup>\*</sup> Note 3: Century Enable Bit and Century Bit. #### Communication #### I<sup>2</sup>C Bus Interface ## Overview of I<sup>2</sup>C-BUS The I<sup>2</sup>C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data signals, acknowledge signals, and so on. Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level. During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is captured while the SCL line is at high level. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse. The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data. ## **System Configuration** All ports connected to the I<sup>2</sup>C bus must be either open drain or open collector ports in order to enable AND connections to multiple devices. SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed). Fig.1 System configuration PT0322(08/09) Ver: 2 ## Starting and Stopping I<sup>2</sup>C Bus Communications Fig.2 Starting and stopping on I<sup>2</sup>C bus START condition, repeated START condition, and STOP condition - START condition - SDA level changes from high to low while SCL is at high level - STOP condition - SDA level changes from low to high while SCL is at high level - Repeated START condition (RESTART condition) In some cases, the START condition occurs between a previous START condition and the next STOP condition, in which case the second START condition is distinguished as a RESTART condition. Since the required status is the same as for the START condition, the SDA level changes from high to low while SCL is at high level. ## Data Transfers and Acknowledge Responses during I<sup>2</sup>C-BUS Communication ### **Data transfers** Data transfers are performed in 8-bit (1 byte) units once the START condition has occurred. There is no limit on the amount (bytes) of data that are transferred between the START condition and STOP condition. The address auto increment function operates during both write and read operations. Updating of data on the transmitter (transmitting side)'s SDA line is performed while the SCL line is at low level. The receiver (receiving side) captures data while the SCL line is at high level. <sup>\*</sup>Note: with caution that if the SDA data is changed while the SCL line is at high level, it will be treated as a START, RESTART, or STOP condition. PT0322(08/09) Ver: 2 # **Data Sheet** PT7C4311 Real-time Clock Module (I<sup>2</sup>C Bus) #### Data acknowledge response (ACK signal) When transferring data, the receiver generates a confirmation response (ACK signal, low active) each time an 8-bit data segment is received. If there is no ACK signal from the receiver, it indicates that normal communication has not been established. (This does not include instances where the master device intentionally does not generate an ACK signal.) Immediately after the falling edge of the clock pulse corresponding to the 8th bit of data on the SCL line, the transmitter releases the SDA line and the receiver sets the SDA line to low (= acknowledge) level. After transmitting the ACK signal, if the Master remains the receiver for transfer of the next byte, the SDA is released at the falling edge of the clock corresponding to the 9th bit of data on the SCL line. Data transfer resumes when the Master becomes the transmitter. When the Master is the receiver, if the Master does not send an ACK signal in response to the last byte sent from the slave, that indicates to the transmitter that data transfer has ended. At that point, the transmitter continues to release the SDA and awaits a STOP condition from the Master. ### Slave Address The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device. All communications begin with transmitting the [START condition] + [slave address (+ R/W specification)]. The receiving device responds to this communication only when the specified slave address it has received matches its own slave address. Slave addresses have a fixed length of 7 bits. See table for the details. An $R/\overline{W}$ bit is added to each 7-bit slave address during 8-bit transfers. | Operation | Transfer data | | | Sl | ave addre | ess | | | $R/\overline{W}$ bit | |-----------|---------------|-------|-------|-------|-----------|-------|-------|-------|----------------------| | | | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | Read | D1 h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 (= Read) | | Write | D0 h | 1 | 1 | U | 1 | U | | U | 0 (= Write) | ## 2. I<sup>2</sup>C Bus's Basic Transfer Format | S | Start indication | P Stop indication | А | RTC Acknowledge | |----|--------------------|-------------------|---|--------------------| | Sr | Restart indication | | А | Master Acknowledge | PT0322(08/09) Ver: 2 #### Write via I<sup>2</sup>C bus a) | S | | Sla | ve a | ddres | s (7 | bits) | | write | Α | Addr. setting | | | | | Α | bit | bit | , - , - - | | | | bit | bit<br>0 | Α | P | | | | |-------|-----|-------|--------|--------|--------|---------|--------|-------|-------------|---------------|--|-----|-------|-------|-------|------|-----|-------------------|-----|-------|----|-----|----------|---|---|---|-------------|-----| | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | I | | | 1 | | ′ | 6 | 5 | 4 | 3 | 2 | ' | 0 | | | | Start | Sla | ve ad | ldress | S + Wr | ite sp | oecific | cation | 1 | A<br>C<br>K | Addre<br>Spec | | the | write | start | addre | ess. | | A<br>C<br>K | Wri | te da | ta | | | | | | A<br>C<br>K | Sto | #### Read via I<sup>2</sup>C bus b) ## Standard read ## Simplified read | S | 1 | Slav | ve ac | ddres | s (7 <br>0 | bits) | 0 | Read<br>1 | Α | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>O | А | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>O | /A | Р | |-------|-----|--------|-------|--------|-------------|---------|--------|-----------|-------------|----------|----------|---------------------------------|----------|----------------|----------|-----------------|----------|---|----------|----------|----------|----------|---------------------------|----------|----------|----------|-----------|-----| | Start | Sla | ave ac | ddres | s + re | ead s | pecific | catior | 1 | A<br>C<br>K | by t | he int | [<br>ead fr<br>ternal<br>auto i | addr | ne ad<br>ess r | dress | point<br>er and | | | | addre | regis | ter au | ead (2<br>uto ind<br>next | creme | | | N O A C K | Sto | ### Note: - The above steps are an example of transfers of one or two bytes only. There is no limit to the number of bytes transferred during actual communications. - 2. 49H, 4AH are used as test mode address. Customer should not use the addresses. ## **Maximum Ratings** | Storage Temperature | -55°Cto +125°C | |-------------------------------------------------|----------------| | Ambient Temperature with Power Applied | 40°Cto +85°C | | Supply Voltage to Ground Potential (Vcc to GND) | -0.3V to +7.0V | | DC Input (All Other Inputs except Vcc & GND) | -0.3V to +7.0V | | DC Output Voltage | 0.3V to +7.0V | | Power Dissipation | 250mW | | Output Current | 20mA | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Recommended Operating Conditions** | Symbol | Description | Min | Type | Max | Unit | |-------------------|----------------------------------------------|---------------------|------|----------------------|------| | | Timing data and RAM data maintaining voltage | 1.2 | - | 5.5 | | | | Timing data writing voltage | 1.5 | - | 5.5 | | | $V_{CC}$ | Timing data reading voltage | 1.5 | - | 5.5 | | | | RAM data writing voltage | 3.0 | - | 5.5 | V | | | RAM data reading voltage | 1.5 | - | 5.5 | | | $V_{\mathrm{IH}}$ | Input high level | 0.7 V <sub>CC</sub> | - | V <sub>CC</sub> +0.3 | | | $V_{\mathrm{IL}}$ | Input low level | -0.3 | _ | 0.3 V <sub>CC</sub> | | | $T_{A}$ | Operating temperature | -40 | - | 85 | °C | ## **DC Electrical Characteristics** (Unless otherwise specified, $V_{CC} = 1.5 \sim 5.5 \text{ V}$ , $T_A = -40 \text{ °C}$ to +85 °C.) | Sym. | Description | Pin | Condition | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------------|------------|------------------------------------------------------|-------------------------|-------------------------|----------------------|------| | | Timing data and RAM data maintaining voltage | VCC | - | 1.2 | - | 5.5 | | | $V_{CC}$ | Timing data writing voltage | VCC | - | 1.5 | - | 5.5 | V | | ▼ CC | Timing data reading voltage | VCC | - | 1.5 | - | 5.5 | v | | | RAM data writing voltage | VCC | - | 3.0 | - | 5.5 | | | | RAM data reading voltage | VCC | | 1.5 | - | 5.5 | | | $V_{\mathrm{BAT}}^{-1}$ | Supply voltage | VBAT | - | 2.0 | 3 | 5.5 | V | | $V_{\rm SO}^2$ | Battery Back-up Switchover<br>Voltage <sup>3,4</sup> | - | - | V <sub>BAT</sub> - 0.80 | V <sub>BAT</sub> - 0.50 | $V_{BAT}$ - $0.30^5$ | V | | $I_{CC}$ | Current consumption | VCC | Switch freq. = 100kHz | - | - | 300 | μΑ | | $I_{ST}$ | Standby current | VCC | SDA, SCL = $V_{CC} - 0.3V$ | - | - | 70 | μA | | $I_{BAT}$ | Current consumption | VBAT | OSC on, $V_{CC} = 0V$ , $V_{BAT} = 3V$ , $T_A=25$ °C | - | 650 | 800 | nA | | $V_{\rm IL}$ | Low-level input voltage | - | - | -0.3 | - | $0.3V_{CC}$ | | | $V_{\mathrm{IH}}$ | High-level input voltage | - | - | $0.7V_{CC}$ | - | V <sub>CC</sub> +0.5 | V | | | Low-level output voltage | SDA | $I_{OL} = 3mA$ | - | - | 0.4 | | | $V_{\text{OL}}$ | Pull-up Supply voltage<br>(Open drain) | FT/<br>OUT | - | - | - | 5.5 | V | | $I_{\rm IL}$ | Input leakage current | SCL | 0 <v<sub>IN<v<sub>CC</v<sub></v<sub> | - | - | ±1 | μA | | I <sub>OZ</sub> | Output current when OFF | SDA | 0 <v<sub>OUT<v<sub>CC</v<sub></v<sub> | - | - | ±1 | μΑ | ### Note: - 1. After switchover ( $V_{SO}$ ), $V_{BAT}$ (min) can be 2.0V for crystal with $R_S$ =40k $\Omega$ . - Switch-over and deselect point. 2. - Valid for Ambient Operating Temperature: $T_A = -40$ to 85°C; $V_{CC} = 2.0$ to 5.5V (except where noted). 3. - All voltages referenced to GND. - In 3.3V application, if initial battery voltage is $\geq$ 3.4V, it may be necessary to reduce battery voltage (i.e., through wave soldering the battery) in order to avoid inadvertent switchover/deselection for VCC – 10% operation. PT0322(08/09) Ver: 2 ## **AC Electrical Characteristics** | Sym | Description | Value | Unit | |-------------|-------------------------------------------|-----------------------|------| | $ m V_{HM}$ | Rising and falling threshold voltage high | $0.8~\mathrm{V_{CC}}$ | V | | $V_{ m HL}$ | Rising and falling threshold voltage low | $0.2~\mathrm{V_{CC}}$ | V | ## Over the operating range | Symbol | Item | Min. | Typ. | Max. | Unit | |----------------------|--------------------------------------------------|------|------|------|------| | $f_{SCL}$ | SCL clock frequency | - | - | 100 | kHz | | t <sub>SU;STA</sub> | START condition set-up time | 4.7 | - | - | μs | | t <sub>HD;STA</sub> | START condition hold time | 4 | - | - | μs | | t <sub>SU;DAT</sub> | Data set-up time (RTC read/write) | 250 | - | - | ns | | t <sub>HD;DAT1</sub> | Data hold time (RTC write) | 0 | - | - | ns | | t <sub>HD;DAT2</sub> | Data hold time (RTC read) | 0 | - | - | μs | | t <sub>SU;STO</sub> | STOP condition setup time | 4.7 | - | - | μs | | $t_{ m BUF}$ | Bus idle time between a START and STOP condition | 4.7 | - | - | μs | | $t_{LOW}$ | When SCL = "L" | 4.7 | - | - | μs | | t <sub>HIGH</sub> | When SCL = "H" | 4 | - | - | μs | | $t_{\rm r}$ | Rise time for SCL and SDA | - | - | 1 | μs | | $t_{\rm f}$ | Fall time for SCL and SDA | - | - | 0.3 | μs | ## **Timing Diagram** PT0322(08/09) Ver: 2 **Recommended Layout for Crystal** **Built-in Capacitors Specifications and Recommended External Capacitors** | Parameter | - | Symbol | Тур | Unit | |----------------------|-----------|------------------|-----|------| | Build-in capacitors | X1 to GND | $C_{G}$ | 18 | pF | | Build-iii capacitors | X2 to GND | $C_{\mathrm{D}}$ | 18 | pF | | Recommended External | X1 to GND | $C_1$ | 8 | pF | | capacitors | X2 to GND | $C_2$ | 8 | pF | **Note**: The frequency of crystal can be optimized by external capacitor $C_1$ and $C_2$ , for frequency=32.768Hz, $C_1$ and $C_2$ should meet the equation as below: Cpar + $[(C_1+C_G)*(C_2+C_D)]/[(C_1+C_G)+(C_2+C_D)] = C_L$ Cpar is all parasitical capacitor between X1 and X2. C<sub>L</sub> is crystal's load capacitance. ## **Crystal Specifications** | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------|---------|-----|--------|-----|------| | Nominal Frequency | $f_{O}$ | 1 | 32.768 | - | kHz | | Series Resistance | ESR | - | - | 70 | kΩ | | Load Capacitance | $C_{L}$ | - | 12.5 | - | pF | ## **Mechanical Information** WE(Lead free and Green 8-Pin SOIC) ## **Notes** # Pericom Technology Inc. Email: support@pti.com.cnWeb Site: www.pti.com.cn, www.pti-ic.com China: No. 20 Building, 3/F, 481 Guiping Road, Shanghai, 200233, China Tel: (86)-21-6485 0576 Fax: (86)-21-6485 2181 **Asia Pacific:** Unit 1517, 15/F, Chevalier Commercial Centre, 8 Wang Hoi Rd, Kowloon Bay, Hongkong > Tel: (852)-2243 3660 Fax: (852)- 2243 3667 U.S.A.: 3545 North First Street, San Jose, California 95134, USA > Tel: (1)-408-435 0800 Fax: (1)-408-435 1100 Pericom Technology Incorporation reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom Technology does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom Technology product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom Technology Incorporation.