# $\textbf{AD2S90-SPECIFICATIONS} \begin{picture}(c) (V_{DD} = +5 \ V \pm 5\%, V_{SS} = -5 \ V \pm 5\%, AGND = DGND = 0 \ V, T_A = -40 ^{\circ}C \ to \ +85 ^{\circ}C \ unless \ otherwise \ noted) \end{picture}$

| Parameter                                                                                                                                             | Min                     | Тур                  | Max                     | Units                            | Test Condition                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|-------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| SIGNAL INPUTS<br>Voltage Amplitude                                                                                                                    | 1.8                     | 2.0                  | 2.2                     | V rms                            | Sinusoidal Waveforms, Differential SIN to SINLO, COS to COSLO                                                                                      |
| Frequency Input Bias Current Input Impedance Common-Mode Volts <sup>1</sup> CMRR                                                                      | 3<br>1.0<br>60          |                      | 20<br>100<br>100        | kHz<br>nA<br>MΩ<br>mV peak<br>dB | $V_{\rm IN}$ = 2 ± 10% V rms<br>$V_{\rm IN}$ = 2 ± 10% V rms<br>CMV @ SINLO, COSLO w.r.t.<br>AGND @ 10 kHz                                         |
| REFERENCE INPUT Voltage Amplitude Frequency Input Bias Current Input Impedance                                                                        | 1.8<br>3                | 2.0                  | 3.35<br>20<br>100       | V rms<br>kHz<br>nA<br>kΩ         | Sinusoidal Waveform                                                                                                                                |
| Permissible Phase Shift                                                                                                                               | -10<br>-10              |                      | +10                     | Degrees                          | Relative to SIN, COS Inputs                                                                                                                        |
| CONVERTER DYNAMICS Bandwidth Maximum Tracking Rate Maximum VCO Rate (CLKOUT) Settling Time 1° Step 179° Step                                          | 700<br>500<br>2.048     | 840                  | 1000<br>7<br>20         | Hz<br>rps<br>MHz<br>ms<br>ms     |                                                                                                                                                    |
| ACCURACY Angular Accuracy <sup>2</sup> Repeatability <sup>3</sup>                                                                                     |                         |                      | ±10.6 + 1 LSB           | arc min                          |                                                                                                                                                    |
| VELOCITY OUTPUT Scaling Output Voltage at 500 rps Load Drive Capability                                                                               | 120<br>±2.78            | 150<br>±3.33         | 180<br>±4.17<br>±250    | rps/V dc<br>V dc<br>μA           | $V_{OUT} = \pm 2.5 \text{ V dc (typ)}, R_L \ge 10 \text{ k}\Omega$                                                                                 |
| LOGIC INPUTS SCLK, CS Input High Voltage (V <sub>INH</sub> ) Input Low Voltage (V <sub>INL</sub> ) Input Current (I <sub>IN</sub> ) Input Capacitance | 3.5                     |                      | 1.5<br>10<br>10         | V dc<br>V dc<br>µA<br>pF         | $V_{\rm DD}$ = +5 V dc, $V_{\rm SS}$ = -5 V dc<br>$V_{\rm DD}$ = +5 V dc, $V_{\rm SS}$ = -5 V dc                                                   |
| LOGIC OUTPUTS DATA, A, B, <sup>4</sup> NM, CLKOUT, DIR Output High Voltage Output Low Voltage                                                         | 4.0                     |                      | 1.0<br>0.4              | V dc<br>V dc<br>V dc             | $V_{\mathrm{DD}}$ = +5 V dc, $V_{\mathrm{SS}}$ = -5 V dc $I_{\mathrm{OH}}$ = 1 mA $I_{\mathrm{OL}}$ = 1 mA $I_{\mathrm{OL}}$ = 400 $\mu\mathrm{A}$ |
| SERIAL CLOCK (SCLK)<br>SCLK Input Rate                                                                                                                |                         |                      | 2                       | MHz                              |                                                                                                                                                    |
| NORTH MARKER CONTROL (NMC)<br>90°<br>180°<br>360°                                                                                                     | +4.75<br>-0.75<br>-4.75 | +5.0<br>DGND<br>-5.0 | +5.25<br>+0.75<br>-5.25 | V dc<br>V dc<br>V dc             | North Marker Width Relative to "A" Cycle                                                                                                           |
| POWER SUPPLIES  V <sub>DD</sub> V <sub>SS</sub> I <sub>DD</sub> I <sub>SS</sub>                                                                       | +4.75<br>-4.75          | +5.00<br>-5.00       | +5.25<br>-5.25<br>10    | V dc<br>V dc<br>mA<br>mA         |                                                                                                                                                    |

#### NOTES

-2- REV. D

 $<sup>^{1}</sup>$ If the tolerance on signal inputs =  $\pm 5\%$ , then CMV = 200 mV.

 $<sup>^{2}</sup>$ 1 LSB = 5.3 arc minute.

<sup>&</sup>lt;sup>3</sup>Specified at constant temperature.

<sup>&</sup>lt;sup>4</sup>Output load drive capability.

Specifications subject to change without notice.

# TIMING CHARACTERISTICS $^{1,~2}$ $^{(V_{DD}~=~+5~V~\pm~5\%,~V_{SS}~=~-5~V~\pm~5\%,~AGND~=~DGND~=~0~V,~T_{A}~=~-40^{\circ}C~to~+85^{\circ}C~unless~otherwise~noted)}$



\*THE MINIMUM ACCESS TIME: USER DEPENDENT

Figure 1. Serial Interface

#### NOTES

<sup>1</sup>Timing data are not 100% production tested. Sample tested at +25°C only to ensure conformance to data sheet limits. Logic output timing tests carried out using 10 pF, 100 kΩ load.

<sup>&</sup>lt;sup>2</sup>Capacitance of data pin in high impedance state = 15 pF.

| Parameter      | AD2S90 | Units  | Test Conditions/Notes                   |
|----------------|--------|--------|-----------------------------------------|
| $t_1$          | 150    | ns max | CS to DATA Enable                       |
| $t_2^{-1}$     | 600    | ns min | CS to 1st SCLK Negative Edge            |
| $t_3$          | 250    | ns min | SCLK Low Pulse                          |
| $t_4$          | 250    | ns min | SCLK High Pulse                         |
| t <sub>5</sub> | 100    | ns max | SCLK Negative Edge to DATA Valid        |
| t <sub>6</sub> | 600    | ns min | CS High Pulsewidth                      |
| $t_7$          | 150    | ns max | CS High to DATA High Z (Bus Relinquish) |

#### NOTE

 $<sup>^{1}</sup>SCLK$  can only be applied after  $t_{2}$  has elapsed.







Figure 3. DIR/CLKOUT/A, B and NM Timing

|                                                          | AD2S90 |                   |                |                                                                                              |
|----------------------------------------------------------|--------|-------------------|----------------|----------------------------------------------------------------------------------------------|
| Parameter                                                | Min    | Max               | Units          | Test Conditions/Notes                                                                        |
| t <sub>DIR</sub><br>t <sub>CLK</sub><br>t <sub>ABN</sub> | 250    | 200<br>400<br>250 | ns<br>ns<br>ns | DIR to CLKOUT Positive Edge CLKOUT Pulsewidth CLKOUT Negative Edge to A, B and NM Transition |

#### RECOMMENDED OPERATING CONDITIONS

| Power Supply Voltage $(V_{DD} - V_{SS})$ | $ \pm 5 \text{ V dc} \pm 5\%$   |
|------------------------------------------|---------------------------------|
| Analog Input Voltage (SIN, COS & REF)    | 2 V rms $\pm~10\%$              |
| Signal and Reference Harmonic Distortion | 10%                             |
| Phase Shift between Signal and Reference | $\dots\dots\pm10^{\circ}$       |
| Ambient Operating Temperature Range      |                                 |
| Industrial (AP)                          | $40^{\circ}C$ to $+85^{\circ}C$ |
|                                          |                                 |

| ABSOLUTE MAXIMUM RATINGS*                              |
|--------------------------------------------------------|
| V <sub>DD</sub> to AGND0.3 V dc to +7.0 V dc           |
| V <sub>SS</sub> to AGND+0.3 V dc to -7.0 V dc          |
| AGND to DGND $-0.3$ V dc to $V_{DD}$ + $0.3$ V dc      |
| Analog Inputs to AGND                                  |
| REF                                                    |
| SIN, SIN LO                                            |
| COS, COS LO $V_{SS}$ – 0.3 V dc to $V_{DD}$ + 0.3 V dc |
| Analog Output to AGND                                  |
| VELV <sub>SS</sub> to V <sub>DD</sub>                  |
| Digital Inputs to DGND, CSB,                           |
| SCLK, RES $-0.3$ V dc to $V_{DD}$ + $0.3$ V dc         |
| Digital Outputs to DGND, NM, A, B,                     |
| DIR, CLKOUT DATA $-0.3$ V dc to $V_{DD}$ + 0.3 V dc    |
| Operating Temperature Range                            |
| Industrial (AP)40°C to +85°C                           |
| Storage Temperature Range65°C to +150°C                |
| Lead Temperature (Soldering 10 sec) 300°C              |
| Power Dissipation to +75°C                             |
| Derates above +75°C by 10 mW/°C                        |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model    | <b>Temperature Range</b> | Accuracy     | Package Option |
|----------|--------------------------|--------------|----------------|
| AD2S90AP | −40°C to +85°C           | 10.6 arc min | P-20A          |

#### PIN CONFIGURATION



#### PIN DESCRIPTIONS

| Pin |                   |                                                                                                                                                                  |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Mnemonic          | Function                                                                                                                                                         |
| 1   | AGND              | Analog ground, reference ground.                                                                                                                                 |
| 2   | SIN               | SIN channel noninverting input connect to resolver SIN HI output. SIN to SIN LO = 2 V rms ± 10%.                                                                 |
| 3   | SIN LO            | SIN channel inverting input connect to resolver SIN LO.                                                                                                          |
| 4   | DATA              | Serial interface data output. High impedance with $\overline{CS}$ = HI. Enabled by $\overline{CS}$ = 0.                                                          |
| 5   | SCLK              | Serial interface clock. Data is clocked out on "first" negative edge of SCLK after a LO transition on $\overline{\text{CS}}$ . 12 SCLK pulses to clock data out. |
| 6   | CS                | Chip select. Active LO. Logic LO transition enables DATA output.                                                                                                 |
| 7   | A                 | Encoder A output.                                                                                                                                                |
| 8   | В                 | Encoder B output.                                                                                                                                                |
| 9   | NM                | Encoder North Marker emulation output. Pulse triggered as code passes through zero. Three common pulsewidths available.                                          |
| 10  | DIR               | Indicates direction of rotation of input.  Logic HI = increasing angular rotation.  Logic LO = decreasing angular rotation.                                      |
| 11  | DGND              | Digital power ground return.                                                                                                                                     |
| 12  | $V_{SS}$          | Negative power supply, $-5$ V dc $\pm$ 5%.                                                                                                                       |
| 13  | $V_{\mathrm{DD}}$ | Positive power supply, +5 V dc $\pm$ 5%.                                                                                                                         |
| 14  | $V_{ m DD}$       | Positive power supply, $+5$ V dc $\pm$ 5%. Must be connected to Pin 13.                                                                                          |
| 15  | NMC               | North marker width control. Internally pulled HI via 50 $k\Omega$ nominal.                                                                                       |
| 16  | CLKOUT            | Internal VCO clock output. Indicates angular velocity of input signals. Max nominal rate = 1.536 MHz. CLKOUT is a 300 ns positive pulse.                         |
| 17  | VEL               | Indicates angular velocity of input signals. Positive voltage w.r.t. AGND indicates increasing angle. FSD = 375 rps.                                             |
| 18  | REF               | Converter reference input. Normally derived from resolver primary excitation. REF = 2 V rms nominal. Phase shift w.r.t. COS and SIN = $\pm 10^{\circ}$ max       |
| 19  | COS LO            | COS channel inverting input. Connect to resolver COS LO.                                                                                                         |
| 20  | COS               | COS channel noninverting input. Connect to resolver COS HI output. COS = $2 \text{ V rms} \pm 10\%$ .                                                            |

### **CAUTION**

The AD2S90 features an input protection circuit consisting of large "distributed" diodes and polysilicon series resistors to dissipate both high energy discharges (Human Body Model) and fast, low energy pulses (Charges Device Model).

Proper ESD precautions are strongly recommended to avoid functional damage or performance degradation. For further information on ESD precautions, refer to Analog Devices ESD Prevention Manual.

-4-



#### **RESOLVER FORMAT SIGNALS**

A resolver is a rotating transformer which has two stator windings and one rotor winding. The stator windings are displaced mechanically by 90° (see Figure 4). The rotor is excited with an ac reference. The amplitude of subsequent coupling onto the stator windings is a function of the position of the rotor (shaft) relative to the stator. The resolver, therefore, produces two output voltages (S3–S1, S2–S4) modulated by the SINE and COSINE of shaft angle. Resolver format signals refer to the signals derived from the output of a resolver. Equation 1 illustrates the output form.

$$S3-S1 = E_O SIN \omega t \cdot SIN\theta$$
  

$$S2-S4 = E_O SIN \omega t \cdot COS\theta$$
 (1)

where:  $\theta$  = shaft angle

SIN  $\omega t$  = rotor excitation frequency  $E_0$  = rotor excitation amplitude

#### **Principle of Operation**

The AD2S90 operates on a Type 2 tracking closed-loop principle. The output continually tracks the position of the resolver without the need for external convert and wait states. As the transducer moves through a position equivalent to the least significant bit weighting, the output is updated by one LSB.

On the AD2S90, CLKOUT updates corresponding to one LSB increment. If we assume that the current word state of the up-down counter is  $\phi$ , S3–S1 is multiplied by COS  $\phi$  and S2–S4 is multiplied by SIN  $\phi$  to give:

$$E_O SIN \omega t \cdot SIN \theta COS \phi$$
  

$$E_O SIN \omega t \cdot COS \theta SIN \phi$$
 (2)

An error amplifier subtracts these signals giving:

 $E_O SIN \theta \bullet (SIN \theta COS \phi - COS \theta SIN \phi)$ 

or

$$E_O SIN \omega t \cdot SIN (\theta - \phi)$$
 (3)

where  $(\theta - \phi)$  = angular error

A phase sensitive detector, integrator and voltage controlled oscillator (VCO) form a closed loop system which seeks to null sin  $(\theta-\phi).$  When this is accomplished the word state of the up/down counter,  $\phi,$  equals within the rated accuracy of the converter, the resolver shaft angle  $\theta.$ 

For more information on the operation of the converter, see Circuit Dynamics section.



Figure 4. Electrical and Physical Resolver Representation

#### **Connecting The Converter**

Refer to Figure 4. Positive power supply  $V_{DD} = +5 \text{ V}$  dc  $\pm$  5% should be connected to Pin 13 & Pin 14 and negative power supply  $V_{SS} = -5 \text{ V}$  dc  $\pm$  5% to Pin 12. **Reversal of these power supplies will destroy the device.** S3 (SIN) and S2 (COS) from the resolver should be connected to the SIN and COS pins of the converter. S1 (SIN) and S4 (COS) from the resolver should be connected to the SINLO and COSLO pins of the converter. The maximum signal level of either the SIN or COS resolver outputs should be 2 V rms  $\pm$  10%. The AD2S90 AGND pin is the point at which all analog signal grounds should be star connected. The SIN LO and COS LO pins on the AD2S90 should be connected to AGND. Separate screened twisted cable pairs are recommended for all analog inputs SIN, COS, and REF. The screens should terminate at the converter AGND pin.

North marker width selection is controlled by Pin 15, NMC. Application of  $V_{DD}$ , 0 V, or  $V_{SS}$  to NMC will select standard 90°, 180° and 360° pulsewidths. If unconnected, the NM pulse defaults to 90°. For a more detailed description of the output formats available see the Position Output section.



Figure 5. Connecting the AD2S90 to a Resolver

# ABSOLUTE POSITION OUTPUT SERIAL INTERFACE

Absolute angular position is represented by serial binary data and is extracted via a three-wire interface, DATA,  $\overline{CS}$  and SCLK. The DATA output is held in a high impedance state when  $\overline{CS}$  is HI.

Upon the application of a Logic LO to the  $\overline{\text{CS}}$  pin, the DATA output is enabled and the current angular information is transferred from the counters to the serial interface. Data is retrieved by applying an external clock to the SCLK pin. The maximum data rate of the SCLK is 2 MHz. To ensure secure data retrieval it is important to note that SCLK should not be applied until a minimum period of 600 ns after the application of a Logic LO to  $\overline{\text{CS}}$ . Data is then clocked out, MSB first, on successive negative edges of the SCLK; 12 clock edges are required to extract the full 12 bits of data. Subsequent negative edges greater than the defined resolution of the converter will clock zeros from the data output if  $\overline{\text{CS}}$  remains in a low state.

If a resolution of less than 12 bits is required, the data access can be terminated by releasing  $\overline{CS}$  after the required number of bits have been read.



\*THE MINIMUM ACCESS TIME: USER DEPENDENT

Figure 6. Serial Read Cycle

 $\overline{\text{CS}}$  can be released a minimum of 100 ns after the last negative edge. If the user is reading data continuously,  $\overline{\text{CS}}$  can be reapplied a minimum of 250 ns after it is released (see Figure 6).

The maximum read time is given by: (12-bits read @ 2 MHz) Max RD Time =  $[600 + (12 \times 500) + 600 + 100] = 7.30 \,\mu s$ .

### INCREMENTAL ENCODER OUTPUTS

The incremental encoder emulation outputs A, B and NM are free running and are always valid, providing that valid resolver format input signals are applied to the converter.

The AD2S90 emulates a 1024-line encoder. Relating this to converter resolution means one revolution produces 1024 A, B pulses. B leads A for increasing angular rotation (i.e., clockwise direction). The addition of the DIR output negates the need for external A and B direction decode logic. DIR is HI for increasing angular rotation.

The north marker pulse is generated as the absolute angular position passes through zero. The AD2S90 supports the three industry standard widths controlled using the NMC pin. Figure 7 details the relationship between A, B and NM. The width of NM is defined relative to the A cycle.



\*SELECTABLE WITH THREE - LEVEL CONTROL PIN "MARKER" DEFAULT TO 90° USING INTERNAL PULL - UP.

| LEVEL            | WIDTH |
|------------------|-------|
| +V <sub>DD</sub> | 90°   |
| 0                | 180°  |
| -Vss             | 360°  |

Figure 7. A, B and NM Timing

Unlike incremental encoders, the AD2S90 encoder output is not subject to error specifications such as cycle error, eccentricity, pulse and state width errors, count density and phase  $\phi$ .

The maximum speed rating, n, of an encoder is calculated from its maximum switching frequency,  $f_{MAX}$ , and its ppr (pulses per revolution).

$$n = \frac{60 \times f_{MAX}}{PPR}$$

The AD2S90 A, B pulses are initiated from CLKOUT which has a maximum frequency of 2.048 MHz. The equivalent encoder switching frequency is:

$$1/4 \times 2.048 \ MHz = 512 \ kHz \ (4 \ updates = 1 \ pulse)$$

At 12 bits the ppr = 1024, therefore the maximum speed, n, of the AD2S90 is:

$$n = \frac{60 \times 512000}{1024} = 30000 \ rpm$$

This compares favorably with encoder specifications where  $f_{MAX}$  is specified from 20 kHz (photo diodes) to 125 kHz (laser based) depending on the light system used. A 1024 line laser-based encoder will have a maximum speed of 7300 rpm.

The inclusion of A, B outputs allows the AD2S90 + resolver solution to replace optical encoders directly without the need to change or upgrade existing application software.

-6- REV. D

#### **VELOCITY OUTPUT**

The analog velocity output VEL is scaled to produce 150 rps/V dc  $\pm$  15%. The sense is positive V dc for increasing angular rotation. VEL can drive a maximum load combination of 10 k $\Omega$  and 30 pF. The internal velocity scaling is fixed.

#### POSITION CONTROL

The rotor movement of dc or ac motors used for servo control is monitored at all times. Feedback transducers used for this purpose detect either relative position in the case of an incremental encoder or absolute position and velocity using a resolver. An incremental encoder only measures change in position not actual position.

#### **Closed Loop Control Systems**

The primary demand for a change in position must take into account the magnitude of that change and the associated acceleration and velocity characteristics of the servo system. This is necessary to avoid "hunting" due to over- or underdamping of the control employed.

A position loop needs both actual and demand position information. Algorithms consisting of proportional, integral and derivative control (PID) may be implemented to control the velocity profile.

A simplified position loop is shown in Figure 8.



Figure 8. Position Loop

#### MOTION CONTROL PROCESSES

Advanced VLSI designs mean that silicon system blocks are now available to achieve high performance motion control in servo systems.

A digital position control system using the AD2S90 is shown in Figure 9. In this system the task of determining the acceleration and velocity characteristics is fulfilled by programming a trapezoidal velocity profile via the I/O port.

As can be seen from Figure 9 encoder position feedback information is used. This is a popular format and one which the AD2S90 emulates thereby facilitating the replacement of encoders with an AD2S90 and a resolver. However, major benefits can be realized by adopting the resolver principle as opposed to the incremental technique.

Incremental feedback based systems normally carry out a periodic check between the position demanded by the controller and the increment position count. This requires software and hardware comparisons and battery backup in the case of power failure. If there is a supply failure and the drive system moves,

unless all parts of the system are backed up, a reset to a known datum point needs to take place. This can be extremely hazardous in many applications. The AD2S90 gets round this problem by supplying an absolute position serial data stream upon request, thus removing the need to reset to a known datum.



Figure 9. Practical Implementation of the AD2S90

#### **DSP** Interfacing

The AD2S90 serial output is ideally suited for interfacing to DSP configured microprocessors. Figures 10 to 13 illustrate how to configure the AD2S90 for serial interfacing to the DSP.

#### **ADSP-2105 Interfacing**

Figure 10 shows the AD2S90 interfaced to an ADSP-2105. The on-chip serial port of the ADSP-2105 is used in alternate framing receive mode with internal framing (internally inverted) and internal serial clock generation (externally inverted) options selected. In this mode the ADSP-2105 provides a  $\overline{CS}$  and a serial clock to the AD2S90. The serial clock is inverted to prevent timing errors as a result of both the AD2S90 and ADSP-2105 clock data on the negative edge of SCLK. The first data bit is void; 12 bits of significant data then follow on each consecutive negative edge of the clock. Data is clocked from the AD2S90 into the data receive register of the ADSP-2105. This is internally set to 13 bit (12 bits and one "dummy" bit) when 13 bits are received. The serial port automatically generates an internal processor interrupt. This allows the ADSP-2105 to read 12 significant bits at once and continue processing.

The ADSP-2101, ADSP-2102, ADSP-2111 and 21msp50 can all interface to the AD2S90 with similar interface circuitry.



Figure 10. ADSP-2105/AD2S90 Serial Interface

REV. D -7-

#### TMS32020 Interfacing

Figure 11 shows the serial interface between the AD2S90 and the TMS32020. The interface is configured in alternate internal framing, external clock (externally inverted) mode. Sixteen bits of data are clocked from the AD2S90 into the data receive register (DRR) of the TMS32020. The DRR is fixed at 16 bits. To obtain the 12-significant bits, the processor needs to execute three right shifts. (First bit read is void, the last three will be zeros). When 16 bits have been received by the TMS32020, it generates an internal interrupt to read the data from the DRR.



Figure 11. TMS32020/AD2S90 Serial Interface

#### **DSP56000 Interface**

Figure 12 shows a serial interface between the AD2S90 and the DSP56000. The DSP in configured for normal mode synchronous operation with gated clock with SCLK and SC1 as outputs. SC1 is applied to  $\overline{\text{CS}}$ .



Figure 12. DSP56000/AD2S90 Serial Interface

The DSP56000 assumes valid data on the first falling edge of SCLK. SCLK is inverted to ensure that the valid data is clocked in after one leading bit. The receive data shift register (SRD) is set for a 13-bit word.

When this register has received 13 bits of data, it generates an internal interrupt on the DSP56000 to read the 12 bits of significant data from the register.

#### **NEC7720 Interface**

Figure 13 shows the serial interface between the NEC7720 and the AD2S90. The NEC7720 expects data on the rising edge of its SCLK output, and therefore unlike the previous interfaces no inverter is required to clock data into the S1 register. There is no need to ignore the first data bit read. SIEN is used to Chip

Select the AD2S90 and frame the data. The S1 register is fixed at 16 bits, therefore, to obtain the 12-significant bits the processor needs to execute four right shifts. Once the NEC7720 has read 16 bits, an internal interrupt is generated to read the internal contents of the S1 register.



Figure 13. µPD7720/AD2S90 Serial Interface

#### **EDGE TRIGGERED 4× DECODING LOGIC**

In most data acquisition or control systems the A, B incremental outputs must be decoded into absolute information, normally a parallel word, before they can be utilized effectively.

To decode the A, B outputs on the AD2S90 the user must implement a 4× decoding architecture. The principle states that one A, B cycle represents 4 LSB weighted increments of the converter (see Equation 4).

$$Up = (\uparrow A) \cdot B + (\downarrow B) \cdot A + (\downarrow A) \cdot \overline{B} + (\uparrow B) \cdot \overline{A}$$

$$Down = (\uparrow A) \cdot \overline{B} + (\uparrow B) \cdot A + (\downarrow A) \cdot B + (\downarrow B) \cdot \overline{A}$$
(4)



Figure 14. Principles of 4× Decoding

The algorithms in Equation 4 can be implemented using the architecture shown in Figure 15. Traditionally the direction of the shaft is decoded by determining whether A leads B. The AD2S90 removes the need to derive direction by supplying a direction output state which can be fed straight into the updown counter.

For further information on this topic please refer to the application note "Circuit Applications of the AD2S90 Resolver-to-Digital Converters."



Figure 15. 4x Decoding Incremental to Parallel Conversion

#### REMOTE MULTIPLE SENSOR INTERFACING

The DATA output of the AD2S90 is held in a high impedance state until  $\overline{CS}$  is taken LO. This allows a user to operate the AD2S90 in an application with more than one converter connected on the same line. Figure 16 shows four resolvers interfaced to four AD2S90s. Excitation for the resolvers is provided locally by an oscillator.

SCLK, DATA and two address lines are fed down low loss cables suitable for communication links. The two address lines are decoded locally into  $\overline{CS}$  for the individual converters. Data is received and transmitted using transmitters and receivers.



Figure 16. Remote Sensor Interfacing

## CIRCUIT DYNAMICS/ERROR SOURCES

#### **Transfer Function**

The AD2S90 operates as a Type 2 tracking servo loop. An integrator and VCO/counter perform the two integrations inherent in a Type 2 loop.

The overall system response of the AD2S90 is that of a unity gain second order low-pass filter, with the angle of the resolver as the input and the digital position data as the output. Figure 17 illustrates the AD2S90 system diagram.



Figure 17. AD2S90 Transfer Function

The open-loop transfer function is given by:

$$\frac{\theta_{OUT}}{\theta_{IN}} = \frac{K_1 K_2}{s^2} \frac{(1 + st_1)}{1 + st_2} \tag{5}$$

where:

$$A_{1}(s) = \frac{K_{1}}{s} \frac{1 + st_{1}}{1 + st_{2}} \qquad t_{1} = 1.0 \text{ ms}$$

$$t_{2} = 90 \text{ }\mu s$$
(6)

$$A_2(s) = \frac{K_2}{s}$$
  $K_1 = 4.875 V/(LSB \times sec)$  (7)  
 $K_2 = 614,400 LSB/(V \times sec)$ 

The AD2S90 acceleration constant is given by:

$$K_a = K_1 \times K_2 \cong 3.0 \times 10^6 \,\text{sec}^{-2}$$
 (8)

The AD2S90's design has been optimized with a critically damped response. The closed-loop transfer function is given by:

$$\frac{\theta_{OUT}}{\theta_{IN}} = \frac{1 + st_1}{1 + st_1 + \frac{s^2}{K_1 K_2} + \frac{s^3 t_2}{K_1 K_2}} \tag{9}$$

The normalized gain and phase diagrams are given in Figures 18 and 19.



Figure 18. AD2S90 Gain Plot



Figure 19. AD2S90 Phase Plot

The small step response is given in Figure 20, and is the time taken for the converter to settle to within 1 LSB.

$$ts = 7.00 ms (maximum)$$

The large step response (steps  $>20^{\circ}$ ) applies when the error voltage will exceed the linear range of the converter. Typically it will take three times longer to reach the first peak for a  $179^{\circ}$  step.

In response to a velocity step [VELOUT/( $d\theta/dt$ )] the velocity output will exhibit the same response characteristics as outlined above.



Figure 20. Small Step Response

#### SOURCES OF ERROR

#### **Acceleration Error**

A tracking converter employing a Type 2 servo loop does not suffer any velocity lag, however, there is an additional error due to acceleration. This additional error can be defined using the acceleration constant  $K_a$  of the converter.

$$K_a = \frac{Input \ Acceleration}{Error \ in \ Output \ Angle} \tag{10}$$

The numerator and denominator's units must be consistent.  $K_a$  does not define maximum input acceleration, only the error due to its acceleration. The maximum acceleration allowable before the converter loses track is dependent on the angular accuracy requirements of the system.

Angular 
$$Error \times K_a = degrees/sec^2$$
 (11)

 $K_a$  can be used to predict the output position error for a given input acceleration. The AD2S90 has a fixed  $K_a = 3.0 \times 10^6$  sec<sup>-2</sup> if we apply an input accelerating at 100 revs/sec<sup>2</sup>, the error can be calculated as follows:

Error in LSBs = 
$$\frac{Input\ Acceleration\ \left[LSB/sec^{2}\right]}{K_{a}[sec^{-2}]}$$

$$= \frac{100 \left[ rev/ sec^2 \right] \times 2^{12} \left[ LSB/rev \right]}{3.0 \times 10^6 \left[ sec^{-2} \right]} = 0.14 LSBs$$
 (12)

-10- REV. D

#### AD2S90/AD2S99 TYPICAL CONFIGURATION

Figure 21 shows a typical circuit configuration for the AD2S99 Oscillator and the AD2S90 Resolver-to-Digital Converter. The maximum level of the SIN and COS input signals to the AD2S90 should be 2 V rms  $\pm 10\%$ . All the analog ground signals should be star connected to the AD2S90 AGND pin. If shielded twisted pair cables are used for the resolver signals, the

shields should also be terminated at the AD2S90 AGND pin. The SYNREF output of the AD2S99 should be connected to the REF input pin of the AD2S90 via a 0.1  $\mu F$  capacitor with a 100 k $\Omega$  resistor to GND. This is to block out any dc offset in the SYNREF signal. For more detailed information please refer to the AD2S99 data sheet.



Figure 21. AD2S90 and AD2S99 Example Configuration

REV. D –11–

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

P-20A 20-Lead Plastic Leaded Chip Carrier (PLCC)

