

### **Table of Contents**

## **Table of Contents**

| 1                                           | Overview                                                                                                                                                                                                                                                        | 3                    |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 2                                           | Block Diagram                                                                                                                                                                                                                                                   | 4                    |
| <b>3</b><br>3.1<br>3.2                      | Pin Configuration         Pin Assignment         Pin Definitions and Functions                                                                                                                                                                                  | 5                    |
| 4                                           | Functional Description                                                                                                                                                                                                                                          | 7                    |
| 4.1<br>4.2<br>4.2.1<br>4.2.2                | Operating Modes                                                                                                                                                                                                                                                 | 9<br>10              |
| 4.3                                         | Stand-By Mode                                                                                                                                                                                                                                                   |                      |
| 4.4<br>4.5<br>4.6                           | Sleep Mode                                                                                                                                                                                                                                                      | 12                   |
| 4.0                                         | Local Wake-Up                                                                                                                                                                                                                                                   |                      |
| 4.8                                         | Mode Transition via EN pin                                                                                                                                                                                                                                      | 14                   |
| 4.9                                         | TxD Time Out function                                                                                                                                                                                                                                           |                      |
| 4.10<br>4.11                                | Over Temperature protection                                                                                                                                                                                                                                     |                      |
| 4.11                                        | BUS Short to GND Feature                                                                                                                                                                                                                                        |                      |
| 4.13<br>4.14                                | LIN Specifications 1.2, 1.3, 2.0 and 2.1                                                                                                                                                                                                                        | 16                   |
| 5                                           | General Product Characteristics                                                                                                                                                                                                                                 |                      |
| 5.1                                         | Absolute Maximum Ratings                                                                                                                                                                                                                                        |                      |
| 5.2<br>5.3                                  | Functional Range       *         Thermal Characteristics       *                                                                                                                                                                                                |                      |
| 6                                           | Electrical Characteristics                                                                                                                                                                                                                                      |                      |
| 6.1<br>6.2                                  | Functional Device Characteristics       2         Diagrams       2                                                                                                                                                                                              | 23                   |
| <b>7</b><br>7.1<br>7.2<br>7.3<br>7.4<br>7.5 | Application Information       2         ESD Robustness according to IEC61000-4-2       2         Pin Compatibility to other LIN Transceivers       2         Master Termination       2         External Capacitors       2         Application Example       2 | 25<br>25<br>26<br>26 |
| 8                                           | Package Outlines                                                                                                                                                                                                                                                | 29                   |
| 9                                           | Revision History                                                                                                                                                                                                                                                | 30                   |



## LIN Transceiver



#### **Overview** 1

### **Features**

- Single-wire transceiver, pin compatible to the TLE7259-2GE
- Transmission rate up to 10.4 kBaud
- Compliant to LIN specification 1.3, 2.0, 2.1 and SAE J2602 •
- Very high ESD robustness, +/- 8 kV according to IEC61000-4-2
- Very low Electro Magnetic Emission (EME)
- Very high Electro Magnetic Immunity (EMI)
- Very low current consumption in sleep mode
- Very low current consumption in sleep mode with Wake-Up functions
- Wake-Up source detection
- Very low leakage current on the BUS output
- Digital I/O levels compatible for 3.3 V and 5 V microcontrollers
- Suitable for 12 V and 24 V board net
- Bus short to  $\mathrm{V}_{\mathrm{BAT}}$  protection and Bus short to GND handling
- Over temperature protection and Under voltage detection
- Flash mode
- Green Product (RoHS compliant)
- **AEC Qualified**

### Description

The TLE7259-2GU is a follow-up product of the TLE7259-2GE. It provides the same functions and it is pin compatible to the TLE7259-2GE. The TLE7259-2GU is designed for in-vehicle networks using data transmission rates from 2.4 kBaud to 10.4 kBaud according to the SAE J2602 standard. The TLE7259-2GU functions as a bus driver between the protocol controller and the physical bus inside the LIN network. Compliant to all LIN standards and with a wide operational supply range the TLE7259-2GU can be used in all automotive applications.

Different operation modes and the INH output allow the TLE7259-2GU to control external components, like voltage regulators. In Sleep-mode the TLE7259-2GU draws less than 8 μA of quiescent current, while still being able to wake up off of LIN bus traffic and a local Wake-Up input. The very low leakage current on the BUS pin makes the TLE7259-2GU especially suitable for partially supplied networks and supports the low quiescent current requirements of the LIN network.

Based on the Infineon Smart Power Technology SPT®, the TLE7259-2GU provides excellent ESD Robustness together with a very high electromagnetic immunity (EMI). The TLE7259-2GU reaches a very low level of electromagnetic emission (EME) within a broad frequency range and independent form the battery voltage.

The Infineon Smart Power Technology SPT® allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuit. The TLE7259-2GU and the Infineon SPT® technology are AEC qualified and tailored to withstand the harsh condition of the Automotive Environment.

| Туре        | Package  | Marking  |
|-------------|----------|----------|
| TLE7259-2GU | PG-DSO-8 | 7259-2GU |



PG-DSO-8



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



### **Pin Configuration**

## 3 Pin Configuration

### 3.1 Pin Assignment



Note: The pin configuration of the TLE7259-2GU is pin compatible to the devices TLE7259G, TLE7259-2GE and the Twin LIN Transceiver TLE7269G. In comparison to the TLE7269G, theTLE7259-2GU has no separate  $V_{10}$  power supply and needs a pull up resistors on the RxD pin. Details can be found inside the "**Pin Compatibility to other LIN Transceivers**" on Page 25.

## 3.2 Pin Definitions and Functions

| Pin | Symbol | Function                                                                         |
|-----|--------|----------------------------------------------------------------------------------|
| 1   | RxD    | Receive data output;                                                             |
|     |        | External Pull Up necessary                                                       |
|     |        | LOW in dominant state, active LOW after a Wake-Up event at BUS or WK pin         |
| 2   | EN     | Enable input;                                                                    |
|     |        | integrated pull-down, device set to normal operation mode when HIGH              |
| 3   | WK     | Wake input;                                                                      |
|     |        | active LOW, negative edge triggered, internal pull-up                            |
| 4   | TxD    | Transmit data input;                                                             |
|     |        | integrated pull-down, LOW in dominant state; active LOW after Wake-Up via WK pin |
| 5   | GND    | Ground                                                                           |
| 6   | BUS    | Bus input / output;                                                              |
|     |        | LIN bus line input / output                                                      |
|     |        | LOW in dominant state                                                            |
|     |        | Internal termination and pull-up current source                                  |



## **Pin Configuration**

| Pin | Symbol | Function                                                                                                                                                                                                                                                                          |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Vs     | Battery supply input                                                                                                                                                                                                                                                              |
| 8   | INH    | Inhibit output;<br>battery supply related output<br>HIGH ( $V_{\rm S}$ ) in Normal and Stand-By operation mode<br>can be used to control an external voltage regulator<br>can be used to control external bus termination resistor when the device will be used<br>as Master node |



## 4 Functional Description

The LIN Bus is a single wire, bi-directional bus, used for in-vehicle networks. The LIN Transceiver TLE7259-2GU is the interface between the microcontroller and the physical LIN Bus (see Figure 15 and Figure 16). The logical values of the microcontroller are driven to the LIN bus via the TxD input of the TLE7259-2GU. The transmit data stream on the TxD input is converted to a LIN bus signal with optimized slew rate to minimize the EME level off the LIN network. The RxD output reads back the information from the LIN bus to the microcontroller. The receiver has an integrated filter network to suppress noise on the LIN Bus and to increase the EMI (Electro Magnetic Immunity) level of the transceiver.

Two logical states are possible on the LIN bus according to the LIN Specification 2.1 (see Figure 3):

In dominant state, the voltage on the LIN bus is set to the GND level. In recessive state, the voltage on the LIN bus is set to the supply voltage  $V_{\rm S}$ . By setting the TxD input of the TLE7259-2GU to "Low" the transceiver generates a dominant level on the BUS interface pin. The RxD output reads back the signal on the LIN bus and indicates a dominant LIN bus signal with a logical "Low" to the microcontroller. Setting the TXD pin to "High" the transceiver TLE7259-2GU sets the LIN interface pin BUS, to the recessive level, at the same time the recessive level on the LIN bus is indicated by a logical "High" on the RxD output.

Every LIN network consists of a master node and one or more slave nodes. To configure the TLE7259-2GU for master node applications, a resistor of 1 k $\Omega$  and a reverse diode must be connected between the LIN bus and the power supply  $V_{\rm S}$  or the INH pin of the TLE7259-2GU (see Figure 15 and Figure 16).



Figure 3 LIN bus signals



**Functional Description** 

## 4.1 Operating Modes







The TLE7259-2GU has 3 major operation modes:

- Stand-By mode
- Normal Operation mode
- Sleep mode

The Normal Operation mode contains 2 sub-operation modes, which differentiate by the slew rate control of the LIN Bus signal (see **Figure 4**).

Sub-operation modes with different slew rates on the BUS pin:

- · Low Slope mode, for data transmission rates up to 10.4 kBaud
- · Flash mode, for programming of the external microcontroller

The operation mode of the TLE7259-2GU is selected by the EN pin. (see Figure 4).

| Mode                | EN   | INH      | TxD                       | RxD                       | LIN Bus<br>Termination | Comments                                                                                                                                                                                                                                             |
|---------------------|------|----------|---------------------------|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep               | Low  | Floating | Low                       | High <sup>1)</sup>        | High<br>Impedance      | No wake-up request detected                                                                                                                                                                                                                          |
| Stand-By            | Low  | High     | Low<br>High <sup>2)</sup> | Low<br>High <sup>1)</sup> | 30 kΩ<br>(typical)     | RxD "Low" after local Wake-Up (pin WK) or bus<br>Wake-Up (pin BUS)<br>RxD "High" after Power-Up<br>TxD strong pull down after local Wake-Up (WK<br>pin) <sup>2)</sup><br>TxD weak pull down after bus Wake-Up (pin BUS)<br>or Power-Up <sup>2)</sup> |
| Normal<br>Operation | High | High     | Low<br>High               | Low<br>High               | 30 kΩ<br>(typical)     | RxD reflects the signal on the BUS<br>TxD driven by the microcontroller                                                                                                                                                                              |

#### Table 1 Operating modes

1) A pull-up resistor to the external microcontroller supply is required.

2) The TxD input needs an external termination to indicate a "High" or a "Low" signal. The external termination could be a pull-up resistor or an active microcontroller output.

### 4.2 Normal Operation Mode

The TLE7259-2GU enters the Normal Operation mode after the microcontroller sets EN to "High" (see Figure 4). In Normal Operation mode the LIN bus receiver and the LIN bus transmitter are active. Data from the microcontroller is transmitted to the LIN bus via the TxD pin, the receiver detects the data stream on the LIN bus and forwards it to the RxD output pin. In Normal Operation mode, the INH pin is "High" (set to  $V_S$ ) and the bus termination is set to 30 k $\Omega$ .

The Low Slope mode and the Flash mode are Normal Operation modes and in these sub-modes the behavior of the INH pin and the bus termination is the same. Per default the TLE7259-2GU always enters into Low Slope mode, either from Sleep mode or from Stand-By mode. The Flash mode can only be entered from Low Slope mode.

In order to avoid any bus disturbance during a mode change, the output stage of the TLE7259-2GU is disabled and set to recessive state during the mode change procedure. To release the TLE7259-2GU for data communication on the LIN bus, the TxD pin need to be set to "High" for the time  $t_{to,rec}$ .



## 4.2.1 Low Slope Mode

In Low Slope mode data transmission rates up to 10.4 kBauds are possible. Setting the EN pin to "High" starts the transition to Low Slope mode. (see **Figure 5**).

The mode change to Low Slope mode is defined by the time  $t_{MODE}$ . The time  $t_{MODE}$  specifies the delay time between the threshold, where the EN pin detects a "High" input signal, and the actual mode change of TLE7259-2GU into Low Slope mode. Entering in Normal Operation mode, the TLE7259-2GU always enters per default into Low Slope mode. The signal on the TxD pin is not relevant for entering into Low Slope mode.

Finally to release the data communication it is required to set the TxD pin to "High" for the time  $t_{to,rec.}$ 



Figure 5 Timing to enter Low Slope Mode

### 4.2.2 Flash Mode

In Flash mode it is possible to transmit and receive LIN messages on the LIN bus. The slew rate control mechanism of the LIN bus signal is disabled. This allows higher data transmission rates, disregarding the EMC limitations of the LIN network. The Flash mode is intended to be used during the ECU production for programming the microcontroller via the LIN bus interface.

The TLE7259-2GU can be set to Flash mode only from Low Slope mode (see **Figure 4**). Flash mode is entered by setting the EN pin to "Low" for the time  $t_{fl1}$  and generating a falling and a rising edge at the TxD pin with the timing  $t_{fl2}$ ,  $t_{fl3}$  and  $t_{fl4}$  (see **Figure 6**). Leaving the Flash mode by the same sequence, sets the TLE7259-2GU back to Low Slope mode. Finally to release the data transmission it is required to set the TxD pin to "High" for the time  $t_{to,rec}$ .

Additionally the TLE7259-2GU can leave the Flash mode as well by switching only the EN pin to "Low". By applying this "Low" signal to the EN pin the TLE7259-2GU is put into Sleep mode.



### **Functional Description**





## 4.3 Stand-By Mode

The Stand-By mode is entered automatically after:

- A Power-Up event on the supply  $V_{\rm S}$ .
- A bus Wake-Up event on pin BUS.
- A local Wake-Up event on the pin WK.
- A power on reset caused by power supply V<sub>s</sub>
- In Stand-By mode the Wake-Up sources are monitored by the TxD and RxD pins.

In Stand-By mode no communication on the LIN Bus is possible. The output stage is disabled and the LIN Bus termination remains activated. The RxD and the TxD pin are used to indicate the Wake-Up source or a Power-Up event. The RxD pin remains "Low"after a local Wake-Up event on the pin WK and a bus Wake-Up event on the LIN bus. A Power-Up event is indicated by a logical "High" on the RxD pin. The signal on the TxD pin indicates the Wake-Up source, a weak pull-down signals a bus Wake-Up event on the LIN bus and a strong pull-down signals a local Wake-Up event caused by the WK pin (see Table 1 and Table 2). In order to detect a Wake-Up event via the TxD pin, the external microcontroller output needs to provide a logical "High" signal. The Wake-Up flags indicating the Wake-Up source on the pins TxD and RxD are reset by changing the operation mode to Normal Operation mode.

The signal on the EN pin remains "Low" due to an internal pull-down resistor. Setting the EN pin to "High", by the microcontroller returns the TLE7259-2GU to Normal Operation mode. In Stand-By mode the INH output is switching to  $V_{\rm S}$ . The INH output can be used to control external device like a voltage regulator.

| power up | WK                        | BUS                       | RxD <sup>1)</sup> | TxD <sup>2)</sup> | Remarks                    |
|----------|---------------------------|---------------------------|-------------------|-------------------|----------------------------|
| Yes      | 1                         | 1                         | 1                 | 1                 | No Wake-Up, Power-Up event |
| No       | Wake-<br>Up <sup>3)</sup> | 1                         | 0                 | 0                 | Wake via wake pin          |
| No       | 1                         | Wake-<br>Up <sup>4)</sup> | 0                 | 1                 | Wake via BUS               |

 Table 2
 Logic table for wake up monitoring

1) To indicate the Wake-Up sources via the RxD pin a pull-up resistor to the external microcontroller supply is required.

2) The TxD input needs an external termination to indicate a "High" or a "Low" signal. The external termination could be a pull-up resistor or an active microcontroller output.

3) A local Wake-Up event is considered after a low signal on the pin WK (see Chapter 4.7).

4) A bus Wake-Up event is considered after a low to high transition on the LIN bus (see Chapter 4.6)





## 4.4 Sleep Mode

In order to reduce the current consumption the TLE7259-2GU offers a Sleep mode. In Sleep mode the quiescent current on  $V_{\rm S}$  and the leakage current on the pin BUS are cut back to a minimum.

To switch the TLE7259-2GU from Normal Operation mode to Sleep mode, the EN pin has to be set to "Low". Conversely a logical "High" on the EN pin sets the device directly back to Normal Operation mode (see Figure 4).

While the TLE7259-2GU is in Sleep mode the following functions are available:

- The output stage is disabled and the internal bus terminations are switched off (High Impedance on the pin BUS). The internal current source on the bus pin ensures that the levels on the pin BUS remains recessive and protects the LIN network against accidental bus Wake-Up events.
- The receiver stage is turned off.
- RxD output pin is "High" if a pull-up resistor is connected to the external micro controller supply. The TxD pin is disabled. The logical state on the TxD pin is "Low", due to the internal pull-down resistor.
- The INH output is switched off and floating.
- The bus wake-up comparator is active and turns the TLE7259-2GU to Stand-By mode in case of a bus Wake-Up event.
- The WK pin is active and turns the TLE7259-2GU to Stand-By mode in case of a local Wake-Up.
- The EN pin remains active, switching the EN pin to "High" changes the operation mode to Normal Slope mode.

## 4.5 Wake-Up Events

A Wake-Up event changes the operation mode of the TLE7259-2GU from Sleep mode to Stand-By mode. There are 3 different ways to wake-up the TLE7259-2GU from Sleep mode.

- Bus Wake-Up via a dominant signal on the pin BUS.
- Local Wake-Up via a minimum dominant time ( $t_{WK}$ ) on the WK pin.
- Mode change from Sleep mode to Normal Operation mode, by setting the EN pin to logical "High".

## 4.6 Bus Wake-Up via LIN bus



Figure 7 Bus Wake-Up behavior



The bus Wake-Up event, often called remote Wake-Up, changes the operation mode from Sleep mode to Stand-By mode. A falling edge on the LIN bus, followed by a dominant bus signal t >  $t_{WK,bus}$  results in a bus Wake-Up event. The mode change to Stand-By mode becomes active with the following rising edge on the LIN bus. The TLE7259-2GU remains in Sleep mode until it detects a change from dominant to recessive on the LIN bus (see Figure 7).

In Stand-By mode the TxD pin indicates the source of the Wake-Up event. A weak pull-down on the pin TxD indicates a bus Wake-Up event (see **Figure 4**). The RxD pin signals if a Wake-Up event occurred or the powerup event. A "Low" signal on the RxD pin reports a local or bus Wake-Up event, a logical "High" signal on RxD indicates a power-up event.

## 4.7 Local Wake-Up



### Figure 8 Local Wake-Up behavior

Beside the remote Wake-Up, a Wake-Up of the TLE7259-2GU via the WK pin is possible. This type of wake-up event is called "Local Wake Up". A falling edge on the WK pin followed by a "Low" signal for t >  $t_{WK}$  results in a local Wake-Up (see **Figure 8**) and changes the operation mode to Stand-By mode.

In Stand-By mode the TxD pin indicates the source of the Wake-Up event. A strong pull-down on the pin TxD indicates a bus Wake-Up event (see **Figure 4**). The RxD pin signals if a Wake-Up event or the Power-Up event occurred. A "Low" signal on the RxD pin reports a local or bus Wake-Up event, a logical "High"signal on RxD indicates a Power-Up event.







### Figure 9 Mode Transition via EN pin

It is also possible to change from Sleep mode to Normal Operation mode by setting the EN pin to logical "High". This feature is useful if the external microcontroller is continuously powered and not connected to the INH pin. The EN pin has an integrated pull-down resistor to ensure the device remains in Sleep or Stand-By mode even if the voltage on the EN pin is floating. The EN pin has an integrated hysteresis (see **Figure 9**).

A transition from logical "High"to logical "Low" on the EN pin changes the operation mode from Normal Operation mode to Sleep mode. If the TLE7259-2GU is already in Sleep mode, changing the EN from "Low"to "High" results into a mode change from Sleep mode to Normal Operation mode. If the device is in Stand-By mode a change from "Low"to "High" on the EN pin changes the mode to Normal Operation mode (see Figure 4).



## 4.9 TxD Time Out function

If the TxD signal is dominant for a time  $t > t_{timeout}$  the TxD time-out function deactivates the transmission of the LIN signal to the bus and disables the output stage. This is realized to prevent the bus from being blocked by a permanent "Low" signal on the TxD pin, caused by an error on the external microcontroller (see Figure 10).

The transmission is released again, after a rising edge at the pin TxD has been detected.



Figure 10 TxD Time-Out function

## 4.10 Over Temperature protection

The TLE7259-2GU has an integrated over temperature sensor to protect the device against thermal overstress on the output stage. In case of an over temperature event, the temperature sensor will disable the output stage (see **Figure 1**). An over temperature event will not cause any mode change nor will it be signaled by either the RxD pin or the TxD pin. When the junction temperature falls below the thermal shut down level  $T_J < T_{jSD}$ , the output stage is re-enabled and data communication can start again on the LIN bus. A 10°C hysteresis avoids toggling during the temperature shut down.

## 4.11 3.3 V and 5 V Logic Capability

The TLE7259-2GU can be used for 3.3 V and 5 V microcontrollers. The inputs and the outputs are capable to operate with both voltage levels. The RxD output must have an external pull-up resistor to the microcontroller supply to define the output voltage level.

## 4.12 BUS Short to GND Feature

The TLE7259-2GU has a feature implemented to protect the battery from running out of charge in case the LIN bus is shorted to GND.

In this failure case a normal master termination, a 1 k $\Omega$  resistor and diode between the LIN bus and the power supply  $V_{\rm S}$ , would cause a constantly drawn current even in Sleep mode. The resulting resistance of this short to GND is in the range of 1 k $\Omega$ . To avoid this current during a generator off state, like in a parked car, the TLE7259-2GU has a bus short to GND feature implemented, which is activated in Sleep mode.



This feature is only applicable, if the master termination of the LIN bus is connected to the INH pin instead of being connected to the power supply  $V_S$  (see Figure 15 and Figure 16). Internally, the 30 k $\Omega$  path is also switched off from the power supply  $V_S$  (see Figure 1).

A separate Master Termination Switch is implemented at pin BUS, to avoid a voltage drop on the recessive level of LIN bus, in case of a dominant level or a short to ground on at the LIN bus.

## 4.13 LIN Specifications 1.2, 1.3, 2.0 and 2.1

The device fulfills the Physical Layer Specification of LIN 1.2, 1.3, 2.0 and 2.1.

The differences between LIN specification 1.2 and 1.3 is mainly the physical layer specification. The reason was to improve the compatibility between the nodes.

The LIN specification 2.0 is a super set of the 1.3 version. The 2.0 version offers new features. However, it is possible to use the LIN 1.3 slave node in a 2.0 node cluster, as long as the new features are not used. Vice versa it is possible to use a LIN 2.0 node in the 1.3 cluster without using the new features.

In terms of the physical layer the LIN 2.1 Specification doesn't include any changes and is fully compliant to the LIN Specification 2.0.

LIN 2.1 is the latest version of the LIN specification, released in December 2006.

### 4.14 SAE J2602-2

The TLE7259-2GU is EME (Electro - Magnetic - Emission) optimized for the requirements of the US automotive market. The timings of the TLE7259-2GU are compliant to the SAE J2602-2 standard.



### **General Product Characteristics**

## 5 General Product Characteristics

### 5.1 Absolute Maximum Ratings

### Table 3 Absolute Maximum Ratings Voltages, Currents and Temperatures<sup>1)</sup>

All voltages with respect to ground; positive current flowing into pin;

(unless otherwise specified)

| Pos.   | Parameter                                                           | Symbol                                     | Limit Va    | lues      | Unit   | Remarks                                                    |
|--------|---------------------------------------------------------------------|--------------------------------------------|-------------|-----------|--------|------------------------------------------------------------|
|        |                                                                     |                                            | Min.        | Max.      |        |                                                            |
| Voltag | jes                                                                 |                                            | I           | H         | ŀ      |                                                            |
| 5.1.1  | Battery supply voltage                                              | Vs                                         | -0.3        | 40        | V      | LIN Spec 2.1 Param. 10                                     |
| 5.1.2  | Bus and WK input voltage versus GND versus V <sub>S</sub>           | V <sub>BUS,G</sub><br>V <sub>BUS,Vs</sub>  | -40<br>-40  | 40<br>40  | V<br>V | -                                                          |
| 5.1.3  | Logic voltages at EN, TxD, RxD                                      | V <sub>logic</sub>                         | -0.3        | 5.5       | V      | _                                                          |
| 5.1.4  | INH Voltage<br>versus GND<br>versus V <sub>S</sub>                  | V <sub>INH,G</sub><br>V <sub>INH, Vs</sub> | -0.3<br>-40 | 40<br>0.3 | v<br>v | -                                                          |
| Curre  | nts                                                                 | ,                                          |             | L.        | 1      |                                                            |
| 5.1.5  | Output current at INH                                               | I <sub>INH</sub>                           | -150        | 80        | mA     | 2)                                                         |
| Temp   | eratures                                                            |                                            | I           | H         | ŀ      |                                                            |
| 5.1.6  | Junction temperature                                                | T <sub>i</sub>                             | -40         | 150       | °C     | -                                                          |
| 5.1.7  | Storage temperature                                                 | T <sub>s</sub>                             | -55         | 150       | °C     | -                                                          |
| ESD R  | Resistivity                                                         |                                            |             |           |        |                                                            |
| 5.1.8  | Electrostatic discharge voltage at $V_{\rm S}$ , BUS, WK versus GND | V <sub>ESD</sub>                           | -6          | 6         | kV     | Human Body Model (100pF via 1.5 k $\Omega$ ) <sup>3)</sup> |
| 5.1.9  | Electrostatic discharge voltage all pins                            | V <sub>ESD</sub>                           | -2          | 2         | kV     | Human Body Model (100pF via 1.5 k $\Omega$ ) <sup>3)</sup> |

1) Not subject to production test, specified by design

2) Output current is internally limited to -150 mA

3) ESD susceptibility HBM according to EIA / JESD 22-A 114

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



### **General Product Characteristics**

## 5.2 Functional Range

### Table 4Operating Range

| Pos.  | Parameter                                       | Symbol         | Limit \ | /alues |      | Unit | Remarks                       |
|-------|-------------------------------------------------|----------------|---------|--------|------|------|-------------------------------|
|       |                                                 |                | Min.    | Тур.   | Max. |      |                               |
| 5.2.1 | Extended Supply Voltage<br>Range for operations | Vs             | 5       | -      | 40   | V    | Parameter deviations possible |
| 5.2.1 | Supply Voltage range for Normal operations      | Vs             | 7       | -      | 27   | V    | LIN Spec 2.1 Param. 10        |
| Therm | al parameters                                   |                |         |        | I    | I    |                               |
| 5.2.2 | Junction temperature                            | T <sub>i</sub> | -40     | -      | 150  | °C   | 1)                            |

1) Not subject to production test, specified by design

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 5.3 Thermal Characteristics

#### Table 5Thermal Resistance<sup>1)</sup>

| Pos.  | Parameter                      | Symbol             | Limit V | /alues | Unit | Remarks  |                   |
|-------|--------------------------------|--------------------|---------|--------|------|----------|-------------------|
|       |                                |                    | Min.    | Тур.   | Max. |          |                   |
| Therm | al Resistance                  |                    | I       |        |      | <b>I</b> |                   |
| 5.3.3 | Junction to Soldering<br>Point | R <sub>thJSP</sub> | -       | -      | 25   | K/W      | measured on pin 5 |
| 5.3.4 | Junction ambient               | R <sub>thJA</sub>  | -       | 130    | -    | K/W      | 2)                |
| Therm | al Shutdown Junction Te        | emperature         | )       |        |      | <b>I</b> |                   |
| 5.3.5 | Thermal shutdown temp.         | T <sub>jSD</sub>   | 150     | 175    | 190  | °C       | -                 |
| 5.3.6 | Thermal shutdown hyst.         | $\Delta T$         | -       | 10     | -    | K        | -                 |

1) Not subject to production test, specified by design

2) JESD 51-2, 51-3, FR4 76,2 mm x 114,3 mm x 1,5 mm, 70 μm Cu, minimal footprint, Ta = 27°C



## 6.1 Functional Device Characteristics

### Table 6 Electrical Characteristics

7.0 V <  $V_{\rm S}$  < 27 V;  $R_{\rm L}$  = 500  $\Omega$ ; -40 °C <  $T_{\rm j}$  < 150 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Pos.   | Parameter                                            | Symbol                    | Limit | Values |      | Unit | Remarks                                                                            |
|--------|------------------------------------------------------|---------------------------|-------|--------|------|------|------------------------------------------------------------------------------------|
|        |                                                      |                           | Min.  | Тур.   | Max. |      |                                                                                    |
| Curre  | nt Consumption                                       | <u>.</u>                  |       |        |      | -    |                                                                                    |
| 6.1.1  | Current consumption at V <sub>S</sub>                | I <sub>S,rec</sub>        | 0.5   | 1.1    | 3.0  | mA   | Recessive state, without $R_L$ ;<br>$V_S$ = 13.5 V;<br>$V_{TxD}$ = "High"          |
| 6.1.2  | Current consumption at $V_{\rm S}$<br>Dominant State | I <sub>S,dom</sub>        | _     | 1.5    | 5.0  | mA   | Dominant state, without $R_L$ ;<br>$V_S = 13.5 V$ ;<br>$V_{TxD} = 0 V$             |
| 6.1.3  | Current consumption at $V_{\rm S}$ in sleep mode     | I <sub>S,sleep</sub>      | -     | -      | 12   | μA   | Sleep mode;<br>$V_{\rm S}$ = 18 V;<br>$V_{\rm WK}$ = $V_{\rm S}$ = $V_{\rm BUS}$ ; |
| 6.1.4  | Current consumption at $V_{\rm S}$ in sleep mode     | I <sub>S</sub> ,sleep,typ | -     | -      | 10   | μA   | Sleep mode, $T_j < 85 \degree C$<br>$V_S = 13.5 V$ ;<br>$V_{WK} = V_S = V_{BUS}$   |
| 6.1.5  | Current consumption in sleep mode bus shorted to GND | I <sub>S,lkg,SC_GND</sub> | -     | -      | 100  | μA   | Sleep mode,<br>$V_{\rm S}$ = 13.5 V; $V_{\rm BUS}$ =0V                             |
| Receiv | er Output: RxD                                       |                           |       |        | 1    |      |                                                                                    |
| 6.1.6  | HIGH level leakage current                           | I <sub>RD,H,leak</sub>    | -5    | -      | 5    | μA   | $V_{\text{RxD}}$ = 5V; $V_{\text{BUS}}$ = $V_{\text{S}}$                           |
| 6.1.7  | LOW level output current                             | I <sub>RD,L</sub>         | 1.7   | -      | 10   | mA   | $V_{\text{RxD}}$ = 0.9V, $V_{\text{BUS}}$ = 0V                                     |
| Transn | nission Input: TxD                                   |                           |       |        |      |      |                                                                                    |
| 6.1.8  | HIGH level input voltage range                       | V <sub>TD,H</sub>         | 2     | -      | 5.5  | V    | Recessive state                                                                    |
| 6.1.9  | Input hysteresis                                     | V <sub>TD,hys</sub>       | 150   | 300    | 450  | mV   | 1)                                                                                 |
| 6.1.10 | LOW level input voltage range                        | V <sub>TD,L</sub>         | -0.3  | -      | 0.8  | V    | Dominant state                                                                     |
| 6.1.11 | Pull-down resistance                                 | R <sub>TD</sub>           | 100   | 350    | 800  | kΩ   | V <sub>TxD</sub> = High                                                            |
| 6.1.12 | Dominant current standby mode after Wake-Up          | I <sub>TD,L</sub>         | 1.5   | 3      | 10   | mA   | $V_{TxD}$ = 0.9 V; $V_{WK}$ = 0 V;<br>$V_{S}$ = 13.5 V                             |
| 6.1.13 | Input capacitance                                    | Ci                        | _     | 5      | -    | pF   | 1)                                                                                 |



### Table 6 Electrical Characteristics (cont'd)

7.0 V <  $V_{\rm S}$  < 27 V;  $R_{\rm L}$  = 500  $\Omega$ ; -40 °C <  $T_{\rm j}$  < 150 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Pos.    | Parameter                                              | Symbol                 | Limit V                   | /alues                  |                           | Unit | Remarks                                         |
|---------|--------------------------------------------------------|------------------------|---------------------------|-------------------------|---------------------------|------|-------------------------------------------------|
|         |                                                        |                        | Min.                      | Тур.                    | Max.                      |      |                                                 |
| Enable  | e Input: EN                                            |                        |                           |                         |                           |      |                                                 |
| 6.1.14  | HIGH level input voltage range                         | V <sub>EN,ON</sub>     | 2                         | -                       | 5.5                       | V    | Normal Operation mode                           |
| 6.1.15  | LOW level input voltage range                          | $V_{\rm EN,OFF}$       | -0.3                      | -                       | 0.8                       | V    | Sleep mode or Stand-By mode                     |
| 6.1.16  | Input hysteresis                                       | V <sub>EN,hys</sub>    | 150                       | 300                     | 450                       | mV   | 1)                                              |
| 6.1.17  | Pull-down resistance                                   | R <sub>EN</sub>        | 15                        | 30                      | 60                        | kΩ   | -                                               |
| 6.1.18  | Input capacitance                                      | Ci <sub>EN</sub>       | -                         | 5                       | _                         | pF   | 1)                                              |
| Inhibit | , Master Termination Output: I                         | NH                     | -                         |                         |                           |      | •                                               |
| 6.1.19  | Inhibit R <sub>on</sub> resistance                     | R <sub>INH,on</sub>    | 22                        | 36                      | 50                        | Ω    | I <sub>INH</sub> = -15 mA                       |
| 6.1.20  | Maximum INH output current                             | I <sub>INH</sub>       | -150                      | -                       | -40                       | mA   | $V_{\rm INH} = 0 V$                             |
| 6.1.21  | Leakage current                                        | I <sub>INH,Ik</sub>    | -5.0                      | -                       | 5.0                       | μA   | Sleep mode;<br>V <sub>INH</sub> = 0 V           |
| Wake    | Input: WK                                              |                        | 4                         | 1                       | 1                         |      |                                                 |
| 6.1.22  | High level input voltage                               | V <sub>WK,H</sub>      | V <sub>S</sub> -<br>1 V   | -                       | V <sub>S</sub> +<br>3 V   | V    | -                                               |
| 6.1.23  | Low level input voltage                                | V <sub>WK,L</sub>      | V <sub>S</sub> -<br>40 V  | _                       | V <sub>S</sub> -<br>4 V   | V    | -                                               |
| 6.1.24  | Pull-up current                                        | I <sub>WK,PU</sub>     | -60                       | -30                     | -3                        | μA   | -                                               |
| 6.1.25  | High level leakage current                             | I <sub>WK,H,leak</sub> | -5                        | _                       | 5                         | μA   | V <sub>S</sub> = 0 V;<br>V <sub>WK</sub> = 40 V |
| 6.1.26  | Dominant time for Wake-Up                              | t <sub>wĸ</sub>        | 30                        | _                       | 150                       | μs   | -                                               |
| 6.1.27  | Input Capacitance                                      | Ci <sub>wĸ</sub>       | _                         | 15                      | _                         | pF   | 1)                                              |
| Bus R   | eceiver: BUS                                           |                        | 4                         | 1                       | 1                         |      |                                                 |
| 6.1.28  | Receiver threshold voltage, recessive to dominant edge | $V_{\rm th\_dom}$      | $0.4 \times V_{\rm S}$    | $0.45 \times V_{ m S}$  | -                         | V    | _                                               |
| 6.1.29  | Receiver dominant state                                | V <sub>BUSdom</sub>    | V <sub>S</sub> -<br>40 V  | -                       | $0.4 \times V_{\rm S}$    | V    | LIN Spec 2.1 (Par. 17) 2)                       |
| 6.1.30  | Receiver threshold voltage, dominant to recessive edge | V <sub>th_rec</sub>    | -                         | $0.55 \times V_{\rm S}$ | 0.6 ×<br>V <sub>S</sub>   | V    | -                                               |
| 6.1.31  | Receiver recessive state                               | V <sub>BUSrec</sub>    | $0.6 \times V_{\rm S}$    | -                       | 1.15 x<br>V <sub>s</sub>  | V    | LIN Spec 2.1 (Par. 18) 3)                       |
| 6.1.32  | Receiver center voltage                                | V <sub>BUS_CNT</sub>   | 0.475<br>× V <sub>S</sub> | $0.5 \times V_{\rm S}$  | $0.525 \times V_{\rm S}$  | V    | LIN Spec 2.1 (Par. 19) 4)                       |
| 6.1.33  | Receiver hysteresis                                    | V <sub>HYS</sub>       | 0.07 ×<br>V <sub>S</sub>  | 0.12                    | 0.175<br>× V <sub>S</sub> | V    | LIN Spec 2.1 (Par. 20) 5)                       |
| 6.1.34  | Wake-Up threshold voltage                              | V <sub>BUS,wk</sub>    | 0.40×<br>V <sub>S</sub>   | $0.5 \times V_{\rm S}$  | 0.6 ×<br>V <sub>S</sub>   | V    | -                                               |
| 6.1.35  | Dominant time for bus Wake-<br>Up                      | t <sub>WK,bus</sub>    | 30                        | -                       | 150                       | μs   | _                                               |



### Table 6 Electrical Characteristics (cont'd)

7.0 V <  $V_{\rm S}$  < 27 V;  $R_{\rm L}$  = 500  $\Omega$ ; -40 °C <  $T_{\rm j}$  < 150 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | os. I  | Parameter                             | Symbol                   | Limit       | Values      |                      | Unit | Remarks                                                                   |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------|--------------------------|-------------|-------------|----------------------|------|---------------------------------------------------------------------------|--|
| 6.1.36       Bus recessive output voltage maximum load $V_{BUS, do}$ $0.8 \times - V_S$ $V_S$ $V$ $V_{txD}$ = High Level         6.1.37       Bus dominant output voltage maximum load $V_{BUS, do}$ $  1.2$ $V_S$ $V_{1xD} = 0 \lor; R_L = 50$ 6.1.38       Bus short circuit current $I_{BUS_{LIM}}$ 40       100       150       mA $V_{BUS} = 1.3 ; V;$ 6.1.39       Leakage current $I_{BUS_{NO_CBND}}$ $ -$ mA $V_{S} = 0 \lor; R_L = 50$ 6.1.40       Leakage current $I_{BUS_NO_CBND}$ $ -$ mA $V_{S} = 0 \lor; V_{BUS} = 10$ 6.1.41       Leakage current $I_{BUS_NO_BAT}$ $ 1$ $0.5$ mA $V_S = 18 \lor; V_{BUS} = 10$ 6.1.42       Leakage current $I_{BUS_PAS_me}$ $ 1$ $0.5$ mA $V_S = 18 \lor; V_{BUS} = 10$ 6.1.43       Bus pull-up resistance $R_{slave}$ $20$ $30$ $47$ $K\Omega$ Normal mode         6.1.44       Input Capacitance       Ci $BUS$ $15 - pF$ $pF$ $1^{10}$ 0.1.45       Input Capacitance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |                                       |                          | Min.        | Тур.        | Max.                 | 1    |                                                                           |  |
| Kin       Vs       <                                                                                                                                                                                                                                                                                                                                                                                  | ıs Tra | ansmitter BUS                         | 1                        |             |             | 1                    |      |                                                                           |  |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.36 E | Bus recessive output voltage          | V <sub>BUS,ro</sub>      |             | -           | Vs                   | V    | $V_{\text{TxD}}$ = High Level                                             |  |
| LIN Spec 2.1 (Par.           6.1.39         Leakage current $l_{BUS_NO_GND}$ -1         -0.5         -         mA $V_S = 0 \vee; V_{BUS} = -1$ 6.1.40         Leakage current $l_{BUS_NO_BAT}$ -         1         8 $\mu A$ $V_S = 0 \vee; V_{BUS} = -1$ 6.1.41         Leakage current $l_{BUS_PAS_dom}$ -1         -0.5         -         mA $V_S = 18 \vee; V_{BUS} = 16$ 6.1.42         Leakage current $l_{BUS_PAS_dom}$ -1         -0.5         -         mA $V_S = 8 \vee; V_{BUS} = 16$ 6.1.42         Leakage current $l_{BUS_PAS_dom}$ -1         -0.5         -         mA $V_S = 8 \vee; V_{BUS} = 16$ 6.1.43         Bus pull-up resistance $R_{slave}$ 20         30         47         KΩ         Normal mode           LIN Spec 2.1 (Par.         -         1         -         0         -         MA         Sleep mode $V_S = 13.5 \vee; V_{EN} = 10$ -         -         Normal mode         LIN Spec 2.1 (Par.         -         -         -         -         -         -         -         -         -         -         -         -         - <td< td=""><td></td><td></td><td>V<sub>BUS,do</sub></td><td>-<br/>-<br/>-</td><td>_<br/>_<br/>_</td><td>0.2 x V<sub>S</sub></td><td>V</td><td><math>7.3 &lt; V_{\rm S} \le 10 \text{ V};</math><br/><math>10 &lt; V_{\rm S} \le 18 \text{ V};</math></td></td<>                                                                                              |        |                                       | V <sub>BUS,do</sub>      | -<br>-<br>- | _<br>_<br>_ | 0.2 x V <sub>S</sub> | V    | $7.3 < V_{\rm S} \le 10 \text{ V};$<br>$10 < V_{\rm S} \le 18 \text{ V};$ |  |
| 6.1.40Leakage current $l_{BUS_NO_BAT}$ -18 $\mu A$ $V_S = 0 \vee; V_{BUS} = 18$<br>LIN Spec 2.1 (Par.6.1.41Leakage current $l_{BUS_PAS_dom}$ -1-0.5-mA $V_S = 18 \vee; V_{BUS} = 18$<br>LIN Spec 2.1 (Par.6.1.41Leakage current $l_{BUS_PAS_dom}$ -1-0.5-mA $V_S = 18 \vee; V_{BUS} = 18$<br>LIN Spec 2.1 (Par.6.1.42Leakage current $l_{BUS_PAS_dom}$ -1-0.5-mA $V_S = 18 \vee; V_{BUS} = 18$<br>LIN Spec 2.1 (Par.6.1.43Bus pull-up resistance $R_{slave}$ 203047 $k\Omega$ Normal mode<br>LIN Spec 2.1 (Par.6.1.44LIN output current $l_{BUS}$ -60-30-5 $\mu A$ Sleep mode<br>$V_S = 13.5V; V_{EN} = 10$ 6.1.45Input CapacitanceCi BUS15-pF1Dynamic Transceiver Characteristics: BUS6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High $t_{rx_pdr}$ -16 $\mu_{IS}$ $R_{RxD} = 2.1 (Par.R_{RxD} = 2.4 k\Omega;C_{RxD} = 2.0 pF6.1.47Receiver delay symmetryt_{rx_sym}-2-2\mu_{IS}LIN Spec 2.1 (Par.R_{RxD} = 2.4 k\Omega;C_{RxD} = 2.4 k\Omega;C_{RxD} = 2.4 k\Omega;C_{RxD} = 2.4 k\Omega;C_{RxD} = 2.0 pF6.1.48Delay time for mode changet_{MODE}150\mu_{S}16.1.49TxD dominant time outt_{forec}15\mu_{S}16.1.51E$                                                                                                                                                                                                                                                                       | 1.38 E | Bus short circuit current             | I <sub>BUS_LIM</sub>     | 40          | 100         | 150                  | mA   | V <sub>BUS</sub> = 13.5 V;<br>LIN Spec 2.1 (Par. 12);                     |  |
| InstructionInstructionInstructionInstructionInstructionInstructionInstruction6.1.41Leakage current $I_{BUS,PAS_{dom}}$ -1-0.5-mA $V_S = 18 \text{ V}; V_{BUS} = 16 \text{ LIN Spec 2.1 (Par.}$ 6.1.42Leakage current $I_{BUS,PAS_{rec}}$ -120 $\mu A$ $V_S = 8 \text{ V}; V_{BUS} = 16 \text{ LIN Spec 2.1 (Par.}$ 6.1.43Bus pull-up resistance $R_{slave}$ 203047 $k\Omega$ Normal mode LIN Spec 2.1 (Par. 6.1.43)6.1.44LIN output current $I_{BUS}$ -60-30-5 $\mu A$ Sleep mode $V_S = 13.5V; V_{EN} = 10 \text{ V}$ 6.1.44LIN output current $I_{BUS}$ -60-30-5 $\mu A$ Sleep mode $V_S = 13.5V; V_{EN} = 10 \text{ V}$ 6.1.45Input CapacitanceCi BUS15-pF1 <b>Dynamic Transceiver Characteristics: BUS</b> -16 $\mu S$ $R_{RxD} = 2.4 \text{ k}\Omega;$ 6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High-16 $\mu S$ $R_{RxD} = 2.4 \text{ k}\Omega;$ 6.1.47Receiver delay symmetry $t_{rx,pdr}$ 16 $\mu S$ $R_{RxD} = 2.4 \text{ k}\Omega;$ 6.1.48Delay time for mode change $t_{MODE}$ 110 $\mu_{Rx,pal} = 10 \text{ V}$ 6.1.50TxD dominant time out $t_{timeout}$ 81320ms $V_{rxD} = 0 \text{ V}$ 6.1.51EN toggling to enter the flash mode $t_{ft1}$ 253550 <t< td=""><td>1.39 I</td><td>Leakage current</td><td>I<sub>BUS_NO_GND</sub></td><td>-1</td><td>-0.5</td><td>-</td><td>mA</td><td>V<sub>S</sub> = 0 V; V<sub>BUS</sub> = -12 V;<br>LIN Spec 2.1 (Par. 15)</br></td></t<> | 1.39 I | Leakage current                       | I <sub>BUS_NO_GND</sub>  | -1          | -0.5        | -                    | mA   | V <sub>S</sub> = 0 V; V <sub>BUS</sub> = -12 V;<br>                       |  |
| $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.40 l | Leakage current                       | I <sub>BUS_NO_BAT</sub>  | -           | 1           | 8                    | μA   | V <sub>S</sub> = 0 V; V <sub>BUS</sub> = 18 V;<br>LIN Spec 2.1 (Par. 16)  |  |
| Indext NotesIndext NotesIndext NotesIndext Notes6.1.43Bus pull-up resistance $R_{slave}$ 203047k $\Omega$ Normal mode<br>LIN Spec 2.1 (Par.6.1.44LIN output current $I_{BUS}$ -60-30-5 $\mu A$ Sleep mode<br>$V_S = 13.5V; V_{EN} = 1$ 6.1.45Input CapacitanceCi<br>BUS15-pF1 <b>Dynamic Transceiver Characteristics: BUS</b> 6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High-16 $\mu_S$<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.41 l | Leakage current                       | I <sub>BUS_PAS_dom</sub> | -1          | -0.5        | -                    | mA   | V <sub>S</sub> = 18 V; V <sub>BUS</sub> = 0 V;<br>LIN Spec 2.1 (Par. 13)  |  |
| SaveLIN Spec 2.1 (Par.6.1.44LIN output current $I_{BUS}$ -60-30-5 $\mu A$ Sleep mode<br>$V_S = 13.5V; V_{EN} = 1$ 6.1.45Input CapacitanceCiBUS15-pF1Dynamic Transceiver Characteristics: BUS6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.42 l | Leakage current                       | I <sub>BUS_PAS_rec</sub> | -           | 1           | 20                   | μA   | V <sub>S</sub> = 8 V; V <sub>BUS</sub> = 18 V;<br>LIN Spec 2.1 (Par. 14)  |  |
| BodBodVVS= 13.5V; VVN6.1.45Input CapacitanceCiBUS15-pF1Dynamic Transceiver Characteristics: BUS6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low $t_{rx_pdf}$ -16 $\mu$ sLIN Spec 2.1 (Par.<br>$R_{RxD} = 2.4 k\Omega;$<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.43 [ | Bus pull-up resistance                | R <sub>slave</sub>       | 20          | 30          | 47                   | kΩ   | Normal mode<br>LIN Spec 2.1 (Par. 26)                                     |  |
| On 1.45Input CapacitanceOr BUS15PprDynamic Transceiver Characteristics: BUS $6.1.46$ Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High $t_{rx_pdf}$ -16 $\mu s$ LIN Spec 2.1 (Par.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.44   | LIN output current                    | I <sub>BUS</sub>         | -60         | -30         | -5                   | μA   | $V_{\rm S}$ = 13.5V; $V_{\rm EN}$ = 0V;                                   |  |
| 6.1.46Propagation delay<br>LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High $t_{rx_pdf}$<br>$t_{rx_pdr}$ $-$ 16 $\mu s$ LIN Spec 2.1 (Par.<br>$R_{RxD} = 2.4 k\Omega;$<br>$C_{RxD} = 20 pF6.1.47Receiver delay symmetryt_{rx_pdr}-16\mu sLIN Spec 2.1 (Par.R_{RxD} = 2.4 k\Omega;C_{RxD} = 20 pF6.1.47Receiver delay symmetryt_{rx_sym}-2-2\mu sLIN Spec 2.1 (Par.t_{rx_sym} = t_{rx_pd(L)}^{-} t_{rx_s}^{-}6.1.48Delay time for mode changet_{MODE} -150\mu s1 See Figure 56.1.49TxD dominant time outt_{timeout}81320msV_{TxD} = 0 V6.1.50TxD dominant time outrecovery timet_{orec} -15\mu s16.1.51EN toggling to enter the flashmodet_{f11}253550\mu s1 See Figure 66.1.52TxD time for flash activationt_{f12}5  \mu s1 See Figure 6$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.45 I | Input Capacitance                     | Ci <sub>BUS</sub>        |             | 15          | -                    | pF   | 1)                                                                        |  |
| LIN bus to RxD<br>Dominant to RxD Low<br>Recessive to RxD High $t_{rx_pdf}$<br>$t_{rx_pdr}$ $ 1$ $6$<br>$6$ $\mu s$<br>$\mu s$ $R_{RxD} = 2.4 k\Omega;$<br>$C_{RxD} = 20 pF6.1.47Receiver delay symmetryt_{rx_pdr} 16\mu sLIN Spec 2.1 (Par.t_{rx_psym} = t_{rx_pd(L)}^{-1} t_{rx_p}6.1.47Receiver delay symmetryt_{rx_sym}-2 2\mu sLIN Spec 2.1 (Par.t_{rx_psym} = t_{rx_pd(L)}^{-1} t_{rx_p}6.1.48Delay time for mode changet_{MODE}  150\mu s1 See Figure 56.1.49TxD dominant time outt_{timeout}81320msV_{TxD} = 0 V6.1.50TxD dominant time outrecovery timet_{torec}  15\mu s1^{1}6.1.51EN toggling to enter the flashmodet_{f11}253550\mu s1^{1} See Figure 66.1.52TxD time for flash activationt_{f12}5  \mu s1^{1} See Figure 6$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | /nami  | ic Transceiver Characteristic         | s: BUS                   |             |             |                      |      |                                                                           |  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | l<br>[ | LIN bus to RxD<br>Dominant to RxD Low |                          |             |             |                      |      |                                                                           |  |
| 6.1.49TxD dominant time out $t_{timeout}$ 81320ms $V_{TxD} = 0 V$ 6.1.50TxD dominant time out<br>recovery time $t_{torec}$ 15 $\mu s$ 1)6.1.51EN toggling to enter the flash<br>mode $t_{fl1}$ 253550 $\mu s$ 1) See Figure 66.1.52TxD time for flash activation $t_{fl2}$ 5 $\mu s$ 1) See Figure 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.47 F | Receiver delay symmetry               | t <sub>rx_sym</sub>      | -2          | -           | 2                    | μs   |                                                                           |  |
| 6.1.50TxD dominant time out<br>recovery time $t_{torec}$ 15 $\mu s$ 16.1.51EN toggling to enter the flash<br>mode $t_{fl1}$ 253550 $\mu s$ 1) See Figure 66.1.52TxD time for flash activation $t_{fl2}$ 5 $\mu s$ 1) See Figure 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.48 [ | Delay time for mode change            | t <sub>MODE</sub>        | -           | _           | 150                  | μs   | <sup>1)</sup> See Figure 5                                                |  |
| 6.1.50TxD dominant time out<br>recovery time $t_{torec}$ $  15$ $\mu s$ $^{1)}$ 6.1.51EN toggling to enter the flash<br>mode $t_{fl1}$ 253550 $\mu s$ $^{1)}$ See Figure 66.1.52TxD time for flash activation $t_{fl2}$ 5 $  \mu s$ $^{1)}$ See Figure 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.49   | TxD dominant time out                 |                          | 8           | 13          | 20                   | ms   | $V_{\text{TxD}} = 0 V$                                                    |  |
| modeIIIIII6.1.52TxD time for flash activation $t_{fl2}$ 5 $\mu$ s1) See Figure 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |                                       |                          | _           | -           | 15                   | μs   | 1)                                                                        |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |                                       | t <sub>fl1</sub>         | 25          | 35          | 50                   | μs   | <sup>1)</sup> See Figure 6                                                |  |
| $t_{fl4}$ 10 – –                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.52   | TxD time for flash activation         | t <sub>fl3</sub>         | 10          | -           | -                    | μs   | <sup>1)</sup> See Figure 6                                                |  |



### Table 6 Electrical Characteristics (cont'd)

7.0 V <  $V_{\rm S}$  < 27 V;  $R_{\rm L}$  = 500  $\Omega$ ; -40 °C <  $T_{\rm j}$  < 150 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Pos.   | Parameter                                        | Symbol | Limit Values |      |       | Unit | Remarks                                                                                                                                                                                                                                                                                |
|--------|--------------------------------------------------|--------|--------------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                  |        | Min.         | Тур. | Max.  | 1    |                                                                                                                                                                                                                                                                                        |
| 6.1.53 | Duty cycle D3<br>(for worst case at 10.4 kBit/s) | D3     | 0.417        | -    | -     |      | duty cycle $3^{6)}$<br>TH <sub>Rec</sub> (max) = 0.778 × V <sub>S</sub> ;<br>TH <sub>Dom</sub> (max) =0.616 × V <sub>S</sub> ; V <sub>S</sub> =<br>7.0 18 V;<br>$t_{\text{bit}} = 96 \mu\text{s};\text{D3} = t_{\text{bus_rec(min)}}/2$<br>$t_{\text{bit}};$<br>LIN Spec 2.1 (Par. 29) |
| 6.1.54 | Duty cycle D4<br>(for worst case at 10.4kBit/s)  | D4     | -            | -    | 0.590 |      | duty cycle $4^{6}$ )<br>TH <sub>Rec</sub> (min.)= $0.389 \times V_{\rm S}$ ;<br>TH <sub>Dom</sub> (min.)= $0.251 \times V_{\rm S}$<br>$V_{\rm S}$ = 7.6 18 V;<br>$t_{\rm bit}$ = 96 µS;<br>D4 = $t_{\rm bus\_rec(max)}/2 t_{\rm bit}$ ;<br>LIN Spec 2.1 (Par. 30)                      |

1) Not subject to production test, specified by design

2) Minimum limit specified by design

3) Maximum limit specified by design

4)  $V_{\text{BUS CNT}} = (V_{\text{th dom}} + V_{\text{th rec}})/2;$ 

- 5)  $V_{\rm HYS} = V_{\rm BUSrec} V_{\rm BUSdom}$
- 6) Bus load concerning LIN Spec 2.1: Load 1 = 1 nF / 1 k $\Omega$  =  $C_{BUS}$  /  $R_{BUS}$ Load 2 = 6.8 nF / 660  $\Omega$  =  $C_{BUS}$  /  $R_{BUS}$ Load 3 = 10 nF / 500  $\Omega$  =  $C_{BUS}$  /  $R_{BUS}$



**Electrical Characteristics** 

## 6.2 Diagrams



Figure 11 Simplified test circuit for dynamic characteristics



Figure 12 Simplified test circuit for static characteristics



**Electrical Characteristics** 



Figure 13 Timing diagram for dynamic characteristics



## 7 Application Information

## 7.1 ESD Robustness according to IEC61000-4-2

Test for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

### Table 7 ESD "Gun test"

| Performed Test                                                  | Result | Unit | Remarks                      |
|-----------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin $V_s$ and BUS versus GND | ≥+8    | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin $V_s$ and BUS versus GND | ≤ -8   | kV   | <sup>1)</sup> Negative pulse |

1) ESD susceptibility "ESD GUN" according IEC 61000-4-2 -Tested by an external test house.

## 7.2 Pin Compatibility to other LIN Transceivers

The LIN Transceiver TLE7259-2GU is pin and function compatible to the Single LIN Transceivers like the TLE7259G, the TLE7259-2GE and other single LIN Transceivers on the market. The TLE7259-2GU has no  $V_{\rm IO}$  supply pin. Therefore the TLE7259-2GU needs a pull-up resistor to the external microcontroller supply. The TLE7259-2GU can also be used on a PCB design for the Twin LIN TLE7269G. Since the TLE7269G doesn't need a pull-up resistor on the RxD pin, a pull-up resistor to the external microcontroller needs to be added to get the same functionality.



Figure 14 Pin configuration TLE7259-2GE, TLE7259-2GU, TLE7259G and TLE7269G



### **Application Information**

## 7.3 Master Termination

To achieve the required timings for the dominant to recessive transition of the bus signal an additional external termination resistor of 1 k $\Omega$  is mandatory. It is recommended to place this resistor at the master node. To avoid reverse currents from the bus line into the battery supply line it is recommended to place a diode in series with the external pull-up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1 nF at the master node (see Figure 15 and Figure 16). The values for the Master Termination resistor and the bus capacitances influence the performance of the LIN network. They depend on the number of nodes inside the LIN network and on the parasitic cable capacitance of the LIN bus wiring.

## 7.4 External Capacitors

A capacitor of 10  $\mu$ F at the supply voltage input  $V_{\rm S}$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from a detecting power down conditions in case of negative transients on the supply line (see Figure 15 and Figure 16).

The 100 nF capacitor close to the  $V_{\rm S}$  pin of the TLE7259-2GU is required to get the best EMC performance.



**Application Information** 

## 7.5 Application Example



Figure 15 Simplified Application Circuit with Bus Short to GND Feature applied



### **Application Information**



Figure 16 Simplified application Circuit without Bus Short to GND Feature



**Package Outlines** 

## 8 Package Outlines



Figure 17 PG-DSO-8 (Plastic Dual Small Outline PG-DSO-8-16)

### Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

Dimensions in mm

Data Sheet

29



**Revision History** 

# 9 Revision History

| Revision | Date       | Changes                                                                                                                                                                                                     |  |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.2      | 2010-04-12 | <ul> <li>Data Sheet updated</li> <li>Cover page, change format</li> <li>page 21, update table 6, pos 6.1.49<br/>change min. limit from 6 ms to 8 ms<br/>change typical value from 12 ms to 13 ms</li> </ul> |  |
| 1.1      | 2008-07-14 | Update Data Sheet<br>Changes to Data Sheet Rev 1.1:<br>Page 19ff: Change temperature range in Table 6 from -40°C < $T_J$ < 125°C to<br>-40°C < $T_I$ < 150°C. All other Parameters remain unchanged.        |  |
| 1.0      | 2008-01-31 | Data Sheet created                                                                                                                                                                                          |  |

Edition 2010-04-12

Published by Infineon Technologies AG 81726 Munich, Germany © 2010 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.