# **TABLE OF CONTENTS**

| Features                                          |
|---------------------------------------------------|
| Applications                                      |
| General Description                               |
| Functional Block Diagrams                         |
| Revision History                                  |
| Specifications                                    |
| 5 V Operation 3                                   |
| 3.3 V Operation 5                                 |
| Absolute Maximum Ratings                          |
| Thermal Resistance                                |
| ESD Caution                                       |
| Pin Configurations and Function Descriptions 8    |
| Typical Performance Characteristics               |
| Test Circuits                                     |
| Terminology                                       |
| Theory of Operation                               |
| , <u>-</u>                                        |
| REVISION HISTORY                                  |
| 6/2016—Rev. E to Rev. F                           |
| Updated Outline Dimensions                        |
| Changes to Ordering Guide                         |
|                                                   |
| 5/2015—Rev. D to Rev. E                           |
| Changes to Table 6                                |
| Updated Outline Dimensions                        |
| Changes to Ordering Guide                         |
| 8/2013—Rev. C to Rev. D                           |
| Changes to Input Bias Current Parameter, Table 1  |
| Changes to Input Bias Current Parameter, Table 35 |
| Updated Outline Dimensions                        |
| 3/2010—Rev. B to Rev. C                           |
| Changes to Table 2, Power Supply Parameter        |
| Changes to Table 4, Power Supply Parameter        |
| Changes to Figure 43                              |
| Added the Power-Down Operation Section            |
| 10/2009—Rev. A to Rev. B                          |
|                                                   |
| Changes to General Description Section            |
| Changes to Table 1                                |
| Changes to Table 24                               |
| Changes to Table 3                                |
| Changes to Figure 4                               |

| Analyzing an Application Circuit                           |
|------------------------------------------------------------|
| Setting the Closed-Loop Gain                               |
| Estimating the Output Noise Voltage                        |
| Impact of Mismatches in the Feedback Networks              |
| Calculating the Input Impedance for an Application Circuit |
|                                                            |
| Input Common-Mode Voltage Range in Single-Supply           |
| Applications                                               |
| Setting the Output Common-Mode Voltage                     |
| Power-Down Operation                                       |
| Layout, Grounding, and Bypassing                           |
| High Performance ADC Driving                               |
| 3.3 V Operation                                            |
| Outline Dimensions                                         |
| Ordering Guide                                             |
|                                                            |

### 

### 11/2007—Rev. 0 to Rev. A

| Added the ADA4937-2                                 | . Universal |
|-----------------------------------------------------|-------------|
| Changes to Features                                 | 1           |
| Changes to Specifications                           | 3           |
| Changes to Figure 4                                 | 7           |
| Changes to Typical Performance Characteristics      | 9           |
| Inserted Figure 44                                  | 15          |
| Added the Terminating a Single-Ended Input Section  | 19          |
| Changes to Table 10 and Table 11                    | 21          |
| Changes to Layout, Grounding, and Bypassing Section | ı 22        |
| Inserted Figure 59, Figure 60, and Figure 61        | 22          |
| Updated Outline Dimensions                          | 26          |
| Changes to Ordering Guide                           | 26          |

#### 5/2007—Revision 0: Initial Version

## **SPECIFICATIONS**

## **5 V OPERATION**

 $T_A = 25$ °C,  $+V_S = 5$  V,  $-V_S = 0$  V,  $V_{OCM} = +V_S/2$ ,  $R_T = 61.9$   $\Omega$ ,  $R_G = R_F = 200$   $\Omega$ , Gain (G) = +1,  $R_{L, dm} = 1$  k $\Omega$ , unless otherwise noted. All specifications refer to single-ended input and differential outputs, unless otherwise noted.

#### $\pm D_{IN}$ to $\pm OUT$ Performance

Table 1.

| Parameter                     | Test Conditions/Comments                                                                                                                            | Min  | Тур        | Max  | Unit   |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|--------|
| DYNAMIC PERFORMANCE           |                                                                                                                                                     |      |            |      |        |
| -3 dB Small Signal Bandwidth  | $V_{OUT, dm} = 0.1 \text{ V p-p}$                                                                                                                   |      | 1900       |      | MHz    |
| Bandwidth for 0.1 dB Flatness | $V_{OUT, dm} = 0.1 \text{ V p-p}$                                                                                                                   |      | 200        |      | MHz    |
| Large Signal Bandwidth        | $V_{OUT, dm} = 2 V p-p$                                                                                                                             |      | 1700       |      | MHz    |
| Slew Rate                     | $V_{OUT, dm} = 2 V p-p; 25\% to 75\%$                                                                                                               |      | 6000       |      | V/µs   |
| Settling Time                 | $V_{OUT, dm} = 2 V p-p$                                                                                                                             |      | 7          |      | ns     |
| Overdrive Recovery Time       | $V_{IN} = 0 \text{ V to } 1.5 \text{ V step; } G = 3.16$                                                                                            |      | <1         |      | ns     |
| NOISE/HARMONIC PERFORMANCE    | See Figure 51 for distortion test circuit                                                                                                           |      |            |      |        |
| Second Harmonic               | $V_{OUT, dm} = 2 V p-p; 10 MHz$                                                                                                                     |      | -112       |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 70 MHz$                                                                                                                     |      | -84        |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 100 MHz$                                                                                                                    |      | <b>-77</b> |      | dBc    |
| Third Harmonic                | $V_{OUT, dm} = 2 V p-p; 10 MHz$                                                                                                                     |      | -102       |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 70 MHz$                                                                                                                     |      | <b>-91</b> |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 100 MHz$                                                                                                                    |      | -84        |      | dBc    |
| IMD                           | $f_1 = 70 \text{ MHz}$ ; $f_2 = 70.1 \text{ MHz}$ ; $V_{OUT, dm} = 2 \text{ V p-p}$                                                                 |      | <b>-91</b> |      | dBc    |
| Voltage Noise (RTI)           | f = 100 kHz                                                                                                                                         |      | 2.2        |      | nV/√Hz |
| Input Current Noise           | f = 100 kHz                                                                                                                                         |      | 4          |      | pA/√Hz |
| Noise Figure                  | $G=4$ ; $R_T=136~\Omega$ ; $R_F=200~\Omega$ ; $R_G=37~\Omega$ ; $f=100~MHz$                                                                         |      | 15         |      | dB     |
| Crosstalk (ADA4937-2)         | f = 100 MHz                                                                                                                                         |      | -72        |      | dB     |
| INPUT CHARACTERISTICS         |                                                                                                                                                     |      |            |      |        |
| Offset Voltage                | $V_{OS, dm} = V_{OUT, dm}/2; V_{DIN+} = V_{DIN-} = 2.5 \text{ V}$                                                                                   | -2.5 | ±0.5       | +2.5 | mV     |
|                               | T <sub>MIN</sub> to T <sub>MAX</sub> variation                                                                                                      |      | ±1         |      | μV/°C  |
| Input Bias Current            |                                                                                                                                                     | -50  | -30        | -10  | μΑ     |
|                               | T <sub>MIN</sub> to T <sub>MAX</sub> variation                                                                                                      |      | 0.01       |      | μΑ/°C  |
| Input Offset Current          |                                                                                                                                                     | -2   | +0.5       | +2   | μΑ     |
| Input Resistance              | Differential                                                                                                                                        |      | 6          |      | ΜΩ     |
|                               | Common mode                                                                                                                                         |      | 3          |      | ΜΩ     |
| Input Capacitance             |                                                                                                                                                     |      | 1          |      | pF     |
| Input Common-Mode Voltage     |                                                                                                                                                     |      | 0.3 to 3.0 |      | V      |
| CMRR                          | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 1 \text{ V}$                                                                      | -69  | -80        |      | dB     |
| OUTPUT CHARACTERISTICS        |                                                                                                                                                     |      |            |      |        |
| Output Voltage Swing          | Maximum $\Delta V_{OUT}$ ; single-ended output; $R_F = R_G = 10 \text{ k}\Omega$                                                                    | 0.9  |            | 4.1  | V      |
| Linear Output Current         | Per amplifier; $R_{L,dm} = 20 \Omega$ ; $f = 10 \text{ MHz}$                                                                                        |      | ±70        |      | mA     |
| Output Balance Error          | $\Delta V_{\text{OUT, cm}}/\Delta V_{\text{OUT, dm}}; \Delta V_{\text{OUT, dm}} = 1 \text{ V; } f = 10 \text{ MHz;}$ see Figure 50 for test circuit |      | -61        |      | dB     |

## $V_{\text{OCM}}$ to $\pm OUT$ Performance

### Table 2.

| Parameter                              | Test Conditions/Comments                                                 | Min  | Тур  | Max  | Unit   |
|----------------------------------------|--------------------------------------------------------------------------|------|------|------|--------|
| V <sub>OCM</sub> DYNAMIC PERFORMANCE   |                                                                          |      |      |      |        |
| –3 dB Bandwidth                        |                                                                          |      | 440  |      | MHz    |
| Slew Rate                              | $V_{IN} = 1.5 \text{ V to } 3.5 \text{ V; } 25\% \text{ to } 75\%$       |      | 1150 |      | V/µs   |
| Input Voltage Noise (RTI)              | f = 100 kHz                                                              |      | 7.5  |      | nV/√Hz |
| V <sub>OCM</sub> INPUT CHARACTERISTICS |                                                                          |      |      |      |        |
| Input Voltage Range                    |                                                                          | 1.2  |      | 3.8  | V      |
| Input Resistance                       |                                                                          | 8    | 10   | 12   | kΩ     |
| Input Offset Voltage                   | $V_{OS, cm} = V_{OUT, cm}; V_{DIN+} = V_{DIN-} = +V_{S}/2$               |      | 2    | 7.1  | mV     |
| Input Bias Current                     |                                                                          |      | 0.5  |      | μΑ     |
| V <sub>OCM</sub> CMRR                  | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 \text{ V}$ | -70  | -75  |      | dB     |
| Gain                                   | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 \text{ V}$ | 0.97 | 0.98 | 1.00 | V/V    |
| POWER SUPPLY                           |                                                                          |      |      |      |        |
| Operating Range                        |                                                                          | 3.0  |      | 5.25 | ٧      |
| Quiescent Current per Amplifier        | Enabled                                                                  | 38.0 | 39.5 | 42.0 | mA     |
|                                        | T <sub>MIN</sub> to T <sub>MAX</sub> variation                           |      | 17   |      | μΑ/°C  |
|                                        | Powered down                                                             | 0.02 | 0.3  | 0.5  | mA     |
| Power Supply Rejection Ratio           | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = 1 V$                     | -70  | -90  |      | dB     |
| POWER-DOWN (PD)                        |                                                                          |      |      |      |        |
| PD Input Voltage                       | Powered down                                                             |      | ≤1   |      | ٧      |
|                                        | Enabled                                                                  |      | ≥2   |      | ٧      |
| Turn-Off Time                          |                                                                          |      | 1    |      | μs     |
| Turn-On Time                           |                                                                          |      | 200  |      | ns     |
| PD Bias Current per Amplifier          |                                                                          |      |      |      |        |
| Enabled                                | $\overline{PD} = 5 \text{ V}$                                            | 10   | 30   | 50   | μΑ     |
| Powered Down                           | $\overline{PD} = 0 \text{ V}$                                            | -300 | -200 | -150 | μA     |
| OPERATING TEMPERATURE RANGE            |                                                                          | -40  |      | +105 | °C     |

#### **3.3 V OPERATION**

 $T_A = 25$ °C,  $+V_S = 3.3$  V,  $-V_S = 0$  V,  $V_{OCM} = +V_S/2$ ,  $R_T = 61.9$   $\Omega$ ,  $R_G = R_F = 200$   $\Omega$ , G = 1,  $R_{L, dm} = 1$  k $\Omega$ , unless otherwise noted. All specifications refer to single-ended input and differential outputs, unless otherwise noted.

#### $\pm D_{IN}$ to $\pm OUT$ Performance

Table 3.

| Parameter                     | Test Conditions/Comments                                                                                                                            | Min  | Тур        | Max  | Unit   |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|--------|
| DYNAMIC PERFORMANCE           |                                                                                                                                                     |      |            |      |        |
| -3 dB Small Signal Bandwidth  | $V_{OUT, dm} = 0.1 \text{ V p-p}$                                                                                                                   |      | 1800       |      | MHz    |
| Bandwidth for 0.1 dB Flatness | $V_{OUT, dm} = 0.1 \text{ V p-p}$                                                                                                                   |      | 200        |      | MHz    |
| Large Signal Bandwidth        | $V_{OUT, dm} = 2 V p-p$                                                                                                                             |      | 1300       |      | MHz    |
| Slew Rate                     | $V_{OUT, dm} = 2 V p-p; 25\% to 75\%$                                                                                                               |      | 4000       |      | V/µs   |
| Settling Time                 | $V_{OUT, dm} = 2 V p-p$                                                                                                                             |      | 7          |      | ns     |
| Overdrive Recovery Time       | $V_{IN} = 0 \text{ V to } 1.0 \text{ V step; } G = 3.16$                                                                                            |      | <1         |      | ns     |
| NOISE/HARMONIC PERFORMANCE    | See Figure 51 for distortion test circuit                                                                                                           |      |            |      |        |
| Second Harmonic               | $V_{OUT, dm} = 2 V p-p; 10 MHz$                                                                                                                     |      | -113       |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 70 MHz$                                                                                                                     |      | -85        |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 100 MHz$                                                                                                                    |      | <b>-77</b> |      | dBc    |
| Third Harmonic                | $V_{OUT, dm} = 2 V p-p; 10 MHz$                                                                                                                     |      | <b>-95</b> |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 70 MHz$                                                                                                                     |      | -77        |      | dBc    |
|                               | $V_{OUT, dm} = 2 V p-p; 100 MHz$                                                                                                                    |      | -71        |      | dBc    |
| IMD                           | $f_1 = 70 \text{ MHz}$ ; $f_2 = 70.1 \text{ MHz}$ ; $V_{OUT, dm} = 2 \text{ V p-p}$                                                                 |      | -87        |      | dBc    |
| Voltage Noise (RTI)           | f = 100 kHz                                                                                                                                         |      | 2.2        |      | nV/√Hz |
| Input Current Noise           | f = 100 kHz                                                                                                                                         |      | 4          |      | pA/√Hz |
| Noise Figure                  | $G=4$ ; $R_T=136~\Omega$ ; $R_F=200~\Omega$ ; $R_G=37~\Omega$ ; $f=100~MHz$                                                                         |      | 15         |      | dB     |
| Crosstalk (ADA4937-2)         | f = 100 MHz                                                                                                                                         |      | -72        |      | dB     |
| INPUT CHARACTERISTICS         |                                                                                                                                                     |      |            |      |        |
| Offset Voltage                | $V_{OS, dm} = V_{OUT, dm}/2; V_{DIN+} = V_{DIN-} = +V_{S}/2$                                                                                        | -2.5 | ±0.5       | +2.5 | mV     |
|                               | T <sub>MIN</sub> to T <sub>MAX</sub> variation                                                                                                      |      | ±1         |      | μV/°C  |
| Input Bias Current            |                                                                                                                                                     | -50  | -30        | -10  | μΑ     |
|                               | T <sub>MIN</sub> to T <sub>MAX</sub> variation                                                                                                      |      | 0.01       |      | μΑ/°C  |
| Input Resistance              | Differential                                                                                                                                        |      | 6          |      | ΜΩ     |
|                               | Common mode                                                                                                                                         |      | 3          |      | ΜΩ     |
| Input Capacitance             |                                                                                                                                                     |      | 1          |      | pF     |
| Input Common-Mode Voltage     |                                                                                                                                                     |      | 0.3 to 1.2 |      | V      |
| CMRR                          | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 1 \text{ V}$                                                                      | -67  | -80        |      | dB     |
| OUTPUT CHARACTERISTICS        |                                                                                                                                                     |      |            |      |        |
| Output Voltage Swing          | Maximum $\Delta V_{OUT}$ ; single-ended output; $R_F = R_G = 10 \text{ k}\Omega$                                                                    | 0.8  |            | 2.5  | V      |
| Linear Output Current         | Per amplifier; $R_{L,dm} = 20 \Omega$ ; $f = 10 \text{ MHz}$                                                                                        |      | ±47        |      | mA     |
| Output Balance Error          | $\Delta V_{\text{OUT, cm}}/\Delta V_{\text{OUT, dm}}; \Delta V_{\text{OUT, dm}} = 1 \text{ V; } f = 10 \text{ MHz;}$ see Figure 50 for test circuit |      | <b>–61</b> |      | dB     |

#### **V**<sub>OCM</sub> to ±OUT Performance

#### Table 4.

| Parameter                              | Test Conditions/Comments                                                 | Min  | Тур  | Max  | Unit   |
|----------------------------------------|--------------------------------------------------------------------------|------|------|------|--------|
| V <sub>OCM</sub> DYNAMIC PERFORMANCE   |                                                                          |      |      |      |        |
| –3 dB Bandwidth                        |                                                                          |      | 440  |      | MHz    |
| Slew Rate                              | $V_{IN} = 0.9 \text{ V to } 2.4 \text{ V}; 25\% \text{ to } 75\%$        |      | 900  |      | V/µs   |
| Input Voltage Noise (RTI)              | f = 100 kHz                                                              |      | 7.5  |      | nV/√Hz |
| V <sub>OCM</sub> INPUT CHARACTERISTICS |                                                                          |      |      |      |        |
| Input Voltage Range                    |                                                                          | 1.2  |      | 2.1  | ٧      |
| Input Resistance                       |                                                                          |      | 10   |      | kΩ     |
| Input Offset Voltage                   | $V_{OS, cm} = V_{OUT, cm}$ ; $V_{DIN+} = V_{DIN-} = 1.67 \text{ V}$      |      | 2    | 7.1  | mV     |
| Input Bias Current                     |                                                                          |      | 0.5  |      | μΑ     |
| V <sub>OCM</sub> CMRR                  | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 \text{ V}$ | -70  | -75  |      | dB     |
| Gain                                   | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 \text{ V}$ | 0.97 | 0.98 | 1.00 | V/V    |
| POWER SUPPLY                           |                                                                          |      |      |      |        |
| Operating Range                        |                                                                          | 3.0  |      | 5.25 | ٧      |
| Quiescent Current per Amplifier        | Enabled                                                                  | 36   | 38   | 40   | mA     |
|                                        | T <sub>MIN</sub> to T <sub>MAX</sub> variation                           |      | 17   |      | μΑ/°C  |
|                                        | Powered down                                                             | 0.02 | 0.2  | 0.5  | mA     |
| Power Supply Rejection Ratio           | $\Delta V_{OUT, dm}/\Delta V_s$ ; $\Delta V_s = 1 V$                     | -70  | -90  |      | dB     |
| POWER-DOWN (PD)                        |                                                                          |      |      |      |        |
| PD Input Voltage                       | Powered down                                                             |      | ≤1   |      | V      |
|                                        | Enabled                                                                  |      | ≥2   |      | ٧      |
| Turn-Off Time                          |                                                                          |      | 1    |      | μs     |
| Turn-On Time                           |                                                                          |      | 200  |      | ns     |
| PD Bias Current per Amplifier          |                                                                          |      |      |      |        |
| Enabled                                | PD = 3.3 V                                                               | 10   | 20   | 30   | μΑ     |
| Powered Down                           | $\overline{PD} = 0 \text{ V}$                                            | -200 | -120 | -100 | μΑ     |
| OPERATING TEMPERATURE RANGE            |                                                                          | -40  |      | +105 | °C     |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter                            | Rating                          |
|--------------------------------------|---------------------------------|
| Supply Voltage                       | 5.5 V                           |
| Power Dissipation                    | See Figure 4<br>–65°C to +125°C |
| Storage Temperature Range            | −65°C to +125°C                 |
| Operating Temperature Range          | -40°C to +105°C                 |
| Lead Temperature (Soldering, 10 sec) | 300°C                           |
| Junction Temperature                 | 150°C                           |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the device (including exposed pad) soldered to a high thermal conductivity 2s2p circuit board, as described in EIA/JESD51-7.

Table 6. Thermal Resistance

| Package Type                | θја | <b>Ө</b> лс | Unit |
|-----------------------------|-----|-------------|------|
| 16-Lead LFCSP (Exposed Pad) | 95  | 12.6        | °C/W |
| 24-Lead LFCSP (Exposed Pad) | 67  | 8.78        | °C/W |

#### **Maximum Power Dissipation**

The maximum safe power dissipation in the ADA4937-1/ ADA4937-2 packages is limited by the associated rise in junction temperature ( $T_1$ ) on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes the properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4937-1/ ADA4937-2. Exceeding a junction temperature of 150°C for an extended period can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive. The quiescent power is the voltage between the supply pins  $(V_S)$  times the quiescent current  $(I_S)$ . The power dissipated due to the load drive depends upon the particular application. The power due to load drive is calculated by multiplying the load current by the associated voltage drop across the device. RMS voltages and currents must be used in these calculations.

Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . In addition, more metal directly in contact with the package leads/exposed pad from metal traces, through holes, ground, and power planes reduces  $\theta_{JA}$ .

Figure 4 shows the maximum safe power dissipation in the package vs. the ambient temperature for the ADA4937-1 single 16-lead LFCSP (95°C/W), and the ADA4937-2 dual 24-lead LFCSP (67°C/W) on a JEDEC standard 4-layer board.



Figure 4. Maximum Power Dissipation vs. Temperature, 4-Layer Board

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

ADA4937-1/ADA4937-2 Data Sheet

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 5. ADA4937-1 Pin Configuration

Table 8 ADA4037 2 Din Function Descriptions

| Table 8. | Table 8. ADA4937-2 Pin Function Descriptions |                                                                  |  |  |
|----------|----------------------------------------------|------------------------------------------------------------------|--|--|
| Pin No.  | Mnemonic                                     | Description                                                      |  |  |
| 1        | -IN1                                         | Negative Input Summing Node 1.                                   |  |  |
| 2        | +FB1                                         | Positive Output Feedback Pin 1.                                  |  |  |
| 3, 4     | +V <sub>S1</sub>                             | Positive Supply Voltage 1.                                       |  |  |
| 5        | -FB2                                         | Negative Output Feedback Pin 2.                                  |  |  |
| 6        | +IN2                                         | Positive Input Summing Node 2.                                   |  |  |
| 7        | -IN2                                         | Negative Input Summing Node 2.                                   |  |  |
| 8        | +FB2                                         | Positive Output Feedback Pin 2.                                  |  |  |
| 9, 10    | +V <sub>S2</sub>                             | Positive Supply Voltage 2.                                       |  |  |
| 11       | V <sub>OCM2</sub>                            | Output Common-Mode Voltage 2.                                    |  |  |
| 12       | +OUT2                                        | Positive Output 2.                                               |  |  |
| 13       | -OUT2                                        | Negative Output 2.                                               |  |  |
| 14       | PD2                                          | Power-Down Pin 2.                                                |  |  |
| 15, 16   | $-V_{S2}$                                    | Negative Supply Voltage 2.                                       |  |  |
| 17       | $V_{OCM1}$                                   | Output Common-Mode Voltage 1.                                    |  |  |
| 18       | +OUT1                                        | Positive Output 1.                                               |  |  |
| 19       | -OUT1                                        | Negative Output 1.                                               |  |  |
| 20       | PD1                                          | Power-Down Pin 1.                                                |  |  |
| 21, 22   | -V <sub>S1</sub>                             | Negative Supply Voltage 1.                                       |  |  |
| 23       | -FB1                                         | Negative Output Feedback Pin 1.                                  |  |  |
| 24       | +IN1                                         | Positive Input Summing Node 1.                                   |  |  |
| EP       |                                              | Exposed Paddle. The exposed pad is                               |  |  |
|          |                                              | not electrically connected to the                                |  |  |
|          |                                              | device. It is typically soldered to                              |  |  |
|          |                                              | ground or a power plane on the PCB that is thermally conductive. |  |  |
|          |                                              | that is thermally conductive.                                    |  |  |

Table 7. ADA4937-1 Pin Function Descriptions

| Pin No.  | Mnemonic         | Description                                                                                                                                                               |
|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | –FB              | Negative Output for Feedback                                                                                                                                              |
|          |                  | Component Connection.                                                                                                                                                     |
| 2        | +IN              | Positive Input Summing Node.                                                                                                                                              |
| 3        | -IN              | Negative Input Summing Node.                                                                                                                                              |
| 4        | +FB              | Positive Output for Feedback                                                                                                                                              |
|          |                  | Component Connection.                                                                                                                                                     |
| 5 to 8   | +V <sub>S</sub>  | Positive Supply Voltage.                                                                                                                                                  |
| 9        | V <sub>OCM</sub> | Output Common-Mode Voltage.                                                                                                                                               |
| 10       | +OUT             | Positive Output for Load Connection.                                                                                                                                      |
| 11       | -OUT             | Negative Output for Load Connection.                                                                                                                                      |
| 12       | PD               | Power-Down Pin.                                                                                                                                                           |
| 13 to 16 | -Vs              | Negative Supply Voltage.                                                                                                                                                  |
| EP       |                  | Exposed Paddle. The exposed pad is not electrically connected to the device. It is typically soldered to ground or a power plane on the PCB that is thermally conductive. |



NOTES
1. EXPOSED PADDLE. THE EXPOSED PAD IS NOT ELECTRICALLY CONNECTED TO THE DEVICE. IT IS TYPICALLY SOLDERED TO GROUND OR A POWER PLANE ON THE PCB THAT IS THERMALLY CONDUCTIVE.

Figure 6. ADA4937-2 Pin Configuration

## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C,  $+V_S = 5$  V,  $-V_S = 0$  V,  $V_{OUT,\,dm} = 2$  V p-p,  $V_{OCM} = +V_S/2$ ,  $R_T = 61.9$   $\Omega$ ,  $R_G = R_F = 200$   $\Omega$ , G = 1,  $R_{L,\,dm} = 1$  k $\Omega$ , unless otherwise noted. Refer to Figure 49 for the test setup circuit.



Figure 7. Small Signal Frequency Response for Various Gains,  $V_{OUT, dm} = 100 \text{ mV } p\text{-}p$ 



Figure 8. Small Signal Frequency Response for Various Supplies,  $V_{OUT, dm} = 100 \text{ mV } p\text{-}p$ 



Figure 9. Small Signal Frequency Response for Various Temperatures,  $V_{OUT,\,dm}=100\,\text{mV}\,\text{p-p}$ 



Figure 10. Large Signal Frequency Response for Various Gains



Figure 11. Large Signal Frequency Response for Various Supplies



Figure 12. Large Signal Frequency Response for Various Temperatures



Figure 13. Small Signal Frequency Response for Various Loads,  $V_{OUT, dm} = 100 \text{ mV } p\text{-}p$ 



Figure 14. Small Signal Frequency Response for Various Gains,  $V_S = 3.3 \text{ V}$ ,  $V_{OUT, dm} = 100 \text{ mV p-p}$ 



Figure 15. Small Signal Frequency Response for Various Gains,  $V_{OUT,\,dm}=100$  mV p-p,  $R_F=348$   $\Omega$ 



Figure 16. Large Signal Frequency Response for Various Loads



Figure 17. Large Signal Frequency Response for Various Gains,  $V_S = 3.3 \text{ V}$ 



Figure 18. Large Signal Frequency Response for Various Gains,  $R_F = 348 \Omega$ 



Figure 19. Small Signal Frequency Response for Various Vocm



Figure 20. 0.1 dB Flatness Response for Various Loads



Figure 21. Harmonic Distortion vs. Frequency and Supply Voltage



Figure 22. Harmonic Distortion vs. Frequency and Gain



Figure 23. Harmonic Distortion vs. Frequency and Load



Figure 24. Harmonic Distortion vs. V<sub>OUT</sub> and Supply Voltage



Figure 25. Harmonic Distortion vs. V<sub>OCM</sub> and Frequency



Figure 26. Harmonic Distortion vs.  $V_{OCM}$  and Frequency,  $V_S = 3.3 \text{ V}$ 



Figure 27. Harmonic Distortion vs. Frequency and  $V_{OUT}$ ,  $V_S = 3.3 \text{ V}$ 



Figure 28. 70 MHz Intermodulation Distortion



Figure 29. CMRR vs. Frequency



Figure 30. Output Balance vs. Frequency



Figure 31. PSRR vs. Frequency,  $R_L = 200 \Omega$ 



Figure 32. Return Loss (S11, S22) vs. Frequency



Figure 33. Spurious-Free Dynamic Range vs. Frequency and Load



Figure 34. Noise Figure vs. Frequency



Figure 35. Overdrive Recovery Time (Pulse Input)



Figure 36. Overdrive Amplitude Characteristics (Triangle Wave Input)



Figure 37. Supply Current vs. PD for Various Temperatures



Figure 38. Small Signal Pulse Response



Figure 39. Small Signal Vocm Pulse Response



Figure 40. Supply Current vs.  $\overline{PD}$  for Various Temperatures,  $V_S = 3.3 \text{ V}$ 



Figure 41. Large Signal Pulse Response



Figure 42. Large Signal V<sub>OCM</sub> Pulse Response



Figure 43. PD Response vs. Time



Figure 44. Crosstalk vs. Frequency for ADA4937-2



Figure 45. Voltage Spectral Noise Density, RTI



Figure 46. Closed-Loop Output Impedance



Figure 47. 0.1% Settling Time



Figure 48. Open-Loop Gain and Phase vs. Frequency

# **TEST CIRCUITS**



Figure 49. Equivalent Basic Test Circuit



Figure 50. Test Circuit for Output Balance



Figure 51. Test Circuit for Distortion Measurements

## **TERMINOLOGY**



Figure 52. Circuit Definitions

#### **Differential Voltage**

Differential voltage refers to the difference between two node voltages. For example, the output differential voltage (or equivalently, output differential-mode voltage) is defined as

$$V_{OUT, dm} = (V_{+OUT} - V_{-OUT})$$

where  $V_{+OUT}$  and  $V_{-OUT}$  refer to the voltages at the +OUT and -OUT terminals with respect to a common reference.

#### Common-Mode Voltage

Common-mode voltage refers to the average of two node voltages. The output common-mode voltage is defined as

$$V_{OUT, cm} = (V_{+OUT} + V_{-OUT})/2$$

#### **Output Balance**

Output balance is a measure of how close the differential signals are to being equal in amplitude and opposite in phase. Output balance is most easily determined by placing a well-matched resistor divider between the differential voltage nodes and comparing the magnitude of the signal at the midpoint of the divider with the magnitude of the differential signal (see Figure 50). By this definition, output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential mode voltage.

$$Output \ Balance \ Error = \left| \frac{V_{OUT, cm}}{V_{OUT, dm}} \right|$$

ADA4937-1/ADA4937-2 Data Sheet

## THEORY OF OPERATION

The ADA4937-1/ADA4937-2 differ from conventional operational amplifiers in that they have two outputs whose voltages move in opposite directions. Like an operational amplifier, they rely on open-loop gain and negative feedback to force these outputs to the desired voltages. The ADA4937-1/ADA4937-2 behave much like standard voltage feedback operational amplifiers, which makes it easier to perform single-ended-to-differential conversions, common-mode level shifting, and amplifications of differential signals. Also like an operational amplifier, the ADA4937-1/ADA4937-2 have high input impedance and low output impedance.

Two feedback loops control the differential and common-mode output voltages. The differential feedback loop, set with external resistors, controls only the differential output voltage. The common-mode feedback loop controls only the common-mode output voltage. This architecture makes it easy to set the output common-mode level to any arbitrary value. It is forced, by internal common-mode feedback, to be equal to the voltage applied to the  $V_{\text{OCM}}$  input without affecting the differential output voltage.

The ADA4937-1/ADA4937-2 architecture results in outputs that are highly balanced over a wide frequency range without requiring tightly matched external components. The commonmode feedback loop forces the signal component of the output common-mode voltage to zero. This results in nearly perfectly balanced differential outputs that are identical in amplitude and are exactly 180° apart in phase.

#### **ANALYZING AN APPLICATION CIRCUIT**

The ADA4937-1/ADA4937-2 use open-loop gain and negative feedback to force their differential and common-mode output voltages in such a way as to minimize the differential and common-mode error voltages. The differential error voltage is defined as the voltage between the differential inputs labeled +IN and –IN (see Figure 52). For most purposes, this voltage can be assumed to be zero. Similarly, the difference between the actual output common-mode voltage and the voltage applied to  $V_{\rm OCM}$  can also be assumed to be zero. Starting from these two assumptions, any application circuit can be analyzed.

#### **SETTING THE CLOSED-LOOP GAIN**

The differential-mode gain of the circuit in Figure 52 can be determined by

$$\left| \frac{V_{OUT,dm}}{V_{IN,dm}} \right| = \frac{R_F}{R_G}$$

This assumes that the input resistors  $(R_G)$  and feedback resistors  $(R_F)$  on each side are equal.

#### **ESTIMATING THE OUTPUT NOISE VOLTAGE**

To estimate the differential output noise of the ADA4937-1/ADA4937-2 use the noise model in Figure 53. The input-referred noise voltage density,  $v_{\rm nIN}$ , is modeled as a differential input, and the noise currents,  $i_{\rm nIN-}$  and  $i_{\rm nIN+}$ , appear between each input and ground. The noise currents are assumed to be equal and produce a voltage across the parallel combination of the gain and feedback resistances.  $v_{\rm n,\,cm}$  is the noise voltage density at the  $V_{\rm OCM}$  pin. Each of the four resistors contributes  $(4kTR_x)^{1/2}$ . Table 9 summarizes the input noise sources, the multiplication factors, and the output-referred noise density terms.



Figure 53. ADA4937-1/ADA4937-2 Noise Model

**Table 9. Output Noise Voltage Density Calculations** 

| Input Noise Contribution          | Input Noise Term   | Input Noise Voltage Density          | Output Multiplication Factor | Output Noise Voltage<br>Density Term              |
|-----------------------------------|--------------------|--------------------------------------|------------------------------|---------------------------------------------------|
| Differential Input                | V <sub>nIN</sub>   | V <sub>nIN</sub>                     | G <sub>N</sub>               | $v_{nO1} = G_N(v_{nIN})$                          |
| Inverting Input                   | i <sub>nIN</sub> _ | $i_{nIN-} \times (R_{G2}  R_{F2})$   | G <sub>N</sub>               | $v_{nO2} = G_N[i_{nIN-} \times (R_{G2}  R_{F2})]$ |
| Noninverting Input                | i <sub>nIN+</sub>  | $i_{nIN+} \times (R_{G1}    R_{F1})$ | G <sub>N</sub>               | $v_{nO3} = G_N[i_{nIN+} \times (R_{G1}  R_{F1})]$ |
| V <sub>OCM</sub> Input            | V <sub>n, cm</sub> | V <sub>n, cm</sub>                   | $G_N(\beta_1 - \beta_2)$     | $v_{nO4} = G_N(\beta_1 - \beta_2)(v_{n, cm})$     |
| Gain Resistor R <sub>G1</sub>     | V <sub>nRG1</sub>  | (4kTR <sub>G1</sub> ) <sup>1/2</sup> | $G_N(1-\beta_1)$             | $v_{nO5} = G_N(1 - \beta_1)(4kTR_{G1})^{1/2}$     |
| Gain Resistor R <sub>G2</sub>     | V <sub>nRG2</sub>  | (4kTR <sub>G2</sub> ) <sup>1/2</sup> | $G_N(1-\beta_2)$             | $v_{nO6} = G_N(1 - \beta_2)(4kTR_{G2})^{1/2}$     |
| Feedback Resistor R <sub>F1</sub> | V <sub>nRF1</sub>  | (4kTR <sub>F1</sub> ) <sup>1/2</sup> | 1                            | $v_{nO7} = (4kTR_{F1})^{1/2}$                     |
| Feedback Resistor R <sub>F2</sub> | V <sub>nRF2</sub>  | (4kTR <sub>F2</sub> ) <sup>1/2</sup> | 1                            | $v_{nO8} = (4kTR_{F2})^{1/2}$                     |

Similar to the case of a conventional operational amplifier, the output noise voltage densities can be estimated by multiplying the input-referred terms at +IN and –IN by the appropriate output factor, where:

$$G_N = \frac{2}{\left(\beta_I + \beta_2\right)} \text{ is the circuit noise gain.}$$
 
$$\beta_I = \frac{R_{GI}}{R_{FI} + R_{GI}} \text{ and } \beta_2 = \frac{R_{G2}}{R_{F2} + R_{G2}} \text{ are the feedback factors.}$$

When  $R_{F1}/R_{G1}=R_{F2}/R_{G2}$ , then  $\beta 1=\beta 2=\beta$ , and the noise gain becomes

$$G_N = \frac{1}{\beta} = 1 + \frac{R_F}{R_G}$$

Note that the output noise from  $V_{\text{OCM}}$  goes to zero in this case. The total differential output noise density,  $v_{\text{nOD}}$ , is the root-sumsquare of the individual output noise terms.

$$v_{nOD} = \sqrt{\sum_{i=1}^{8} v_{nOi}^2}$$

# IMPACT OF MISMATCHES IN THE FEEDBACK NETWORKS

As previously mentioned in the Setting the Closed-Loop Gain section), even if the external feedback networks ( $R_{\text{F}}/R_{\text{G}}$ ) are mismatched, the internal common-mode feedback loop still forces the outputs to remain balanced. The amplitudes of the signals at each output remain equal and 180° out of phase. The input-to-output differential mode gain varies proportionately to the feedback mismatch, but the output balance is unaffected.

As well as causing a noise contribution from  $V_{\rm OCM}$ , ratio matching errors in the external resistors result in a degradation of the ability of the circuit to reject input common-mode signals, much the same as for a four-resistor difference amplifier made from a conventional operational amplifier.

In addition, if the dc levels of the input and output common-mode voltages are different, matching errors result in a small differential-mode output offset voltage. When G=1, with a ground referenced input signal and the output common-mode level set to 2.5 V, an output offset of as much as 25 mV (1% of the difference in common-mode levels) can result if 1% tolerance resistors are used. Resistors of 1% tolerance result in a worst-case input CMRR of approximately 40 dB, a worst-case differential-mode output offset of 25 mV due to 2.5 V level shift, and no significant degradation in output balance error.

# CALCULATING THE INPUT IMPEDANCE FOR AN APPLICATION CIRCUIT

The effective input impedance of a circuit depends on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, as shown in Figure 54, the input impedance ( $R_{\rm IN,\,dm}$ ) between the inputs ( $+D_{\rm IN}$  and  $-D_{\rm IN}$ ) is simply  $R_{\rm IN,\,dm}=2\times R_{\rm G}$ .



Figure 54. ADA4937-1/ADA4937-2 Configured for Balanced (Differential) Inputs

For an unbalanced, single-ended input signal (see Figure 55), the input impedance is

$$R_{IN, cm} = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$

$$R_S = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$

$$R_R = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$

$$R_R = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$

$$R_R = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right)$$

Figure 55. ADA4937-1/ADA4937-2 Configured for Unbalanced (Single-Ended) Input

The input impedance of the circuit is effectively higher than it is for a conventional operational amplifier connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the Input Gain Resistor  $R_{\rm G}$ .

#### Terminating a Single-Ended Input

This section explains how to properly terminate a single-ended input to the ADA4937-1/ADA4937-2. Using a simple example with an input source of 2 V and a source resistor of 50  $\Omega$ , four simple steps must be followed.

1. The input impedance must be calculated using the formula



Figure 56. Single-Ended Input Impedance RIN

2. For the source termination to be 50  $\Omega$ , the termination resistor (R<sub>T</sub>) is calculated using R<sub>T</sub>||R<sub>IN</sub> = 50  $\Omega$ , which makes R<sub>T</sub> equal to 61.9  $\Omega$ .



Figure 57. Adding Termination Resistor R<sub>T</sub>

3. To compensate for the imbalance of the gain resistors, a correction resistor ( $R_{TS}$ ) is added in series with the inverting Input Gain Resistor  $R_G$ .  $R_{TS}$  is equal to the Thevenin equivalent of the Source Resistance  $R_S || R_T$ .



Figure 58. Calculating Thevenin Equivalent

 $R_{TS}=R_{TH}=R_S||R_T=27.4~\Omega.$  Note that  $V_{TH}$  is not equal to  $V_S/2$ , which is the case if the termination is not affected by the amplifier circuit.



Figure 59. Balancing Gain Resistor R<sub>G</sub>

- 4. The feedback resistor is calculated to adjust the output voltage.
  - a. To make the output voltage  $V_{\text{OUT}} = 1 \text{ V}$ ,  $R_F$  must be calculated using the following formula:

$$R_F = \left(\frac{V_{OUT} \times (R_G + R_{TS})}{V_{TH}}\right) = \left(\frac{1 \times (200 + 27.4)}{1.1}\right) = 207 \,\Omega$$

To make  $V_O = V_S = 2 \text{ V}$  to recover the loss due to the input termination,  $R_F$  must be

$$R_F = \left(\frac{V_{OUT} \times (R_G + R_{TS})}{V_{TH}}\right) = \left(\frac{2 \times (200 + 27.4)}{1.1}\right) = 414 \,\Omega$$



Figure 60. Complete Single-Ended-to-Differential System

# INPUT COMMON-MODE VOLTAGE RANGE IN SINGLE-SUPPLY APPLICATIONS

The ADA4937-1/ADA4937-2 are optimized for level-shifting ground-referenced input signals. As such, the center of the input common-mode range is shifted approximately 1 V down from midsupply. For 5 V single-supply operation, the input common-mode range at the summing nodes of the amplifier is 0.3 V to 3.0 V, and 0.3 V to 1.2 V with a 3.3 V supply. To avoid clipping at the outputs, the voltage swing at the +IN and -IN terminals must be confined to these ranges.

#### SETTING THE OUTPUT COMMON-MODE VOLTAGE

The  $V_{\text{OCM}}$  pin of the ADA4937-1/ADA4937-2 is internally biased at a voltage approximately equal to the midsupply point,  $[(+V_s) + (-V_s)]/2$ . Relying on this internal bias results in an output common-mode voltage that is within about 100 mV of the expected value.

In cases where more accurate control of the output common-mode level is required, it is recommended that an external source, or resistor divider (10 k $\Omega$  or greater resistors), be used. The output common-mode offset listed in Table 2 and Table 4 assumes that the V<sub>OCM</sub> input is driven by a low impedance voltage source.

It is also possible to connect the  $V_{\rm OCM}$  input to a common-mode level (CML) output of an ADC. However, care must be taken to ensure that the output has sufficient drive capability. The input impedance of the  $V_{\rm OCM}$  pin is approximately 10 k $\Omega$ . If multiple ADA4937-1/ADA4937-2 devices share one reference output, it is recommended that a buffer be used.

Table 10 and Table 11 list several common gain settings, associated resistor values, input impedances, and output noise density values for both balanced and unbalanced input configurations.

#### **POWER-DOWN OPERATION**

The ADA4937-1/ADA4937-2 power-down pin features an internal 25 k $\Omega$  pull-up resistor to the positive supply (+V<sub>s</sub>). This ensures that, with the power-down pin left unconnected (floating), the ADA4937-1/ADA4937-2 turn on. Applying a voltage of  $\leq$ 1 V turns the ADA4937-1/ADA4937-2 off.

Table 10. Differential Ground-Referenced Input, DC-Coupled, 1 k $\Omega$  Load; See Figure 54

| Nominal Gain (dB) | R <sub>F</sub> (Ω) | R <sub>G</sub> (Ω) | R <sub>IN, dm</sub> (Ω) | Differential Output Noise Density (nV/√Hz) |
|-------------------|--------------------|--------------------|-------------------------|--------------------------------------------|
| 0                 | 200                | 200                | 400                     | 5.8                                        |
| 6                 | 402                | 200                | 400                     | 9.6                                        |
| 10                | 402                | 127                | 254                     | 12.1                                       |
| 14                | 402                | 80.6               | 161                     | 16.2                                       |

Table 11. Single-Ended Ground-Referenced Input, DC-Coupled,  $R_{S}$  = 50  $\Omega$ ,  $R_{L}$  = 1  $k\Omega$ ; See Figure 55

| Nominal Gain (dB) | R <sub>F</sub> (Ω) | R <sub>G1</sub> (Ω) | R <sub>T</sub> (Ω) | R <sub>IN, cm</sub> (Ω) | $R_{G2}(\Omega)^1$ | Differential Output Noise Density (nV/√Hz) |
|-------------------|--------------------|---------------------|--------------------|-------------------------|--------------------|--------------------------------------------|
| 0                 | 200                | 200                 | 61.9               | 267                     | 226                | 5.5                                        |
| 6                 | 402                | 200                 | 60.4               | 301                     | 228                | 8.6                                        |
| 10                | 402                | 127                 | 66.5               | 205                     | 155                | 10.1                                       |
| 14                | 402                | 80.6                | 76.8               | 138                     | 111                | 12.2                                       |

 $<sup>^{1}</sup>$   $R_{G2} = R_{G1} + (R_{S}||R_{T})$ 

## LAYOUT, GROUNDING, AND BYPASSING

As high speed devices, the ADA4937-1/ADA4937-2 are sensitive to the PCB environment in which they operate. Realizing their superior performance requires attention to the details of high speed PCB design. This section shows a detailed example of how the design issues of the ADA4937-1 is addressed.

The first requirement is a solid ground plane that covers as much of the board area around the ADA4937-1 as possible. However, the area near the feedback resistors ( $R_F$ ), input gain resistors ( $R_G$ ), and the input summing nodes (Pin 2 and Pin 3) must be cleared of all ground and power planes (see Figure 61). Clearing the ground and power planes minimizes any stray capacitance at these nodes and prevents peaking of the response of the amplifier at high frequencies.

The thermal resistance,  $\theta_{JA}$ , is specified for the device, including the exposed pad, soldered to a high thermal conductivity 4-layer circuit board, as described in EIA/JESD 51-7.



Figure 61. Ground and Power Plane Voiding in Vicinity of R<sub>F</sub> and R<sub>G</sub>

Bypass the power supply pins as close to the device as possible and directly to a nearby ground plane. Use high frequency ceramic chip capacitors. It is recommended that two parallel bypass capacitors (1000 pF and 0.1  $\mu F$ ) be used for each supply with the 1000 pF capacitor placed closer to the device; further away, provide low frequency bypassing using 10  $\mu F$  tantalum capacitors from each supply to ground.

Signal routing must be short and direct to avoid parasitic effects. Wherever complementary signals exist, provide a symmetrical layout to maximize balanced performance. When routing differential signals over a long distance, keep PCB traces close together and twist any differential wiring to minimize loop area. Doing this reduces radiated energy and makes the circuit less susceptible to interference.



Figure 62. Recommended PCB Thermal Attach Pad Dimensions (mm)



Figure 63. Cross-Section of 4-layer PCB Showing Thermal Via Connection to Buried Ground Plane (Dimensions in mm)

## HIGH PERFORMANCE ADC DRIVING

The ADA4937-1/ADA4937-2 are ideally suited for broadband IF applications. The circuit in Figure 64 shows a front-end connection for an ADA4937-1 driving an AD9445, 14-bit, 105 MSPS ADC. The AD9445 achieves optimum performance when driven differentially. The ADA4937-1/ADA4937-2 eliminate the need for a transformer to drive the ADC and performs a single-ended-to-differential conversion and buffering of the driving signal.

The ADA4937-1/ADA4937-2 are configured with a single 5 V supply and unity gain for a single-ended input to differential output. The 61.9  $\Omega$  termination resistor, in parallel with the single-ended input impedance of 267  $\Omega$ , provides a 50  $\Omega$  termination for the source. The additional 26  $\Omega$  (226  $\Omega$  total) at the inverting input balances the parallel impedance of the 50  $\Omega$  source and the termination resistor driving the noninverting input.

The signal generator has a symmetric, ground-referenced bipolar output. The V<sub>OCM</sub> pin of the ADA4937-1/ADA4937-2 remains unconnected allowing the internal divider to set the output common-mode voltage at midsupply; one half of the common-mode voltage is fed back to the summing nodes, biasing –IN and +IN at 1.25 V. For a common-mode voltage of 2.5 V, each ADA4937-1/ADA4937-2 output swings between 2.0 V and 3.0 V, providing a 2 V p-p differential output.

The output of the amplifier is ac-coupled to the ADC through a second-order, low-pass filter with a cutoff frequency of 100 MHz. This reduces the noise bandwidth of the amplifier and isolates the driver outputs from the ADC inputs.

The AD9445 is configured for a 2 V p-p full-scale input by connecting the SENSE pin to AGND, as shown in Figure 64.



Figure 64. Driving an AD9445, 14-Bit, 105 MSPS ADC

The circuit in Figure 66 shows a simplified front-end connection for an ADA4937-1 driving an AD9246, 14-bit, 125 MSPS ADC. The AD9246 achieves optimum performance when driven differentially. The ADA4937-1/ADA4937-2 perform the single-ended-to-differential conversion, eliminating the need for a transformer to drive the ADC.

The ADA4937-1/ADA4937-2 are configured with a single 5 V supply and a gain of ~2 V/V for a single-ended input to differential output. The 76.8  $\Omega$  termination resistor, in parallel with the single-ended input impedance of 137  $\Omega$ , provides a 50  $\Omega$  ac termination for the source. The additional 30  $\Omega$  (120  $\Omega$  total) at the inverting input balances the parallel ac impedance of the 50  $\Omega$  source and the termination resistor driving the noninverting input.

The signal generator has a symmetric, ground-referenced bipolar output. The  $V_{\rm OCM}$  pin of the ADA4937-1/ADA4937-2 remains unconnected; therefore, the internal pull-ups set the output common-mode voltage to midsupply. A portion of this is fed back to the summing nodes, biasing -IN and +IN at 0.55 V. For a common-mode voltage of 2.5 V, each ADA4937-1/ADA4937-2 output swings between 2.0 V and 3.0 V, providing a 2 V p-p differential output.

The output is ac-coupled to a single-pole, low-pass filter. This reduces the noise bandwidth of the amplifier and provides some level of isolation from the switched capacitor inputs of the ADC.

The AD9246 is set for a 2 V p-p full-scale input by connecting the SENSE pin to AGND. The inputs of the AD9246 are biased at 1 V by connecting the CML output, as shown in Figure 66.

The circuit was tested with a -1 dBFS signal at various frequencies. Figure 65 shows a plot of the second- and third-order harmonic distortion (HD2/HD3) vs. frequency.



Figure 65. HD2/HD3 for Combination of ADA4937-1/ADA4937-2 and AD9246 ADC



Figure 66. Driving an AD9246, 14-Bit, 125 MSPS ADC

#### 3.3 V OPERATION

The ADA4937-1/ADA4937-2 provide excellent performance in 3.3 V single-supply applications. Significant power savings can be realized when the ADA4937-1/ADA4937-2 are used in combination with a low voltage ADC.

The circuit in Figure 67 is an example of the ADA4937-1 driving an AD9230, 12-bit, 250 MSPS ADC that is specified to operate with a single 1.8 V supply. The performance of the ADC is optimized when it is driven differentially, making the best use of the signal swing available within the 1.8 V supply. The ADA4937-1/ADA4937-2 perform the single-ended-to-differential conversion, common-mode level-shifting, and buffering of the driving signal.

The ADA4937-1/ADA4937-2 are configured with a single 3.3 V supply and a gain of 2 V/V for a single-ended input to differential output. The 59  $\Omega$  termination resistor, in parallel with the single-

ended input impedance of 306  $\Omega$ , provides a 50  $\Omega$  termination for the source. The additional 26  $\Omega$  (226  $\Omega$  total) at the inverting input balances the parallel impedance of the 50  $\Omega$  source and the termination resistor that drives the noninverting input. The signal generator has a symmetric, ground-referenced bipolar output. The Vocm pin is connected to the CML output of the AD9230, and sets the output common mode of the ADA4937-1/ADA4937-2 at 1.4 V. One third of the output common-mode voltage of the amplifier is fed back to the summing nodes, biasing –IN and +IN at ~0.5 V. For a common-mode voltage of 1.4 V, each ADA4937-1/ADA4937-2 output swings between 1.09 V and 1.71 V, providing a 1.25 V p-p differential output.

A third-order, 125 MHz, low-pass filter between the ADA4937-1/ADA4937-2 and the AD9230 reduces the noise bandwidth of the amplifier and isolates the driver outputs from the ADC inputs.



Figure 67. Driving an AD9230, 12-Bit, 250 MSPS ADC

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-WEED.

Figure 68. 16-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-16-21)

Dimensions shown in millimeters 4.10 0.30 4.00 SQ 0.25 3.90 PIN 1 INDICATOR 0.20 PIN 1 INDICATOR 0.50 BSC ☶ 2.20 2.10 SQ 2.00 **L** 0.25 MIN 0.50 TOP VIEW **BOTTOM VIEW** 0.40 0.30 FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 0.80 0.05 MAX 0.75 0.02 NOM 0.70 0-0-0-0-0 COPLANARITY 0.08 SEATING PLANE

> Figure 69. 24-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-24-10) Dimensions shown in millimeters

COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-8.

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding |
|--------------------|-------------------|---------------------|----------------|-------------------|----------|
| ADA4937-1YCPZ-R2   | −40°C to +105°C   | 16-Lead LFCSP       | CP-16-21       | 250               | H1S      |
| ADA4937-1YCPZ-RL   | -40°C to +105°C   | 16-Lead LFCSP       | CP-16-21       | 5,000             | H1S      |
| ADA4937-1YCPZ-R7   | −40°C to +105°C   | 16-Lead LFCSP       | CP-16-21       | 1,500             | H1S      |
| ADA4937-2YCPZ-R2   | -40°C to +105°C   | 24-Lead LFCSP       | CP-24-10       | 250               |          |
| ADA4937-2YCPZ-RL   | -40°C to +105°C   | 24-Lead LFCSP       | CP-24-10       | 5,000             |          |
| ADA4937-2YCPZ-R7   | -40°C to +105°C   | 24-Lead LFCSP       | CP-24-10       | 1,500             |          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

# **NOTES**

# **NOTES**