Contents ST7538Q

# **Contents**

| 1 | Bloc  | k diagra  | m                                         | 4  |
|---|-------|-----------|-------------------------------------------|----|
| 2 | Pin s | ettings   |                                           | 5  |
|   | 2.1   | Pin con   | nection                                   | 5  |
|   | 2.2   | Pin des   | cription                                  | 6  |
| 3 | Elect | rical dat | ta                                        | 8  |
|   | 3.1   | Maximu    | ım ratings                                | 8  |
|   | 3.2   | Therma    | Il data                                   | 9  |
| 4 | Elect | rical cha | aracteristics                             | 9  |
| 5 | Func  | tional de | escription                                | 15 |
|   | 5.1   | Carrier   | frequencies                               | 15 |
|   | 5.2   | Baud ra   | tes                                       | 15 |
|   | 5.3   | Mark ar   | nd space frequencies                      | 16 |
|   | 5.4   | ST7538    | Q mains access                            | 17 |
|   | 5.5   | Host pro  | ocessor interface                         | 18 |
|   |       | 5.5.1     | Communication between host and ST7538Q    | 20 |
|   | 5.6   | Control   | register access                           | 21 |
|   | 5.7   | Receivii  | ng mode                                   | 23 |
|   |       | 5.7.1     | High sensitivity mode                     | 23 |
|   |       | 5.7.2     | Synchronization recovery system (PLL)     | 23 |
|   |       | 5.7.3     | Carrier/preamble detection                | 24 |
|   |       | 5.7.4     | Header recognition                        | 24 |
|   | 5.8   | Transmi   | ission mode                               | 26 |
|   |       | 5.8.1     | Automatic Level Control (ALC)             | 27 |
|   | 5.9   | Crystal   | oscillator                                | 30 |
|   | 5.10  | Control   | register                                  | 31 |
|   | 5.11  | Detection | on method and Rx Sensitivity in UART mode | 35 |



| 6 | Auxi  | liary analog and digital functions                     | . 36 |
|---|-------|--------------------------------------------------------|------|
|   | 6.1   | Band in use                                            | . 36 |
|   | 6.2   | Time out                                               | . 36 |
|   | 6.3   | Reset & watchdog                                       | . 36 |
|   | 6.4   | Zero crossing detection                                | . 37 |
|   | 6.5   | Output clock                                           | . 38 |
|   | 6.6   | Output voltage level freeze                            | . 38 |
|   | 6.7   | Extended control register                              | . 38 |
|   | 6.8   | Reg OK                                                 | . 38 |
|   | 6.9   | Under voltage lock out                                 | . 38 |
|   | 6.10  | Thermal shutdown                                       | . 38 |
|   | 6.11  | 5V and 3.3V voltage regulators and power good function | . 39 |
|   | 6.12  | Power-up procedure                                     | . 40 |
| 7 | Pack  | age mechanical data                                    | . 42 |
| R | Revie | sion history                                           | 43   |



Block diagram ST7538Q

# 1 Block diagram

Figure 1. Block diagram



ST7538Q Pin settings

# 2 Pin settings

## 2.1 Pin connection

Figure 2. Pin Connection (Top view)



Pin settings ST7538Q

# 2.2 Pin description

Table 1. Pin description

| Pin N° | Name                | Туре                                   | Description                                                                                                                                                         |
|--------|---------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | CD_PD               | Digital/Output                         | Carrier, Preamble or Frame Header Detect Output. "1" No Carrier, Preamble or Frame Header Detected "0" Carrier, Preamble or Frame Header Detected                   |
| 2      | DVss                | Supply                                 | Digital Ground                                                                                                                                                      |
| 3      | RxD                 | Digital/Output                         | RX Data Output.                                                                                                                                                     |
| 4      | RxTx                | Digital/Input<br>with internal pull-up | Rx or Tx mode selection input. "1" - RX Session "0" - TX Session                                                                                                    |
| 5      | TxD                 | Digital/Input with internal pull-down  | TX Data Input.                                                                                                                                                      |
| 6      | GND                 | Supply                                 | Substrate Ground (same function as PIN 41)                                                                                                                          |
| 7      | TOUT                | Digital/Output                         | TX Time Out Event Detection "1" - Time Out Event Occurred "0" - No Time-out Event Occurred                                                                          |
| 8      | CLR/T               | Digital/Output                         | Synchronous Mains Access Clock or<br>Control Register Access Clock                                                                                                  |
| 9      | BU                  | Digital/Output                         | Band in use Output. "1" Signal within the Programmed Band "0" No Signal within the Programmed Band                                                                  |
| 10     | DVdd                | Supply                                 | Digital Supply Voltage or 3.3V Voltage Regulator Output                                                                                                             |
| 11     | MCLK                | Digital/Output                         | Master Clock Output                                                                                                                                                 |
| 12     | RSTO                | Digital/Output                         | Power On or Watchdog Reset Output                                                                                                                                   |
| 13     | UART/SPI            | Digital/Input with internal pull-down  | Interface type: "0" - Serial Peripheral Interface "1" - UART Interface                                                                                              |
| 14     | WD                  | Digital/Input<br>with internal pull-up | Watchdog input. The Internal Watchdog Counter is cleared on the falling edges.                                                                                      |
| 15     | ZCOUT               | Digital/Output                         | Zero Crossing Detection Output                                                                                                                                      |
| 16     | ZCIN <sup>(1)</sup> | Analog/Input                           | Zero Crossing AC Input.                                                                                                                                             |
| 17     | NC                  | Floating                               | Must be connected to DVss.                                                                                                                                          |
| 18     | DVss                | Supply                                 | Digital Ground                                                                                                                                                      |
| 19     | ATOP1               | Power/Output                           | Power Line Driver Output                                                                                                                                            |
| 20     | PAVss               | Supply                                 | Power Analog Ground                                                                                                                                                 |
| 21     | ATOP2               | Power/Output                           | Power Line Driver Output                                                                                                                                            |
| 22     | PAV <sub>CC</sub>   | Supply                                 | Power Supply Voltage                                                                                                                                                |
| 23     | CL <sup>(2)</sup>   | Analog/Input                           | Current Limiting Feedback. A resistor between CL and AVss sets the PLI Current Limiting Value An integrated 80pF filtering input capacitance is present on this pin |
| 24     | ATO                 | Analog/Output                          | Small Signal Analog Transmit Output                                                                                                                                 |

ST7538Q Pin settings

Table 1. Pin description (continued)

| Pin N° | Name                   | Туре                                     | Description                                                                                                               |
|--------|------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 25     | SGND                   | Supply                                   | Analog Signal Ground                                                                                                      |
| 26     | XOUT                   | Analog Output                            | Crystal Output                                                                                                            |
| 27     | XIN                    | Analog Input                             | Crystal Oscillator Input - External Clock Input                                                                           |
| 28     | AVdd                   | Supply                                   | Analog Power supply.                                                                                                      |
| 29     | Vsense <sup>(3)</sup>  | Analog/Input                             | Output Voltage Sensing input for the voltage control loop                                                                 |
| 30     | TEST2                  | Analog/Input                             | Test Input must be connected SGND                                                                                         |
| 31     | RxFO                   | Analog/Output                            | Receiving Filter Output                                                                                                   |
| 32     | RAI                    | Analog/Input                             | Receiving Analog Input                                                                                                    |
| 33     | VDC                    | Power                                    | 5V Voltage Regulator Output                                                                                               |
| 34     | NC                     | floating                                 | Must Be connected to DVss.                                                                                                |
| 35     | TEST1                  | Digital/Input with internal pull-down    | Test input. Must Be connected to DVss.                                                                                    |
| 36     | REGOK                  | Digital/Output                           | Security checksum logic output "1" - Stored data Corrupted "0" - Stored data OK                                           |
| 37     | C_MINUS <sup>(4)</sup> | Analog/Input                             | Op-amp Inverting Input.                                                                                                   |
| 38     | C_PLUS <sup>(5)</sup>  | Analog/Input                             | Op-amp Not Inverting Input.                                                                                               |
| 39     | NC                     | floating                                 | Must Be connected to DVss                                                                                                 |
| 40     | C_OUT                  | Analog/Output                            | Op-amp Output                                                                                                             |
| 41     | GND                    | Supply                                   | Substrate Ground (same function as PIN 6)                                                                                 |
| 42     | PG                     | Digital/Output                           | Power Good logic Output "1" - VDC is above 4.5V and DVdd is above 3.125V "0" - VDC is below 4.25V or DVdd is below 2.875V |
| 43     | REG_DATA               | Digital/Input<br>with internal pull-down | Mains or Control Register Access Selector "1" - Control Register Access "0" - Mains Access                                |
| 44     | NC                     | floating                                 | Must be connected to DVss.                                                                                                |

- 1. If not used this pin must be connected to VDC
- 2. Cannot be left floating
- 3. Cannot be left floating
- 4. If not used this pin must be connected to VDC
- 5. If not used this pin must be tied low (SGND or PAVss or DVss)

Electrical data ST7538Q

# 3 Electrical data

# 3.1 Maximum ratings

**Table 2. Absolute maximum ratings** 

| Symbol                                                    | Parameter                                                                        | Value                                                | Unit  |
|-----------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------|-------|
| PAV <sub>CC</sub>                                         | Power Supply Voltage                                                             | -0.3 to +14                                          | V     |
| AV <sub>dd</sub>                                          | Analog Supply Voltage                                                            | -0.3 to +5.5                                         | V     |
| DV <sub>dd</sub>                                          | Digital Supply Voltage                                                           | -0.3 to +5.5                                         | V     |
| AV <sub>ss</sub> /DV <sub>ss</sub>                        | Voltage between AV <sub>ss</sub> and DV <sub>ss</sub>                            | -0.3 to +0.3                                         | V     |
| V <sub>I</sub>                                            | Digital input Voltage                                                            | DV <sub>ss</sub> - 0.3 to DV <sub>dd</sub> +0.3      | V     |
| V <sub>O</sub>                                            | Digital output Voltage                                                           | DV <sub>ss</sub> - 0.3 to DV <sub>dd</sub> +0.3      | V     |
| Io                                                        | Digital Output Current                                                           | -2 to +2                                             | mA    |
| V <sub>sense</sub> ,<br>XIN,<br>C_MINUS<br>,C_PLUS,<br>CL | Voltage Range at Vsense, XIN, C_MINUS, C_PLUS, CL Inputs                         | AV <sub>ss</sub> - 0.3 to AV <sub>dd</sub> +0.3      | V     |
| RAI,<br>ZCIN                                              | Voltage Range at RAI, ZCIN Inputs                                                | -AV <sub>dd</sub> - 0.3 to AV <sub>dd</sub> +0.3     | V     |
| ATO,<br>RxFO,<br>C_OUT,<br>XOUT                           | Voltage range at ATO, RxFO, C_OUT, XOUT Outputs                                  | AV <sub>ss</sub> - 0.3 to AV <sub>dd</sub> +0.3      | V     |
| ATOP1,2                                                   | Voltage range at Powered ATO Output                                              | AV <sub>ss</sub> - 0.3 to +PAV <sub>cc</sub><br>+0.3 | V     |
| ATOP                                                      | Powered ATO Output Current (1)                                                   | 400                                                  | mArms |
| T <sub>amb</sub>                                          | Operating ambient Temperature                                                    | -40 to +85                                           | °C    |
| T <sub>stg</sub>                                          | Storage Temperature                                                              | -50 to 150                                           | °C    |
| CD_PD<br>Pin                                              | Maximum Withstanding Voltage Range Test Condition: CDF-AEC-Q100-002- "Human Body | ±1500                                                | V     |
| Other pins                                                | Model" Acceptance Criteria: "Normal Performance"                                 | ±2000                                                | V     |

<sup>1.</sup> This current is intended as not repetitive pulse current

### 3.2 Thermal data

Table 3. Thermal data

| Symbol             | Parameter                                                               | TQFP44<br>with slug | Unit |
|--------------------|-------------------------------------------------------------------------|---------------------|------|
| R <sub>thJA1</sub> | Maximum Thermal Resistance Junction-Ambient Steady state <sup>(1)</sup> | 35                  | °C/W |
| R <sub>thJA2</sub> | Maximum Thermal Resistance Junction-Ambient Steady state <sup>(2)</sup> | 50                  | °C/W |

<sup>1.</sup> Mounted on Multilayer PCB with a dissipating surface on the bottom side of the PCB

# 4 Electrical characteristics

**Table 4. Electrical characteristics** 

(AVdd = DVdd = +5V, PAVcc =+9 V, PAVss, SGND = DVss = 0V, -40°C  $\leq$ T<sub>A</sub>  $\leq$  85°C, T<sub>J</sub> < 125 °C, fc = 86kHz, other control register parameters as default value, unless otherwise specified)

| Symbol                               | Parameter                                                                      | Test condition                                                            | Min  | Тур | Max  | Unit  |
|--------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|-----|------|-------|
| AV <sub>dd</sub> , DV <sub>dd</sub>  | Supply voltages                                                                |                                                                           | 4.75 | 5   | 5.25 | V     |
| PAV <sub>dd</sub> - DV <sub>dd</sub> | PAV <sub>CC</sub> and DV <sub>dd</sub> Relation<br>during Power-Up<br>Sequence | DV <sub>dd</sub> < 4.75V with 5V<br>Digital supply provided<br>externally | 0.1  |     | 1.2  | V     |
| PAV <sub>CC</sub> - AV <sub>dd</sub> | PAV <sub>CC</sub> and AV <sub>dd</sub> Relation<br>during Power-Up<br>Sequence | AV <sub>dd</sub> < 4.75V                                                  | 0.1  |     | 1.2  | ٧     |
|                                      | Power Supply Voltage                                                           |                                                                           | 7.5  |     | 12.5 | V     |
| PAV <sub>cc</sub>                    | Max allowed slope during Power-Up                                              |                                                                           |      |     | 100  | V/ms  |
| Al <sub>dd</sub> + Dl <sub>dd</sub>  | Input Supply Current                                                           | Transmission & Receiving mode                                             |      | 5   | 7    | mA    |
|                                      | Powered Analog Supply<br>Current                                               | TX mode (no load)                                                         |      | 30  | 50   | mArms |
| $IPAV_CC$                            |                                                                                | RX mode                                                                   |      | 500 | 1000 | μΑ    |
|                                      |                                                                                | Maximum total current                                                     |      |     | 370  | mArms |
| UVLO                                 | Input Under Voltage Lock<br>Out<br>Threshold on PAVcc                          |                                                                           | 3.7  | 3.9 | 4.1  | V     |
| UVLO <sub>HYS</sub>                  | UVLO Hysteresis                                                                |                                                                           |      | 340 |      | mV    |
| Digital I/O                          |                                                                                | ,                                                                         |      | •   |      | •     |
| R <sub>down</sub>                    | Pull Down Resistor                                                             |                                                                           |      | 100 |      | kΩ    |
| $R_{up}$                             | Pull up Resistor                                                               |                                                                           |      | 100 |      | kΩ    |

477

<sup>2.</sup> It's the same condition of the point above, without any heatsinking surface on the board.

Electrical characteristics ST7538Q

Table 4. Electrical characteristics (continued)

(AVdd = DVdd = +5V, PAVcc =+9 V, PAVss, SGND = DVss = 0V, -40°C  $\leq$ T<sub>A</sub>  $\leq$  85°C, T<sub>J</sub> < 125 °C, fc = 86kHz, other control register parameters as default value, unless otherwise specified)

| Symbol                | Parameter                                        | Test condition                            | Min        | Тур  | Max        | Unit            |
|-----------------------|--------------------------------------------------|-------------------------------------------|------------|------|------------|-----------------|
| Digital I/O 5V        | digital supply                                   |                                           |            |      | •          |                 |
| V <sub>IH</sub>       | High Logic Level Input<br>Voltage                |                                           | 2          |      |            | V               |
| V <sub>IL</sub>       | Low Logic Level input<br>Voltage                 |                                           |            |      | 1.2        | V               |
| V <sub>OH</sub>       | High Logic Level Output<br>Voltage               | I <sub>OH</sub> = -2mA                    | DVdd -0.75 |      |            | ٧               |
| V <sub>OL</sub>       | Low Logic Level Output<br>Voltage                | I <sub>OL</sub> = 2mA                     |            |      | DVss + 0.3 | ٧               |
| Digital I/O 3.3       | V digital supply                                 |                                           |            |      | •          |                 |
| V <sub>IH</sub>       | High Logic Level Input<br>Voltage                |                                           | 1.4        |      |            | V               |
| V <sub>IL</sub>       | Low Logic Level input<br>Voltage                 |                                           |            |      | 0.8        | ٧               |
| V <sub>OH</sub>       | High Logic Level Output<br>Voltage               | I <sub>OH</sub> = -2mA                    | DVdd -0.75 |      |            | ٧               |
| V <sub>OL</sub>       | Low Logic Level Output<br>Voltage                | I <sub>OL</sub> = 2mA                     |            |      | DVss + 0.4 | V               |
| Oscillator            |                                                  |                                           |            |      | •          |                 |
| XIN <sub>SWING</sub>  | XIN Input Voltage swing                          | External Clock. Figure 19                 |            | 5    |            | V               |
| XIN <sub>OFFSET</sub> | XIN Input Voltage offset                         | External Clock. Figure 19                 |            | 2.5  |            | V               |
| DC                    | XTAL Clock Duty Cycle                            | External Clock. Figure 19                 | 40         |      | 60         | %               |
| Xtal                  | Crystal Oscillator frequency                     | Fundamental                               |            | 16   |            | MHz             |
| Tclock                | Oscillator Period (1/Xtal)                       |                                           |            | 62.5 |            | ns              |
| Xtal <sub>ESR</sub>   | External Oscillator Esr<br>Resistance            |                                           |            |      | 40         | Ω               |
| Xtal <sub>CL</sub>    | External Oscillator<br>Stabilization Capacitance |                                           |            |      | 16         | pF              |
| Transmitter           |                                                  |                                           |            |      |            |                 |
| IATO                  | Output Transmitting<br>Current on ATO            |                                           |            |      | 1          | mArms           |
| V <sub>ATO</sub>      | Max Carrier Output AC<br>Voltage                 | $R_{CL} = 1.75k\Omega$<br>Vsense(AC) = 0V | 1.75       | 2.3  | 3.5        | V <sub>PP</sub> |
| V <sub>ATODC</sub>    | Output DC Voltage on ATO                         |                                           | 1.7        | 2.1  | 2.5        | V               |

Table 4. Electrical characteristics (continued)

 $(\text{AVdd} = \text{DVdd} = +5\text{V}, \text{ PAVcc} = +9\text{ V}, \text{ PAVss}, \text{ SGND} = \text{DVss} = 0\text{V}, -40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}, \text{ T}_{\text{J}} < 125^{\circ}\text{C}, \text{ fc} = 86\text{kHz}, \text{ other control register parameters as default value, unless otherwise specified)}$ 

| Symbol                 | Parameter                                                                | Test condition                                                                                                                                 | Min | Тур   | Max | Unit             |
|------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------------------|
| HD2 <sub>ATO</sub>     | Second Harmonic<br>Distortion on ATO                                     | V <sub>ATO</sub> = 2V <sub>PP</sub>                                                                                                            |     | -55   | -42 | dB <sub>c</sub>  |
| HD3 <sub>ATO</sub>     | Third Harmonic Distortion on ATO                                         | ANO – ZVPP                                                                                                                                     |     | -52   | -49 | dB <sub>c</sub>  |
| IATOP                  | Output Transmitting Current in programmable current limiting             | Rcl = 1.85k $\Omega$ ; R <sub>LOAD</sub> = 1 $\Omega$ (as in <i>Figure 14</i> )                                                                | 250 | 310   | 370 | mArms            |
| V <sub>ATOP(AC)</sub>  | Max Carrier Output AC<br>Voltage for each ATOP1<br>and ATOP2 pins        | $\begin{aligned} R_{CL} &= 1.15 k\Omega \\ Vsense_{(AC)} &= 0V \\ PAV_{CC} &\geq \frac{VATOP(AC)}{2} + 7.5V \end{aligned}$                     | 3.5 | 4.6   | 6   | V <sub>pp</sub>  |
| V <sub>ATOP(DC)</sub>  | Output DC Voltage on ATOP1 and ATOP2 pins                                |                                                                                                                                                | 3.5 | 4.2   | 5   | V                |
|                        | Second Harmonia                                                          | V <sub>ATOP</sub> = 4V <sub>PP</sub> ,<br>PAVCC = 10V<br>No Load                                                                               |     | -55   | -42 | dB <sub>c</sub>  |
| HD2 <sub>ATOP</sub>    | Second Harmonic Distortion on each ATOP1 and ATOP2 pins                  | $V_{ATOP} = 4V_{PP}$ ,<br>PAVCC = 10V<br>$R_{LOAD} = 50\Omega$ (Differential)<br>Carrier Frequency:<br>132.5 KHz                               |     | -65   | -53 | dB <sub>c</sub>  |
|                        | Third Harmonic Distortion                                                | V <sub>ATOP</sub> = 4V <sub>PP</sub> ,<br>PAVCC = 10V<br>No Load.                                                                              |     | -56   | -49 | dB <sub>c</sub>  |
| HD3 <sub>ATOP</sub>    | on each ATOP1 and<br>ATOP2 pins                                          | $\begin{split} &V_{ATOP} = 4V_{PP} , \\ &PAVCC = 10V \\ &R_{LOAD} = 50\Omega  (Differential) \\ &Carrier  Frequency: \\ &132.5KHz \end{split}$ |     | -65   | -52 | dB <sub>c</sub>  |
| VATOP                  | Accuracy with Voltage<br>Control Loop Active                             | $R_{CL} = 1.75\Omega;$<br>Vsense(AC) = 0V                                                                                                      | -1  |       | +1  | GST              |
| GST                    | ALC Gain Step Control loop gain step                                     |                                                                                                                                                | 0.6 | 1     | 1.4 | dB               |
| DRNG                   | ALC Dynamic Range                                                        |                                                                                                                                                |     | 30    |     | dB               |
| Vsense <sub>TH</sub>   | Voltage control loop<br>reference threshold on<br>V <sub>sense</sub> pin | Figure 14                                                                                                                                      | 160 | 180   | 200 | mV <sub>PK</sub> |
| Vsense <sub>HYS</sub>  | Hysteresis on Voltage loop reference threshold                           | Figure 14                                                                                                                                      |     | ±18   |     | mV               |
| V <sub>SENSE(DC)</sub> | Output DC Voltage on VSENSE                                              |                                                                                                                                                |     | 1.865 |     | V                |
| V <sub>SENSE</sub>     | VSENSE Input Impedance                                                   |                                                                                                                                                |     | 36    |     | kΩ               |

**577** 

Electrical characteristics ST7538Q

Table 4. Electrical characteristics (continued)

(AVdd = DVdd = +5V, PAVcc =+9 V, PAVss, SGND = DVss = 0V, -40°C ≤T<sub>A</sub> ≤ 85°C, T<sub>J</sub> < 125 °C, fc = 86kHz, other control register parameters as default value, unless otherwise specified)

| Symbol              | Parameter                                                                         | Test condition                     | Min  | Тур             | Max  | Unit          |
|---------------------|-----------------------------------------------------------------------------------|------------------------------------|------|-----------------|------|---------------|
| C <sub>CL</sub>     | Input capacitance on CL pin                                                       |                                    |      | 80              |      | pF            |
| CCL <sub>TH</sub>   | Current control loop<br>reference threshold on C <sub>L</sub><br>pin              | Figure 14                          | 1.80 | 1.90            | 2.00 | V             |
| CCL <sub>HYST</sub> | Hysteresis on Current loop reference threshold                                    | Figure 14                          | 210  | 250             | 290  | mV            |
|                     |                                                                                   | Figure 17 - 600 Baud<br>Xtal=16MHz | 0.01 |                 | 1.6  | ms            |
| T <sub>RxTx</sub>   | Carrier Activation Time                                                           | Figure 17- 1200 Baud<br>Xtal=16MHz | 0.01 |                 | 800  | μs            |
| HXIX                | Carrier Activation Time                                                           | Figure 17- 2400 Baud<br>Xtal=16MHz | 0.01 |                 | 400  | μs            |
|                     |                                                                                   | Figure 17- 4800 Baud<br>Xtal=16MHz | 0.01 |                 | 200  | μs            |
| TALC                | Carrier Stabilization Time<br>From STEP 16 to zero or<br>From step 16 to step 31, | Figure 17<br>Xtal =16MHz           |      |                 | 3.2  | ms            |
| T <sub>ST</sub>     | Tstep                                                                             | Figure 17<br>Xtal =16MHz           |      |                 | 200  | μѕ            |
| Receiver            |                                                                                   |                                    | •    |                 |      |               |
| V <sub>IN</sub>     | Input Sensitivity (Normal Mode)                                                   |                                    |      | 0.5             | 2    | $mV_{rms}$    |
| V IN                | Input Sensitivity (High Sens.)                                                    |                                    |      | 250             |      | $\mu V_{rms}$ |
| V <sub>IN</sub>     | Maximum Input Signal                                                              |                                    |      |                 | 2    | $V_{rms}$     |
| R <sub>IN</sub>     | Input Impedance                                                                   |                                    | 80   | 100             | 140  | kΩ            |
|                     | Carrier detection sensitivity (Normal Mode)                                       |                                    |      | 0.5             | 2    | $mV_{rms}$    |
| V <sub>CD</sub>     | Carrier detection sensitivity (High Sensitivity Mode)                             |                                    |      | 250             |      | $\mu V_{rms}$ |
|                     | Carrier detection sensitivity (TxD line forced to "1")                            | UART/SPI pin forced to "1"         |      | V <sub>BU</sub> |      | dΒ/<br>μVrms  |
| V <sub>BU</sub>     | Band in Use Detection<br>Level                                                    |                                    |      | 77              | 85   | dΒ/<br>μVrms  |

Table 4. Electrical characteristics (continued)

(AVdd = DVdd = +5V, PAVcc =+9 V, PAVss, SGND = DVss = 0V, -40°C  $\leq$ T<sub>A</sub>  $\leq$  85°C, T<sub>J</sub> < 125 °C, fc = 86kHz, other control register parameters as default value, unless otherwise specified)

| Symbol                  | Parameter                                             | Test condition                                               | Min                   | Тур                         | Max  | Unit                 |
|-------------------------|-------------------------------------------------------|--------------------------------------------------------------|-----------------------|-----------------------------|------|----------------------|
| 5V voltage re           | gulator                                               |                                                              | _                     |                             |      | •                    |
| VDC                     | Linear regulator output voltage                       | 0 < lo < 50mA<br>7.5V < PAVcc < 12.5V                        | -5%                   | 5.05                        | +5%  | V                    |
| PG <sub>VDC</sub>       | Power Good Output<br>Voltage Threshold on VDC<br>pin  |                                                              | 4.3                   | 4.5                         | 4.7  | V                    |
| PG <sub>VDC(HYS)</sub>  | PG on VDC pin Hysteresis                              |                                                              |                       | 250                         |      | mV                   |
| 3.3V voltage            | regulator                                             |                                                              |                       |                             |      |                      |
| DVdd                    | Linear Regulator Output<br>Voltage                    | 0 < lo < 50mA<br>7.5V < PAVcc < 12.5V                        | -5%                   | 3.3                         | +5%  | V                    |
| PG <sub>DVdd</sub>      | Power Good Output<br>Voltage Threshold on DVdd<br>pin |                                                              |                       | 3.125                       |      | V                    |
| PG <sub>DVdd(HYS)</sub> | PG on DVdd pin Hysteresis                             |                                                              |                       | 250                         |      | mV                   |
| Other functio           | ns                                                    |                                                              | •                     |                             |      | •                    |
| T <sub>RSTO</sub>       | Reset Time                                            | See <i>Figure 21</i> ;<br>Xtal = 16MHz                       | 50                    |                             |      | ms                   |
| T <sub>WD</sub>         | Watch-dog Pulse Width                                 | See Figure 21                                                | 3.5                   |                             |      | ms                   |
| T <sub>WM</sub>         | Watch-dog Pulse Period                                | See Figure 21                                                | T <sub>WD</sub> + 3.5 |                             | 1490 | ms                   |
| T <sub>WO</sub>         | Watch-dog Time Out                                    | See Figure 21                                                |                       |                             | 1.5  | S                    |
| T <sub>OUT</sub>        | TX TIME OUT                                           | Control Register Bit 7<br>and Bit 8<br>See <i>Figure 20</i>  |                       | 1 3                         |      | s                    |
| T <sub>OFF</sub>        | Time Out OFF Time                                     | See Figure 20                                                | 125                   |                             |      | ms                   |
| T <sub>OFFD</sub>       | RxTx 0->1 vs. TOUT Delay                              | See Figure 20                                                |                       |                             | 20   | μs                   |
| T <sub>CD</sub>         | Carrier Detection Time selectable by register         | Control Register<br>bit 9 and bit10<br>Figure 11             |                       | 500<br>1<br>3<br>5          |      | μs<br>ms<br>ms<br>ms |
| T <sub>DCD</sub>        | CD_PD Propagation Delay                               | Figure 11                                                    |                       | 300                         | 500  | μs                   |
| M <sub>CLK</sub>        | Master Clock Output<br>Selectable by register         | Control Register<br>bit 15 and bit 16<br>see <i>Table 11</i> |                       | fclock/2<br>fclock/4<br>off |      | MHz                  |
| B <sub>AUD</sub>        | Baud rate                                             | Control Register<br>bit 3 and bit 4<br>see <i>Table 11</i>   |                       | 600<br>1200<br>2400<br>4800 |      | Baud                 |

**577** 

Electrical characteristics ST7538Q

Table 4. Electrical characteristics (continued)

(AVdd = DVdd = +5V, PAVcc =+9 V, PAVss, SGND = DVss = 0V, -40°C  $\leq$ T<sub>A</sub>  $\leq$  85°C, T<sub>J</sub> < 125 °C, fc = 86kHz, other control register parameters as default value, unless otherwise specified)

| TB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Symbol                   | Parameter                | Test condition            | Min               | Тур        | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|---------------------------|-------------------|------------|-------------------|------|
| ZCounter   Zero Crossing Detection delay (delay between the ZCIN and ZCOUT signals)   Teleprocessing Detection Low Threshold   Counter   See Figure 5, 6, 7, 8 & 9   Teleprocessing Detection   Teleprocessing D | T <sub>B</sub>           |                          | bit 3 and bit 4           |                   | 833<br>417 |                   | μs   |
| ZCDEL         delay (delay between the ZCIN and ZCOUT signals)         Figure 22         1           ZC(LOW)         Zero Crossing Detection Low Threshold         -45         -5           ZC(HIGH)         Zero Crossing Detection High Threshold         5         +45           ZC(OFFSET)         Zero Crossing Offset         -20         +20           Operational amplifier           COUT(Sync)         Max Sync Current         15         28         45           COUT(Source)         Max Source Current         -30         -20         -10           CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           TS         Setup Time         see Figure 5, 6, 7, 8 & 9         5           TH         Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           TCC         CLR/T vs. REG_DATA or RXTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> TDS         Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           TDH         Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Zero crossing            | detection                |                           |                   |            |                   |      |
| ZC(LOW)         Low Threshold         -45         -5           ZC(HIGH)         Zero Crossing Detection High Threshold         5         +45           ZC(OFFSET)         Zero Crossing Offset         -20         +20           Operational amplifier           COUT(Sync)         Max Sync Current         15         28         45           COUT(Source)         Max Source Current         -30         -20         -10           CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           Th         Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           TCR         CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> TDS         Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           TDH         Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ZC <sub>DEL</sub>        | delay (delay between the | Figure 22                 |                   |            | 1                 | μѕ   |
| High Threshold   S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ZC <sub>(LOW)</sub>      |                          |                           | -45               |            | -5                | mV   |
| Operational amplifier           COUT(Sync)         Max Sync Current         15         28         45           COUT(Source)         Max Source Current         -30         -20         -10           CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ZC <sub>(HIGH)</sub>     |                          |                           | 5                 |            | +45               | mV   |
| COUT(Sync)         Max Sync Current         15         28         45           COUT(Source)         Max Source Current         -30         -20         -10           CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ZC <sub>(OFFSET)</sub>   | Zero Crossing Offset     |                           | -20               |            | +20               | mV   |
| COUT(Source)         Max Source Current         -30         -20         -10           CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Operational a            | mplifier                 |                           |                   |            |                   |      |
| CIN(Offset)         Input Terminals OFFSET         -38         +38           GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C <sub>OUT(Sync)</sub>   | Max Sync Current         |                           | 15                | 28         | 45                | mA   |
| GBWP         Gain Bandwidth Product         6         7         9           Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | C <sub>OUT(Source)</sub> | Max Source Current       |                           | -30               | -20        | -10               | mA   |
| Serial interface           Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | C <sub>IN(Offset)</sub>  | Input Terminals OFFSET   |                           | -38               |            | +38               | mV   |
| Ts         Setup Time         see Figure 5, 6, 7, 8 & 9         5           T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GBWP                     | Gain Bandwidth Product   |                           | 6                 | 7          | 9                 | MHz  |
| T <sub>H</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         2           T <sub>CR</sub> CLR/T vs. REG_DATA or RxTx         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4           T <sub>CC</sub> CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> 2*T <sub>B</sub> T <sub>DS</sub> Setup Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2           T <sub>DH</sub> Hold Time         see Figure 5, 6, 7, 8 & 9         T <sub>B</sub> /4         T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Serial interfac          | ce                       |                           |                   |            |                   |      |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Ts                       | Setup Time               | see Figure 5, 6, 7, 8 & 9 |                   |            | 5                 | ns   |
| TCR         RxTx         See Figure 5, 6, 7, 8 & 9         TB/4           TCC         CLR/T vs. CLR/T         see Figure 5, 6, 7, 8 & 9         TB         2*TB           TDS         Setup Time         see Figure 5, 6, 7, 8 & 9         TB/4         TB/2           TDH         Hold Time         see Figure 5, 6, 7, 8 & 9         TB/4         TB/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | T <sub>H</sub>           | Hold Time                | see Figure 5, 6, 7, 8 & 9 |                   |            | 2                 | ns   |
| TDS         Setup Time         see Figure 5, 6, 7, 8 & 9         TB/4         TB/2           TDH         Hold Time         see Figure 5, 6, 7, 8 & 9         TB/4         TB/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T <sub>CR</sub>          |                          | see Figure 5, 6, 7, 8 & 9 |                   |            | T <sub>B</sub> /4 |      |
| T <sub>DH</sub> Hold Time see <i>Figure 5, 6, 7, 8 &amp; 9</i> T <sub>B</sub> /4 T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T <sub>CC</sub>          | CLR/T vs. CLR/T          | see Figure 5, 6, 7, 8 & 9 | T <sub>B</sub>    |            | 2*T <sub>B</sub>  |      |
| 2 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>DS</sub>          | Setup Time               | see Figure 5, 6, 7, 8 & 9 | T <sub>B</sub> /4 |            | T <sub>B</sub> /2 |      |
| T <sub>CRP</sub> T <sub>H</sub> T <sub>B</sub> /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>DH</sub>          | Hold Time                | see Figure 5, 6, 7, 8 & 9 | T <sub>B</sub> /4 |            | T <sub>B</sub> /2 |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T <sub>CRP</sub>         |                          |                           | T <sub>H</sub>    |            | T <sub>B</sub> /2 |      |

# 5 Functional description

## 5.1 Carrier frequencies

ST7538Q is a multi frequency device: eight programmable Carrier Frequencies are available (see *Table 5*).

Only one Carrier could be used a time. The communication channel could be varied during the normal working Mode to realize a multifrequency communication.

Selecting the desired frequency in the Control Register the Transmission and Reception filters are accordingly tuned.

Table 5. ST7538Q Channels List

| FCarrier          | F (KHz) |
|-------------------|---------|
| F0                | 60      |
| F1                | 66      |
| F2                | 72      |
| F3                | 76      |
| F4                | 82.05   |
| F5                | 86      |
| F6                | 110     |
| F7 <sup>(1)</sup> | 132.5   |

### 5.2 Baud rates

ST7538Q is a multi Baud rate device: four Baud Rate are available (See *Table 6.*).

Table 6. ST7538Q mark and space tones frequency distance vs baud rate and deviation

| Baud Rate [Baud]    | ∆F <sup>(1)</sup> (Hz)      | Deviation <sup>(2)</sup> |
|---------------------|-----------------------------|--------------------------|
| 600                 | 600                         | 1 <sup>(3)</sup>         |
| 1200                | 600<br>1200                 | 0.5<br>1                 |
| 2400 <sup>(4)</sup> | 1200 <sup>(4)</sup><br>2400 | 0.5<br>1                 |
| 4800                | 2400<br>4800                | 0.5<br>1                 |

- 1. Frequency deviation.
- 2. Deviation =  $\Delta F$  / (Baud Rate)
- 3. Deviation 0.5 Not Allowed
- 4. Default value

# 5.3 Mark and space frequencies

Mark and space communication frequencies are defined by the following formula:

 $F(0) = FCarrier + [\Delta F]/2$ 

 $F("1") = FCarrier - [\Delta F]/2$ 

 $\Delta \mathbf{F}$  is the Frequency Deviation.

With Deviation = "0.5" the difference in terms of frequency between the mark and space tones is half the Baudrate value ( $\Delta \mathbf{F} = 0.5^*$ BAudrate). When the Deviation = "1" the difference is the Baudrate itself ( $\Delta \mathbf{F} =$  Baudrate). The minimal Frequency Deviation is 600Hz.

Table 7. ST7538Q synthesized frequencies

| Carrier<br>Frequency<br>(KHz) | Baud<br>Rate  | Deviation | Freque | act<br>ncy [Hz]<br>:16MHz) | су    | Frequen Bau | Frequen Baud | Deviation | Exact<br>Frequency [Hz]<br>(Clock=16MHz) |  |
|-------------------------------|---------------|-----------|--------|----------------------------|-------|-------------|--------------|-----------|------------------------------------------|--|
| (KHZ)                         |               |           | "1"    | "0"                        | (KHz) |             |              | "1"       | "0"                                      |  |
| 60                            | 600           |           |        |                            | 82.05 | 600         |              |           |                                          |  |
|                               |               | 1         | 59733  | 60221                      |       |             | 1            | 81706     | 82357                                    |  |
|                               | 1200          | 0.5       | 59733  | 60221                      |       | 1200        | 0.5          | 81706     | 82357                                    |  |
|                               | 1 59408 60547 |           |        | 1                          | 81380 | 82682       |              |           |                                          |  |
|                               | 2400          | 0.5       | 59408  | 60547                      |       | 2400        | 0.5          | 81380     | 82682                                    |  |
|                               |               | 1         | 58757  | 61198                      |       |             | 1            | 80892     | 83171                                    |  |
|                               | 4800          | 0.5       | 58757  | 61198                      |       | 4800        | 0.5          | 80892     | 83171                                    |  |
|                               |               | 1         | 57617  | 62337                      |       |             | 1            | 79590     | 84473                                    |  |
| 66                            | 600           |           |        |                            | 86    | 600         |              |           |                                          |  |
|                               |               | 1         | 65755  | 66243                      |       |             | 1            | 85775     | 86263                                    |  |
|                               | 1200          | 0.5       | 65755  | 66243                      |       | 1200        | 0.5          | 85775     | 86263                                    |  |
|                               |               | 1         | 65430  | 66569                      |       |             | 1            | 85449     | 86589                                    |  |
|                               | 2400          | 0.5       | 65430  | 66569                      |       | 2400        | 0.5          | 85449     | 86589                                    |  |
|                               |               | 1         | 64779  | 67220                      |       |             | 1            | 84798     | 87240                                    |  |
|                               | 4800          | 0.5       | 64779  | 67220                      |       | 4800        | 0.5          | 84798     | 87240                                    |  |
|                               |               | 1         | 63639  | 68359                      |       |             | 1            | 83659     | 88379                                    |  |

**Exact Exact** Carrier Carrier Frequency [Hz] Frequency [Hz] **Baud** Frequen Baud **Deviation** Deviation Frequency (Clock=16MHz) (Clock=16MHz) Rate Rate су (KHz) (KHz) "1" "1" "0" 0.5 0.5 0.5 0.5 0.5 0.5 132.5 0.5 0.5 0.5 0.5 0.5 0.5 

Table 7. ST7538Q synthesized frequencies

#### 5.4 ST7538Q mains access

ST7538Q can access the Mains in two different ways:

- Synchronous access
- Asynchronous access

The choice between the two types of access can be performed by means of Control Register bit 14 (see *Table 11*) and affects the ST7538Q data flow in Transmission Mode as in Reception Mode (for how to set the communication Mode, see *Section 5.5 on page 18*).

#### In Data Transmission Mode:

- Synchronous Mains access: on clock signal provided by ST7538Q (CLR/T line) rising edge, data transmission line (TxD line) value is read and sent to the FSK Modulator. ST7538Q manages the Transmission timing according to the
- Asynchronous Mains access: data transmission line (TxD line) value enters directly to the FSK Modulator. The Host Controller manages the Transmission timing (CLR/T line should be neglected).

5//

In Data Reception Mode:

- Synchronous Mains access: on clock signal recovered by a PLL from ST7538Q (CLR/T line) rising edge, value on FSK Demodulator is read and put to the data reception line (RxD line). ST7538Q recovers the bit timing according to the BaudRate Selected.
- Asynchronous Mains access: Value on FSK Demodulator is sent directly to the data reception line (RxD line). The Host Controller recovers the communication timing (CLR/T line should be neglected).

## 5.5 Host processor interface

ST7538Q exchanges data with the host processor through a serial interface.

The data transfer is managed by REG\_DATA and RxTx Lines, while data are exchanged using RxD, TxD and CLR/T lines.

Four are the ST7538Q working modes:

- Data Reception
- Data Transmission
- Control Register Read
- Control Register Write

REG DATA and RxTx lines are level sensitive inputs.

Table 8. Data and control register access bits configuration

|                        | REG_DATA | RxTx |
|------------------------|----------|------|
| Data Transmission      | 0        | 0    |
| Data Reception         | 0        | 1    |
| Control Register Read  | 1        | 1    |
| Control Register Write | 1        | 0    |

ST7538Q features two type of Host Communication Interfaces:

- SPI
- UART

The selection can be done through the UART/SPI pin. If UART/SPI pin is forced to "0" SPI interface is selected while if UART/SPI pin is forced to "1" UART interface is selected <sup>(a)</sup>. The type of interface affects the Data Reception by setting the idle state of RxD line. When ST7538Q is in Receiving mode (REG\_DATA="0" and RxTx ="1") and no data are available on mains (or RxD is forced to an idle state, i.e. with a conditioned Detection Method), the RxD line is forced to "0" when UART/SPI pin is forced to "0" or to "1" when UART/SPI pin is forced to "1".

577

uART Interface Mode modifies also Control Register Functions and provides one more level of Rx sensitivity (see par. 5.11)

The UART interface allows to connect an UART compatible device instead SPI interface allows to connect an SPI compatible device. The allowed combinations of Host Interface/ST7538Q Mains Access are:

Table 9. Host Interface / ST7538Q mains access combinations

| Host Device    | UART/SPI pin Communicati |              | Mains a      | access           |
|----------------|--------------------------|--------------|--------------|------------------|
| interface type | UAN 1/3P1 pill           | mode         | Asynchronous | Synchronous      |
| UART           | "1"                      | Transmission | Х            |                  |
| UART           | "1"                      | Reception    | Х            | X <sup>(1)</sup> |
| SPI            | "0"                      | Transmission |              | Х                |
| SPI            | "0"                      | Reception    |              | Х                |

<sup>1.</sup> Received Data more stable than in Asynchronous Mains Access

Figure 3. Synchronous and asynchronous ST7538Q/Host controller interfaces



ST7538Q allows to interface the Host Controller using a five line interface (RxD,TxD,RxTx, CLR/T, & REG\_DATA) in case of Synchronous mains access or using a 3 line interface (RxD,TxD & RxTx) in Asynchronous mains access. Since Control Register is not accessible in Asynchronous mode, in this case REG\_DATA pin can be tied to GND.

#### 5.5.1 Communication between host and ST7538Q

The Host can achieve the Mains access by selecting REG\_DATA = "0" and the choice between Data Transmission or Data Reception is performed by selecting RxTx line (if RxTx = "1" ST7538Q receives data from mains, if RxTx = "0" ST7538Q transmits data over the mains).

Communication between Host and ST7538Q is different in Asynchronous and Synchronous mode:

#### Asynchronous mode

In Asynchronous Mode, data are exchanged without any data Clock reference. The host controller has to recover the clock reference in receiving Mode and control the Bit time in transmission mode.

If RxTx line is set to "1" & REG\_DATA = "0" (Data Reception), ST7538Q enters in an Idle State. After Tcc time the modern starts providing received data on RxD line.

If RxTx line is set to "0" & REG\_DATA="0" (Data Transmission), ST7538Q enters in an Idle State and transmission circuitry is switched on. After Tcc time the modem starts transmitting data present on TxD line.

#### Synchronous mode

In Synchronous Mode ST7538Q is always the master of the communication and provides the clock reference on CLR/T line.

When ST7538Q is in receiving mode an internal PLL recovers the clock reference. Data on RxD line are stable on CLR/T rising Edge.

When ST7538Q is in transmitting mode the clock reference is internally generated and TxD line is sampled on CLR/T rising Edge.

If RxTx line is set to "1" & REG\_DATA="0" (Data Reception), ST7538Q enters in an Idle State and CLR/T line is forced Low. After Tcc time the modem starts providing received data on RxD line.

If RxTx line is set to "0" & REG\_DATA="0" (Data Transmission), ST7538Q enters in an Idle State and transmission circuitry is switched on. After Tcc time the modem starts transmitting data present on TxD line (*Figure 5*).



Figure 4. Receiving and transmitting data/recovered clock timing



Figure 5. Data reception -> data transmission -> data reception

# 5.6 Control register access

The communication with ST7538Q Control Register is always synchronous. The access is achieved using the same lines of the Mains interface (RxD, TxD, RxTx and CLR/T) plus REG\_DATA Line.

With REG\_DATA = 1 and RxTx = 0, the data present on TxD are loaded into the Control Register MSB first. The ST7538Q samples the TxD line on CLR/T rising edges. The control Register content is updated at the end of the register access section (REG\_DATA falling edge).

In Normal Control Register mode (Control Register bit 21="0", see *Table 11*) if more than 24 bits are transferred to ST7538Q only latest 24 bits are stored inside the Control Register. If less than 24 bits are transferred to ST7538Q the Control Register writing is aborted (in this case if at least 16 bits are provided REGOK line will be activated).

In order to avoid undesired Control Register writings caused by REG\_DATA line fluctuations (for example because of surge or burst on mains), in Extended Control Register mode (Control Register bit 21="1" see *Table 11*) exactly 24 or 48 bits must be transferred to ST7538Q in order to properly write the Control Register, otherwise writing is aborted and if at least 16 bits are provided REGOK line will be activated. If 24 bits are transferred, only the first 24 Control Register bits (from 23 to 0) are written.

With REG\_DATA = 1 and RxTx = 1, the content of the Control Register is sent on RxD port. The Data on RxD are stable on CLR/T rising edges MSB First. In Normal Control Register mode 24 bits are transferred from ST7538Q to the Host. In Extended Control Register mode 24 or 48 bits are transferred from ST7538Q to the Host depending on content of Control Register bit 18 (with bit 18 = "0" the first 24 bits are transferred, otherwise all 48 bits are transferred, see *Table 11*).

Figure 6. Data reception -> control register read -> data reception timing diagram



Figure 7. Data reception -> control register write -> data reception timing diagram



Figure 8. Data transmission -> control reg. read data -> reception timing diagram



Figure 9. Data transmission -> control reg. write -> data reception timing diagram



**577** 

## 5.7 Receiving mode

The receive section is active when RxTx Pin = "1" and REG\_DATA = 0.

The input signal is read on RAI Pin using SGND as ground reference and then pre-filtered by a Band pass Filter (62kHz max bandwidth at -3dB). The Pre-Filter can be inserted setting one bit in the Control Register. The Input Stage features a wide dynamic range to receive Signal with a Very Low Signal to Noise Ratio. The Amplitude of the applied waveform is automatically adapted by an Automatic Gain Control block (AGC) and then filtered by a Narrow Band Band-Pass Filter centered around the Selected Channel Frequency (14kHz max at -3dB). The resulting signal is down-converted by a mixer using a sinewave generated by the FSK Modulator. Finally an Intermediate Frequency Band Pass-Filter (IF Filter) improves the Signal to Noise ration before sending the signal to the FSK demodulator. The FSK demodulator then send the signal to the RX Logic for final digital filtering. Digital filtering Removes Noise spikes far from the BAUD rate frequency and Reduces the Signal Jitter. RxD Line is forced at logic level "0" or "1" (according the UART/SPI pin level) when neither mark or space frequencies are detected on RAI Pin.

Mark and Space Frequency in Receiving Mode must be distant at least BaudRate/2 to have a correct demodulation.

While ST7538Q is in Receiving Mode (RxTx pin = "1"), the transmit circuitry, Power Line Interface included, is turned off. This allows the device to achieve a very low current consumption (5mA typ). In Receiving mode ATOP2 pin is internally connected to PAVSS.

### 5.7.1 High sensitivity mode

It is possible to increase the ST7538Q Receiving Sensitivity setting to '1' the High Sensitivity Bit of Control Register <sup>(b)</sup>. This function allows to increase the communication reliability when the ST7538Q sensitivity is the limiting factor.

### 5.7.2 Synchronization recovery system (PLL)

ST7538Q embeds a Clock Recovery System to feature a Synchronous data exchange with the Host Controller.

The clock recovery system is realized by means of a second order PLL. Data on the data line (RxD) are stable on CLR/T line rising edge (CLR/T Falling edge synchronized to RxD line transitions ± LOCK-IN Range).

The PLL Lock-in and Lock-out Range is  $\pm \pi/2$ . When the PLL is in the unlock condition, CLR/T and RxD lines are forced to a low logic level.

When PLL is in unlock condition it is sensitive to RxD Rising and Falling Edges. The maximum number of transition required to reach the lock-in condition is 5. When in lock-in condition the PLL is sensitive only to RxD rising Edges to reduce the CLR/T Jitter. ST7538Q PLL is forced in the un-lock condition, when more than 32 equal symbols are received.

Due to the fact that the PLL, in lock-in condition, is sensitive only to RxD rising edge, sequences equal or longer than 15 equal symbols can put the PLL into the un-lock condition.

b. A third level of Rx sensitivity can be selected in UART Interface Mode (see par. 5.11)

CLR/T

RxD

D03IN1417

LOCK-IN RANGE

Figure 10. ST7538Q PLL lock-in range

#### 5.7.3 Carrier/preamble detection

The Carrier/Preamble Block is a digital Frequency detector Circuit. It can be used to manage the MAINS access and to detect an incoming signal. Two are the possible setting:

- Carrier detection: The Carrier/Preamble detection Block notifies to the host controller the presence of a Carrier when it detects on the RAI Input a signal with an harmonic component close to the programmed Carrier Frequency. The CD\_PD signal sensitivity is identical to the data reception sensitivity (0.5mVrms Typ. in Normal Sensitivity Mode).
  - The CD\_PD line is forced to a logic level low when a Carrier is detected.
- Preamble\_detection: The Carrier/Preamble detection Block notifies to the host controller the presence of a Carrier modulated at the Programmed Baud Rate for at least 4 Consecutive Symbols ("1010" or "0101" are the symbols sequences detected). CD\_PD line is forced low till a Carrier signal is detected and PLL is in the lock-in range. To reinforce the effectiveness of the information given by CD\_PD Block, a digital filtering is applied on Carrier or Preamble notification signal (See Control Register Paragraph). The Detection Time Bits in the Control Register define the filter performance. Increasing the Detection Time reduces the false notifications caused by noise on main line. The Digital filter adds a delay to CD\_PD notification equal to the programmed Detection Time. When the carrier frequency disappears, CD\_PD line is held low for a period equal to the detection time and then forced high. During this time the some spurious data caused by noise can be demodulated.

#### 5.7.4 Header recognition

In Extended Control Register Mode (Control Register bit 21 = "1", see *Table 11*) the CD\_PD line can be used to recognize if an header has been sent during the transmission. With Header Recognition function enable (Control Register bit 18 = "1", see *Table 11*), CD\_PD line is forced low when a Frame Header is detected. If Frame Length Count function is enabled, CD\_PD is held low and a number of 16 bit word equal to the Frame Length selected is sent to the host controller. In this case, CLR/T is forced to "0" and RxD is forced to "0" or "1" (according the UART/SPI pin level) when Header has not been detected or after the Frame Length has been reached.

If Frame Length Count function is disabled, an header recognition is signaled by forcing CD\_PD low for one period of CLR/T line. In this case, CLR/T and RxD signal are always present, even if no header has been recognized.

Figure 11. CD\_PD timing during RX



Figure 12. Receiving path block diagram



### 5.8 Transmission mode

The transmit mode is set when RxTx Pin = "0" and REG\_DATA Pin = "0". In transmitting mode the FSK Modulator and the Power Line Interface are turned ON. The transmit Data (TXD) enter synchronously or asynchronously to the FSK modulator.

- Host Controller Synchronous Communication Mode: on CLR/T rising edge, TXD Line Value is read and sent to the FSK Modulator. ST7538Q Manages the Transmission timing according to the BaudRate Selected
- Host Controller Asynchronous Communication Mode: TXD data enter directly to the FSK Modulator. The Host Controller Manages the Transmission timing

In both conditions no Protocol Bits are added by ST7538Q.

The FSK frequencies are synthesized in the FSK modulator from a 16MHz crystal oscillator by direct digital synthesis technique. The frequencies Table in different Configuration is reported in *Table 7*. The frequencies precision is same as external crystal one's. In the analog domain, the signal is filtered in order to reduce the output signal spectrum and to reduce the harmonic distortion. The transition between a symbol and the following is done at the end of the on-going half FSK sinewave cycle.



Figure 13. Transmitting path block diagram

### 5.8.1 Automatic Level Control (ALC)

The Automatic Level Control Block (ALC) is a variable gain amplifier (with 32 non linear discrete steps) controlled by two analog feed backs acting at the same time. The ALC gain range is 0dB to 30 dB and the gain change is clocked at 5KHz. Each step increases or reduces the voltage of 1dB (Typ).

Two are the control loops acting to define the ALC gain:

• The Voltage control loop acts to keep the Peak-to-Peak Voltage constant on Vsense. The gain adjustment is related to the result of a peak detection between the Voltage waveform on Vsense and two internal Voltage references. It is possible to protect the Voltage Control Loop against noise by freezing the output level (see Section 6.6: Output voltage level freeze on page 38).

```
 \begin{array}{ll} \text{If Vsense} < \text{VCL}_{\text{TH}} \text{ - VCL}_{\text{HYST}} & \text{The next gain level is increased by 1 step} \\ \text{If VCL}_{\text{TH}} \text{ - VCL}_{\text{HYST}} < \text{Vsense} < \text{VCL}_{\text{TH}} + \text{VCL}_{\text{HYST}} & \text{No Gain Change} \\ \text{If Vsense} > \text{VCL}_{\text{TH}} + \text{VLC}_{\text{HYST}} & \text{The next gain level is decreased by 1 step} \\ \end{array}
```

 The Current control loop acts to limit the maximum Peak Output current inside ATOP1 and ATOP2.

The current control loop acts through the voltage control loop decreasing the Output Peak-to-Peak Amplitude to reduce the Current inside the Power Line Interface. The current sensing is done by mirroring the current in the High side MOS of the Power Amplifier (not dissipating current Sensing). The Output Current Limit (up to 400mApeak), is set by means of an external resistor ( $R_{\rm CL}$ ) connected between CL and PAVss. The resistor converts the current sensed into a voltage signal. The Peak current sensing block works as the Output Voltage sensing Block:

```
\label{eq:control} \begin{array}{ll} \text{If V(CL)} < \text{CCL}_{\text{TH}} - \text{CCL}_{\text{HYST}} & \text{Voltage Control Loop Acting} \\ \text{If CCL}_{\text{TH}} - \text{CCL}_{\text{HYST}} < \text{V(CL)} < \text{CCL}_{\text{TH}} + \text{CCL}_{\text{HYST}} & \text{No Gain Change} \\ \text{If V(CL)} > \text{CCL}_{\text{TH}} + \text{CLC}_{\text{HYST}} & \text{The next gain level is decreased by 1 step} \\ \end{array}
```

Figure 14 shows the typical connection of Current an Voltage control loops.

Figure 14. Voltage and current feedback external interconnection example



Voltage control loop formula

$$VR_{PK} \cong \frac{R_1 + R_2}{R_2} \cdot \ (VCL_{TH} \pm VCL_{HYST})$$

Table 10. Vout vs R1 & R2 resistors value

| Vout (Vrms) | Vout (dBμV) | (R1+R2)/R2 | <b>R2 (K</b> Ω) | <b>R1 (K</b> Ω) |
|-------------|-------------|------------|-----------------|-----------------|
| 0.150       | 103.5       | 1.1        | 7.5             | 1.0             |
| 0.250       | 108.0       | 1.9        | 5.1             | 3.9             |
| 0.350       | 110.9       | 2.7        | 3.6             | 5.6             |
| 0.500       | 114.0       | 3.7        | 3.3             | 8.2             |
| 0.625       | 115.9       | 4.7        | 3.3             | 11.0            |
| 0.750       | 117.5       | 5.8        | 2.7             | 12.0            |
| 0.875       | 118.8       | 6.6        | 2.0             | 11.0            |
| 1.000       | 120.0       | 7.6        | 1.6             | 10.0            |
| 1.250       | 121.9       | 9.5        | 1.6             | 13.0            |
| 1.500       | 123.5       | 10.8       | 1.6             | 15.0            |

Note: The rate of R2 takes in account the input resistance on the SENSE pin (36  $K\Omega$ ). 5.6nF capacitor effect has been neglected.

Figure 15. Typical output current vs rcl



#### Integrated Power Line Interface (PLI)

The Power Line Interface (PLI) is a double CMOS AB Class Power Amplifier with the two outputs (ATOP1 and ATOP2) in opposition of phase.

Two are the possible configuration:

- Single Ended Output (ATOP1).
- Bridge Connection

The Bridge connection guarantee a Differential Output Voltage to the load with twice the swing of each individual Output. This topology virtually eliminates the even harmonics generation.

The PLI requires, to ensure a proper operation, a regulated and well filtered Supply Voltage. PAVcc Voltage must fulfil the following formula to work without clipping phenomena:

$$PAVcc \ge \frac{VATOP(AC)}{2} + 7.5V$$

To allow the driving of an external Power Line Interface, the output of the ALC is available even on ATO pin. ATO output has a current capability much lower than ATOP1 and ATOP2.





TRXTX TST 4V STEP NUMBER 16 17 18 31 DOSIN1408

Figure 17. PLI startup timing diagram

# 5.9 Crystal oscillator

ST7538Q integrates a inverter driver circuit to realize a 16MHz crystal oscillator.

This circuit is able to drive a maximum load capacitance of 16pF with typical quartz ESR of  $40\Omega$ 

If the internal driver circuit is used, only one external crystal quartz and two external load capacitors ( $C_1$  and  $C_2$ ) are needed to realize the oscillator function (*Figure 18*).

Figure 18. Typical crystal configuration if internal crystal driver circuit is used



If an external oscillator is used, XOUT must be disconnected, while XIN must satisfies the specifications given in *Table 4* (see *Figure 19*).

XIN

SVSS

With External Clock XOUT must be left floating

Figure 19. XIN waveform if an external oscillator is used

# 5.10 Control register

The ST7538Q is a multi-channel and multifunction transceiver. An internal 24 or 48 Bits (in Extended mode) Control Register allows to manage all the programmable parameters (*Table 11*).

The programmable functions are:

- Channel Frequency
- Baud Rate
- Deviation
- Watchdog
- Transmission Timeout
- Frequency Detection Time
- Detection Method
- Mains Interfacing Mode
- Output Clock
- Sensitivity Mode
- Input Pre-Filter

In addition to these functions the Extended mode provides 24 additional bits and others functions:

- Output Level Freeze
- Frame Header Recognizer (one 16 bits header of or two 8 bits headers) with support to Frame Length Bit count

Table 11. Control register functions

| Bits    | Function                        | Value                                                                  | Se                              | Selection                            |                                 | Note | Default   |
|---------|---------------------------------|------------------------------------------------------------------------|---------------------------------|--------------------------------------|---------------------------------|------|-----------|
|         |                                 |                                                                        | Bit2                            | Bit1                                 | Bit0                            |      |           |
| 0 to 2  | Frequencies                     | 60 KHz<br>66 KHz<br>72 KHz<br>76 KHz<br>82.05 KHz<br>86 KHz<br>110 KHz | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 |      | 132.5 kHz |
|         |                                 |                                                                        | Bit 4                           | 1                                    | Bit 3                           |      |           |
| 3 to 4  | Baud Rate                       | 600<br>1,200<br>2,400<br>4,800                                         | 0<br>0<br>1<br>1                |                                      | 0<br>1<br>0<br>1                |      | 2400      |
|         |                                 |                                                                        |                                 | Bit 5                                |                                 |      |           |
| 5       | Deviation                       | 0.5<br>1                                                               |                                 | 0<br>1                               |                                 |      | 0.5       |
|         |                                 |                                                                        |                                 | Bit 6                                |                                 |      |           |
| 6       | Watchdog                        | Disabled<br>Enabled (1.5 s)                                            |                                 | 0<br>1                               |                                 |      | Enabled   |
|         |                                 |                                                                        | Bit 8                           | 3                                    | Bit 7                           |      |           |
| 7 to 8  | Transmission<br>Time Out        | Disabled<br>1 s<br>3 s<br>Not Used                                     | 0<br>0<br>1<br>1                |                                      | 0<br>1<br>0<br>1                |      | 1 sec     |
|         |                                 |                                                                        | Bit 1                           | 0                                    | Bit 9                           |      |           |
| 9 to 10 | Frequency<br>detection<br>time  | 500 μs<br>1 ms<br>3 ms<br>5 ms                                         | 0<br>0<br>1<br>1                |                                      | 0<br>1<br>0<br>1                |      | 1 ms      |
|         | Zero                            |                                                                        |                                 | Bit 11                               | 1                               |      |           |
| 11      | Crossing<br>Synchronizati<br>on | Disabled<br>Enabled                                                    |                                 | 0<br>1                               |                                 |      | Disabled  |

Table 11. Control register functions (continued)

|             | Function                           | Value                                            | Selec            |                  | Note                                                                                                                                                  | Default                                          |
|-------------|------------------------------------|--------------------------------------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|             |                                    |                                                  | Bit 13           | Bit 12           |                                                                                                                                                       |                                                  |
|             |                                    | Carrier detection without conditioning           | 0                | 0                | Carrier Detection Notification on CD_PD Line CLR/T and RxD signal always Present                                                                      |                                                  |
|             |                                    | Carrier detection with conditioning              | 0                | 1                | CLR/T and RxD lines<br>are forced to "0" when<br>Carrier is not detected                                                                              |                                                  |
| 12 to<br>13 | Detection<br>Method <sup>(1)</sup> | Preamble<br>detection<br>without<br>conditioning | 1                | 0                | Preamble Detection Notification on CD_PD Line CLR/T and RxD signal always Present                                                                     | Preamble<br>detection<br>without<br>conditioning |
|             |                                    | Preamble<br>detection<br>with conditioning       | 1                | 1                | Preamble Detection Notification on CD_PD Line CLR/T and RxD lines are forced to "0" when Preamble has not been detected or PLL is in Unlock condition |                                                  |
|             |                                    |                                                  | Bit              | 14               |                                                                                                                                                       |                                                  |
| 14          | Mains<br>Interfacing<br>Mode       | Synchronous<br>Asynchronous                      | 0<br>1           |                  |                                                                                                                                                       | Asynchronou<br>s                                 |
|             |                                    |                                                  | Bit 16           | Bit 15           |                                                                                                                                                       |                                                  |
| 15 to<br>16 | Output Clock                       | 16 MHz<br>8 MHz<br>4 MHz<br>Clock OFF            | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 |                                                                                                                                                       | 4 MHz                                            |
|             |                                    |                                                  | Bit              | 17               |                                                                                                                                                       |                                                  |
| 17          | Output<br>Voltage Level<br>Freeze  | Enabled<br>Disabled                              | 0                |                  | Active only if Extended<br>Control Register is<br>enable (Bit 21="1")                                                                                 | Disabled                                         |
|             |                                    |                                                  | Bit              | 18               |                                                                                                                                                       |                                                  |
| 18          | Header<br>Recognition              | Disabled<br>Enabled                              | 0<br>1           |                  | Active only if Extended<br>Control Register is<br>enable (Bit 21="1")                                                                                 | Disabled                                         |
|             |                                    |                                                  | Bit              | 19               | Active only if Header                                                                                                                                 |                                                  |
| 19          | Frame<br>Length Count              | Disabled<br>Enabled                              | 0                |                  | Recognition Function (Bit 18="1") and Extended Control Register (Bit 21="1") are enable                                                               | Disabled                                         |

Table 11. Control register functions (continued)

|             | Function             | Value                                     | Selection | Note                                                                              | Default               |
|-------------|----------------------|-------------------------------------------|-----------|-----------------------------------------------------------------------------------|-----------------------|
|             |                      |                                           | Bit 20    |                                                                                   |                       |
| 20          | Header<br>Length     | 8 bits<br>16 bits                         | 0<br>1    | Active only if Extended<br>Control Register is<br>enable (Bit 21="1")             | 16 bits               |
|             |                      |                                           | Bit 21    |                                                                                   |                       |
| 21          | Extended<br>Register | Disable (24 bits)<br>Enabled (48 bits)    | 0<br>1    | Extended Register<br>enables Functions on<br>Bit 17, 18,19 and 20                 | Disabled<br>(24 bits) |
|             |                      |                                           | Bit 22    |                                                                                   |                       |
| 22          | Sensitivity<br>Mode  | Normal<br>Sensitivity<br>High Sensitivity | 0<br>1    |                                                                                   | Normal                |
|             |                      |                                           | Bit 23    |                                                                                   |                       |
| 23          | Input Filter         | Disabled<br>Enabled                       | 0<br>1    |                                                                                   | Disabled              |
| 24 to<br>39 | Frame<br>Header      | from 0000h to<br>FFFFh                    |           | One 16 bits Header or<br>two 8 bits Headers<br>(MSB first) depending<br>on Bit 17 | 9B58h                 |
| 40 to<br>47 | Frame<br>Length      | from 01h to FFh                           |           | Number of 16 bits words expected                                                  | 08h                   |

The Detection method bit meaning differs depending on UART/SPI pin value. In this table is listed the SPI mode (UART/SPI="0"). For Detection method bit meaning in UART mode (UART/SPI="1") please see Table 12.

# 5.11 Detection method and Rx Sensitivity in UART mode

When ST7538Q is running in UART mode (by forcing UART/SPI pin to "1") the Control Register Function "Detection method" differs from SPI mode as indicated in the *Table 12*:

Table 12. Control register functions in UART mode

|             | Function            | tion Value S                           |        | ction  | Note                                                                                                                                                                          | Default                                         |
|-------------|---------------------|----------------------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
|             |                     |                                        | Bit 13 | Bit 12 |                                                                                                                                                                               |                                                 |
|             |                     | Not Allowed                            | 0      | 0      | This configuration should be avoided because it could cause an unpredictable behavior of the device                                                                           |                                                 |
|             |                     | Not Allowed                            | 0      | 1      | This configuration should be avoided because it could cause an unpredictable behavior of the device                                                                           |                                                 |
| 12 to<br>13 | Detection<br>Method | Carrier detection without conditioning | 1      | 0      | Carrier Detection Notification on CD_PD Line CLR/T and RxD signal always Present                                                                                              | Carrier<br>detection<br>without<br>conditioning |
|             |                     | Carrier detection with conditioning    | 1      | 1      | Carrier Detection Notification on CD_PD Line CLR/T Line is forced to "0" and RxD Line is forced to "0" or "1" (according the UART/SPI pin level) when Carrier is not detected |                                                 |

UART mode provides also a third level of Receiving sensitivity in addition to two levels select able by Control Register (see *Table 11*). By setting to "1" the TxD pin during a receiving session the sensitivity is forced to BU threshold (this condition suppresses the Control Register setting).

#### Auxiliary analog and digital functions 6

#### 6.1 Band in use

The Band in Use Block has a Carrier Detection like function but with a different Input Sensibility (77dBµV Typ.)

and with a different BandPass filter Selectivity (40dB/Dec).

BU line is forced High when a signal in band is detected.

To prevent BU line false transition, BU signal is conditioned to Carrier Detection Internal Signal.

#### 6.2 Time out

Time Out Function is a protection against a too long data transmission. When Time Out function is enabled after 1 or 3 second of continuos transmission the transceiver is forced in receiving mode. This function allows ST7538Q to automatically manage the CENELEC Medium Access specification. When a time-out event occur, TOUT is forced high, and is held high for at least 125 ms. To Unlock the Time Out condition RxTx should be forced High. During the time out period only register access or reception mode are enabled.

During Reset sequence if RxTx line ="0" & REG DATA line ="0", TIMEOUT protection is suddendly enabled and ST7538Q must be configured in data reception after the reset event before starting a new data transmission.

Time Out time is programmable using Control Register bits 7 and 8 (*Table 11*).

RxTx T<sub>OUT</sub> TOFF **TOFFD** Time Out function D03IN1409

Figure 20. Time-out timing and unlock sequence

#### 6.3 Reset & watchdog

RSTO Output is a reset generator for the application circuitry. During the ST7538Q startup sequence is forced low. RSTO becomes high after a  $T_{\mbox{\scriptsize RSTO}}$  delay from the end of oscillator startup sequence.

Inside ST7538Q is also embedded a watchdog function. The watchdog function is used to detect the occurrence of a software fault of the Host Controller. The watchdog circuitry generates an internal and external reset (RSTO low for T<sub>RSTO</sub> time) on expiry of the internal watchdog timer. The watchdog timer reset can be achieved applying a negative pulse on WD pin (Figure 21).

577



Figure 21. Reset and watchdog timing

#### 6.4 Zero crossing detection

The Mains Voltage Zero Crossing can be detected, through a proper connection of ZCIN to the Mains. ZCIN comparator has a threshold fixed at SGND. ZCOUT is a TTL Output forced High after a positive zero-crossing transition, and low after a negative one. Setting the Bit 11 inside the Control Register to "1" the transmission is automatically synchronized to the mains positive zero-crossing transition. This function is achieved turning on the PLI when RX/TX is low and delaying the CLR/T first transition until the first zerocrossing event. The automatic synchronization procedure can work only if the synchronous interface is programmed. If asynchronous interface is in use the Zero Crossing synchronization can be achieved managing the ZCOUT line.



Figure 22. Synchronous zero-crossing transmission

### 6.5 Output clock

MCLK is the master clock output. The clock frequency sourced can be programed through the control register to be a ratio of the crystal oscillator frequency (Fosc, Fosc/2 Fosc/4) or can be disabled (off). The transition between one frequency and another is done only at the end of the ongoing cycle.

## 6.6 Output voltage level freeze

The Output Level Freeze function, when enabled, turns off the Voltage Control Loop once the ALC stays in a stable condition for about 3 periods of control loop, and maintains a constant gain until the end of transmission. Output Level Freeze can be enabled using Control Register bit 17 (*Table 11*). This function is available only using the Extended Control Register (Control Register bit 21 = "1").

## 6.7 Extended control register

When Extended Control Register function is enabled, all the 48 bits of Control Register are programmable. Otherwise, only the first 24 bits of Control Register are programmable. The functions Header Recognition, Frame Bit Count and Output Voltage Freeze are available only if Extended Control Register function is enabled. Extended Control Register can be enabled setting the Control Register bit 21(*Table 11*).

## 6.8 Reg OK

REGOK allows to detect an incomplete writing of the Control Register content (see *Section 5.6: Control register access on page 21*) or an accidental corruption of the Control Register content. In these cases REGOK goes to "1" until a new Control Register writing session is performed.

# 6.9 Under voltage lock out

The UVLO function turns off the device if the PAVcc voltage falls under 4V. Hysteresis is 340mV typically.

#### 6.10 Thermal shutdown

The ST7538Q is provided of a thermal protection which turn off the PLI when the junction temperature exceeds  $170^{\circ}C \pm 10\%$ . Hysteresis is around  $30^{\circ}C$ .

When shutdown threshold is overcome, PLI interface is switched OFF.

Thermal Shutdown event is notified to the HOST controller using TIMEOUT line. When TIMEOUT line is High, ST7538Q junction temperature exceed the shutdown threshold (Not Leached).

#### 5V and 3.3V voltage regulators and power good function 6.11

ST7538Q has an embedded 5V linear regulator externally available to supply the application circuitry.

The linear regulator has a very low quiescent current (50µA) and a current capability of 50mA. The regulator is protected against short circuitry events.

The DVdd pin can act either as 3.3V Voltage Output or as Input Digital Supply. When the DVdd pin is externally forced to 5V all the Digital I/Os operate at 5V, otherwise all the Digital I/Os are internally supplied at 3.3V. The DVdd pin can also source 3.3V voltage to supply external components. The 3.3V linear regulator has a very low quiescent current (50μA) and a current capability of 50mA. The regulator is protected against short circuitry events.

If AVdd and DVdd pins are connected to VDC pin, the 5V regulator maximum current capability rises to 100mA

When the regulator Voltages are above of the power good thresholds V<sub>PG</sub> (see *Table 4*), Power Good line is forced high, while is forced low at startup and when VDC or DVdd falls below V<sub>PG</sub> - V<sub>PGHYS</sub> Voltage.



Figure 23. Power good function

## 6.12 Power-up procedure

To ensure ST7538Q proper power-Up sequence, PAVcc, AVdd and DVdd Supply has to fulfil the following rules:

PAVcc rising slope must not exceed 100V/ms.

When DVdd is below 5V/3.3V and AVdd is below 5V: 100mV < PAVcc-AVdd, PAVcc-DVdd < 1.2V.

When AVdd and DVdd supplies are connected to VDC the above mentioned relation is guarantied if VDC load < 100mA and if the filtering capacitor on VDC < 100uF.

If DVdd is not forced to 5V, the Digital I/Os are internally supplied at 3.3 V and if DVdd load < 50mA and the filtering capacitor on DVdd < 100uF the second relation can be ignored .



Figure 24. Power-UP sequence



Figure 25. Application schematic example with coupling tranformer.

# 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

Best thermal performance is achieved when slug is soldered to PCB. It is recommended to have five solder dots (See *Figure 27*) without resist to connect the Copper slug to the ground layer on the soldering side. Moreover it is recommitted to connect the ground layer on the soldering side to another ground layer on the opposite side with 15 to 20 vias.

It is suggested to not use the PCB surface below the slug area to interconnect any pin except ground pins.

Copper Slug Solder plated

Figure 26. ST7538Q slug drawing

Figure 27. Soldering information



| Package Sizes     | 10x10x1.4mm |
|-------------------|-------------|
| Α                 | 2.00 mm     |
| В                 | 1.00 mm     |
| L                 | 6.00 mm     |
| L1 (Copper plate) | 10.00 mm    |

If PCB with ground layer, connect copper plate with 15 to 20 vias

**577** 

ST7538Q Revision history

# 8 Revision history

Table 13. Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 12-Jul-2006 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

577