



Figure 2. 908E626 Simplified Internal Block Diagram



# **PIN CONNECTIONS**



Figure 3. 908E626 Pin Connections

# Table 1. 908E626 PIN DEFINITIONS

A functional description of each pin can be found in the Functional Pin Description section beginning on page 15.

| Die | Pin                         | Pin Name                                                                         | Formal Name                 | Definition                                                                                                                     |
|-----|-----------------------------|----------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| MCU | 1<br>2<br>6<br>7<br>8<br>11 | PTB7/AD7/TBCH1<br>PTB6/AD6/TBCH0<br>PTB5/AD5<br>PTB4/AD4<br>PTB3/AD3<br>PTB1/AD1 | Port B I/Os                 | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.         |
| MCU | 3<br>4<br>5                 | PTC4/OSC1<br>PTC3/OSC2<br>PTC2/MCLK                                              | Port C I/Os                 | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.         |
| MCU | 9                           | IRQ                                                                              | External Interrupt<br>Input | This pin is an asynchronous external interrupt input pin.                                                                      |
| MCU | 10                          | RST                                                                              | External Reset              | This pin is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. |
| MCU | 12<br>13                    | PTD0/TACH0/BEMF<br>PTD1/TACH1                                                    | Port D I/Os                 | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.         |



# Table 1. 908E626 PIN DEFINITIONS

A functional description of each pin can be found in the Functional Pin Description section beginning on page 15.

| Die    | Pin                                      | Pin Name                                                      | Formal Name                           | Definition                                                                                                                                                                                         |  |
|--------|------------------------------------------|---------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1      | 14, 21, 22,<br>28, 33, 35,<br>36, 37, 39 | NC                                                            | No Connect                            | Not connected.                                                                                                                                                                                     |  |
| MCU    | 42                                       | PTE1/RXD                                                      | Port E I/O                            | This pin is a special function, bidirectional I/O port pin that can is shared with other functional modules in the MCU.                                                                            |  |
| MCU    | 43<br>48                                 | VREFL<br>VREFH                                                | ADC References                        | These pins are the reference voltage pins for the analog-to-digital converter (ADC).                                                                                                               |  |
| MCU    | 44<br>47                                 | VSSA<br>VDDA                                                  | ADC Supply Pins                       | These pins are the power supply pins for the analog-to-digital converter.                                                                                                                          |  |
| MCU    | 45<br>46                                 | EVSS<br>EVDD                                                  | MCU Power Supply<br>Pins              | These pins are the ground and power supply pins, respectively. The MCU operates from a single power supply.                                                                                        |  |
| MCU    | 49<br>50<br>52<br>53<br>54               | PTA4/KBD4<br>PTA3/KBD3<br>PTA2/KBD2<br>PTA1/KBD1<br>PTA0/KBD0 | Port A I/Os                           | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.                                                                             |  |
| MCU    | 51                                       | FLSVPP                                                        | Test Pin                              | For test purposes only. Do not connect in the application.                                                                                                                                         |  |
| Analog | 15                                       | FGEN                                                          | Current Limitation<br>Frequency Input | This is the input pin for the half-bridge current limitation PWM frequency.                                                                                                                        |  |
| Analog | 16                                       | BEMF                                                          | Back Electromagnetic<br>Force Output  | This pin gives the user information about back electromagnetic f (BEMF).                                                                                                                           |  |
| Analog | 17                                       | RST_A                                                         | Internal Reset                        | This pin is the bidirectional reset pin of the analog die.                                                                                                                                         |  |
| Analog | 18                                       | ĪRQ_A                                                         | Internal Interrupt<br>Output          | This pin is the interrupt output pin of the analog die indicating errors or wake-up events.                                                                                                        |  |
| Analog | 19                                       | SS                                                            | Slave Select                          | This pin is the SPI slave select pin for the analog chip.                                                                                                                                          |  |
| Analog | 20                                       | LIN                                                           | LIN Bus                               | This pin represents the single-wire bus transmitter and receiver.                                                                                                                                  |  |
| Analog | 23<br>26<br>29<br>32                     | HB1<br>HB2<br>HB3<br>HB4                                      | Half-bridge Outputs                   | This device includes power MOSFETs configured as four half-bridge driver outputs. These outputs may be configured for step motor drivers, DC motor drivers, or as high side and low side switches. |  |
| Analog | 24<br>27<br>31                           | VSUP1<br>VSUP2<br>VSUP3                                       | Power Supply Pins                     | These pins are device power supply pins.                                                                                                                                                           |  |
| Analog | 25<br>30                                 | GND1<br>GND2                                                  | Power Ground Pins                     | These pins are device power ground connections.                                                                                                                                                    |  |
| Analog | 34                                       | HVDD                                                          | Switchable V <sub>DD</sub><br>Output  | This pin is a switchable V <sub>DD</sub> output for driving resistive loads requiring a regulated 5.0 V supply; e.g., 3 pin Hall-effect sensors.                                                   |  |
| Analog | 38                                       | VDD                                                           | Voltage Regulator<br>Output           | The 5.0 V voltage regulator output pin is intended to supply the embedded microcontroller.                                                                                                         |  |
| Analog | 40                                       | VSS                                                           | Voltage Regulator<br>Ground           | Ground pin for the connection of all non-power ground connection (microcontroller and sensors).                                                                                                    |  |
| Analog | 41                                       | RXD                                                           | LIN Transceiver<br>Output             | This pin is the output of LIN transceiver.                                                                                                                                                         |  |
| -      | EP                                       | Exposed Pad                                                   | Exposed Pad                           | The exposed pad pin on the bottom side of the package conducts heat from the chip to the PCB board.                                                                                                |  |



# **ELECTRICAL CHARACTERISTICS**

# **MAXIMUM RATINGS**

# Table 2. MAXIMUM RATINGS

All voltages are with respect to ground unless otherwise noted. Exceeding limits on any pin may cause permanent damage to the device.

| Rating                                                          | Symbol                    | Value                                        | Unit |
|-----------------------------------------------------------------|---------------------------|----------------------------------------------|------|
| ELECTRICAL RATINGS                                              |                           |                                              |      |
| Supply Voltage                                                  |                           |                                              | V    |
| Analog Chip Supply Voltage under Normal Operation (Steadystate) | V <sub>SUP(SS)</sub>      | -0.3 to 28                                   |      |
| Analog Chip Supply Voltage under Transient Conditions (1)       | V <sub>SUP(PK)</sub>      | -0.3 to 40                                   |      |
| Microcontroller Chip Supply Voltage                             | V <sub>DD</sub>           | -0.3 to 6.0                                  |      |
| Input Pin Voltage                                               |                           |                                              | V    |
| Analog Chip                                                     | V <sub>IN(ANALOG)</sub>   | -0.3 to 5.5                                  |      |
| Microcontroller Chip                                            | V <sub>IN(MCU)</sub>      | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 |      |
| Maximum Microcontroller Current per Pin                         |                           |                                              | mA   |
| All Pins Except VDD, VSS, PTA0:PTA6, PTC0:PTC1                  | I <sub>PIN(1)</sub>       | ±15                                          |      |
| Pins PTA0:PTA6, PTC0:PTC1                                       | I <sub>PIN(2)</sub>       | ±25                                          |      |
| Maximum Microcontroller V <sub>SS</sub> Output Current          | I <sub>MVSS</sub>         | 100                                          | mA   |
| Maximum Microcontroller V <sub>DD</sub> Input Current           | I <sub>MVDD</sub>         | 100                                          | mA   |
| LIN Supply Voltage                                              |                           |                                              | V    |
| Normal Operation (Steady-state)                                 | V <sub>BUS(SS)</sub>      | -18 to 28                                    |      |
| Transient Conditions (1)                                        | V <sub>BUS(DYNAMIC)</sub> | 40                                           |      |
| ESD Voltage                                                     |                           |                                              | V    |
| Human Body Model <sup>(2)</sup>                                 | V <sub>ESD1</sub>         | ±3000                                        |      |
| Machine Model (3)                                               | V <sub>ESD2</sub>         | ±150                                         |      |
| Charge Device Model <sup>(4)</sup>                              | V <sub>ESD3</sub>         | ±500                                         |      |

#### Notes

- 1. Transient capability for pulses with a time of t < 0.5 sec.
- 2. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}, R_{ZAP} = 1500 \Omega$ ).
- 3. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- ESD3 testing is performed in accordance with Charge Device Model, robotic (C<sub>ZAP</sub> = 4.0 pF).



# **Table 2. MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted. Exceeding limits on any pin may cause permanent damage to the device.

| Rating                                                        | Symbol            | Value      | Unit |
|---------------------------------------------------------------|-------------------|------------|------|
| THERMAL RATINGS                                               |                   |            |      |
| Storage Temperature                                           | T <sub>STG</sub>  | -40 to 150 | °C   |
| Operating Case Temperature (5)                                | T <sub>C</sub>    | -40 to 115 | °C   |
| Operating Junction Temperature <sup>(6)</sup>                 | TJ                | -40 to 135 | °C   |
| Peak Package Reflow Temperature During Solder Mounting (7)(8) | T <sub>PPRT</sub> | Note 8     | °C   |

#### Notes

- 5. The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking.
- 6. The temperature of analog and MCU die is strongly linked via the package, but can differ in dynamic load conditions, usually because of higher power dissipation on the analog die. The analog die temperature must not exceed 150 °C under these conditions
- 7. Pin soldering temperature is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 8. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics.



# STATIC ELECTRICAL CHARACTERISTICS

# **Table 3. STATIC ELECTRICAL CHARACTERISTICS**

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  135 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                 | Symbol                             | Min       | Тур    | Max      | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------|--------|----------|------|
| SUPPLY VOLTAGE                                                                                                                                                 |                                    |           |        |          |      |
| Nominal Operating Voltage                                                                                                                                      | V <sub>SUP</sub>                   | 8.0       | -      | 18       | V    |
| SUPPLY CURRENT                                                                                                                                                 |                                    |           | I      | ·        | II.  |
| NORMAL Mode  V <sub>SUP</sub> = 12 V, Power Die ON (PSON=1), MCU Operating Using Internal Oscillator at 32 MHz (8.0 MHz Bus Frequency), SPI, ESCI, ADC Enabled | I <sub>RUN</sub>                   | -         | 20     | -        | mA   |
| STOP Mode <sup>(9)</sup> V <sub>SUP</sub> = 12 V, Cyclic Wake-up Disabled                                                                                      | I <sub>STOP</sub>                  | -         | -      | 75       | μА   |
| DIGITAL INTERFACE RATINGS (ANALOG DIE)                                                                                                                         | l                                  |           | I      | ·        | ı    |
| Output Pins RST_A, IRQ_A  Low State Output Voltage (I <sub>OUT</sub> = -1.5 mA)  High State Output Voltage (I <sub>OUT</sub> = 1.0 μA)                         | V <sub>OL</sub><br>V <sub>OH</sub> | -<br>3.85 | -<br>- | 0.4      | V    |
| Output Pins BEMF, RXD  Low State Output Voltage (I <sub>OUT</sub> = -1.5 mA)  High State Output Voltage (I <sub>OUT</sub> = 1.5 mA)                            | V <sub>OL</sub><br>V <sub>OH</sub> | -<br>3.85 | -<br>- | 0.4      | V    |
| Output Pin RXD- Capacitance (10)                                                                                                                               | C <sub>IN</sub>                    | _         | 4.0    | _        | pF   |
| Input Pins RST_A, FGEN, SS Input Logic Low Voltage Input Logic High Voltage                                                                                    | V <sub>IL</sub><br>V <sub>IH</sub> | -<br>3.5  |        | 1.5<br>– | V    |
| Input Pins RST_A, FGEN, SS-Capacitance (10)                                                                                                                    | C <sub>IN</sub>                    | _         | 4.0    | -        | pF   |
| Pins RST_A, IRQ_A-Pull-up Resistor                                                                                                                             | R <sub>PULLUP1</sub>               | -         | 10     | -        | kΩ   |
| Pin SS-Pull-up Resistor                                                                                                                                        | R <sub>PULLUP2</sub>               | -         | 60     | -        | kΩ   |
| Pins FGEN, MOSI, SPSCK-Pull-down Resistor                                                                                                                      | R <sub>PULLDOWN</sub>              | -         | 60     | -        | kΩ   |
| Pin TXD-Pull-up Current Source                                                                                                                                 | I <sub>PULLUP</sub>                | -         | 35     | -        | μА   |

#### Notes

- 9. STOP mode current will increase if  $V_{SUP}$  exceeds 15 V.
- 10. This parameter is guaranteed by process monitoring but is not production tested.



# Table 3. STATIC ELECTRICAL CHARACTERISTICS (continued)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  135 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                           | Symbol              | Min  | Тур | Max  | Unit |
|--------------------------------------------------------------------------|---------------------|------|-----|------|------|
| SYSTEM RESETS AND INTERRUPTS                                             |                     |      |     |      | •    |
| High Voltage Reset                                                       |                     |      |     |      | V    |
| Threshold                                                                | $V_{HVRON}$         | 27   | 30  | 33   |      |
| Hysteresis                                                               | $V_{HVRH}$          | _    | 1.5 | -    |      |
| Low Voltage Reset                                                        |                     |      |     |      |      |
| Threshold                                                                | $V_{LVRON}$         | 3.6  | 4.0 | 4.7  | V    |
| Hysteresis                                                               | $V_{LVRH}$          | _    | 100 | -    | mV   |
| High Voltage Interrupt                                                   |                     |      |     |      | V    |
| Threshold                                                                | V <sub>HVION</sub>  | 17.5 | 21  | 23   |      |
| Hysteresis                                                               | $V_{HVIH}$          | _    | 1.0 | _    |      |
| Low Voltage Interrupt                                                    |                     |      |     |      | V    |
| Threshold                                                                | $V_{LVION}$         | 6.5  | _   | 8.0  |      |
| Hysteresis                                                               | $V_{LVIH}$          | _    | 0.4 | _    |      |
| High Temperature Reset (12)                                              |                     |      |     |      | °C   |
| Threshold                                                                | T <sub>RON</sub>    | -    | 170 | _    |      |
| Hysteresis                                                               | T <sub>RH</sub>     | 5.0  | _   | _    |      |
| High Temperature Interrupt (13)                                          |                     |      |     |      | °C   |
| Threshold                                                                | T <sub>ION</sub>    | _    | 160 | _    |      |
| Hysteresis                                                               | T <sub>IH</sub>     | 5.0  | _   | _    |      |
| VOLTAGE REGULATOR                                                        |                     |      |     |      |      |
| Normal Mode Output Voltage                                               | $V_{DDRUN}$         |      |     |      | V    |
| $I_{OUT}$ = 60 mA, 6.0 V < $V_{SUP}$ < 18 V                              |                     | 4.75 | 5.0 | 5.25 |      |
| Load Regulation                                                          | V <sub>LR</sub>     |      |     |      | mV   |
| $I_{OUT}$ = 80 mA, $V_{SUP}$ = 9.0 V                                     |                     | _    | _   | 100  |      |
| STOP Mode Output Voltage (Maximum Output Current 100 μA) <sup>(11)</sup> | V <sub>DDSTOP</sub> | 4.45 | 4.7 | 5.0  | V    |

## Notes

- 11. Tested to be VLVRON < VDDSTOP
- 12. This parameter is guaranteed by process monitoring but is not production tested.
- 13. High Temperature Interrupt (HTI) threshold is linked to High Temperature Reset (HTR) threshold (HTR = HTI + 10 °C).



# Table 3. STATIC ELECTRICAL CHARACTERISTICS (continued)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  135 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                               | Symbol                   | Min                   | Тур                 | Max                 | Unit |
|------------------------------------------------------------------------------|--------------------------|-----------------------|---------------------|---------------------|------|
| LIN PHYSICAL LAYER                                                           |                          |                       |                     |                     | _    |
| Output Low Level                                                             | V <sub>LIN-LOW</sub>     |                       |                     |                     | V    |
| TXD LOW, 500 $\Omega$ Pull-up to $\mathrm{V}_{\mbox{SUP}}$                   |                          | -                     | -                   | 1.4                 |      |
| Output High Level                                                            | V <sub>LIN-HIGH</sub>    |                       |                     |                     | V    |
| TXD HIGH, I <sub>OUT</sub> = 1.0 μA                                          |                          | V <sub>SUP</sub> -1.0 | -                   | _                   |      |
| Pull-up Resistor to V <sub>SUP</sub>                                         | R <sub>SLAVE</sub>       | 20                    | 30                  | 60                  | kΩ   |
| Leakage Current to GND                                                       | I <sub>BUS_PAS_REC</sub> |                       |                     |                     | μА   |
| Recessive State (-0.5 V < V <sub>LIN</sub> < V <sub>SUP</sub> )              |                          | 0.0                   | -                   | 20                  |      |
| Leakage Current to GND (V <sub>SUP</sub> Disconnected)                       |                          |                       |                     |                     | μА   |
| Including Internal Pull-up Resistor, V <sub>LIN</sub> @ -18 V                | I <sub>BUS_NO_GND</sub>  | _                     | -600                | _                   |      |
| Including Internal Pull-up Resistor, V <sub>LIN</sub> @ +18 V                | I <sub>BUS</sub>         | -                     | 25                  | _                   |      |
| LIN Receiver                                                                 |                          |                       |                     |                     | V    |
| Recessive                                                                    | $V_{IH}$                 | 0.6V <sub>LIN</sub>   | _                   | $V_{SUP}$           |      |
| Dominant                                                                     | $V_{IL}$                 | 0                     | _                   | $0.4V_{LIN}$        |      |
| Threshold                                                                    | V <sub>ITH</sub>         | _                     | V <sub>SUP</sub> /2 | _                   |      |
| Input Hysteresis                                                             | $V_{IHY}$                | 0.01V <sub>SUP</sub>  | -                   | 0.1V <sub>SUP</sub> |      |
| LIN Wake-up Threshold                                                        | V <sub>WTH</sub>         | _                     | V <sub>SUP</sub> /2 | _                   | V    |
| HALF-BRIDGE OUTPUTS (HB1:HB4)                                                | <u> </u>                 |                       |                     |                     | •    |
| Switch ON Resistance @ T <sub>J</sub> = 25 °C with I <sub>LOAD</sub> = 1.0 A |                          |                       |                     |                     | mΩ   |
| High Side                                                                    | R <sub>DS(ON)HB_HS</sub> | _                     | 425                 | 500                 |      |
| Low Side                                                                     | R <sub>DS(ON)HB_LS</sub> | _                     | 400                 | 500                 |      |
| High Side Overcurrent Shutdown                                               | І <sub>нвнѕос</sub>      | 3.0                   | -                   | 7.5                 | Α    |
| Low Side Overcurrent Shutdown                                                | I <sub>HBLSOC</sub>      | 2.5                   | _                   | 7.5                 | Α    |
| Low Side Current Limitation @ T <sub>J</sub> = 25 °C                         |                          |                       |                     |                     | mA   |
| Current Limit 1 (CLS2 = 0, CLS1 = 1, CLS0 = 1)                               | I <sub>CL1</sub>         | _                     | 55                  | _                   |      |

| riigii Side                                                                    | D2(OIV)UB_U2             |     |      |      |     |
|--------------------------------------------------------------------------------|--------------------------|-----|------|------|-----|
| Low Side                                                                       | R <sub>DS(ON)HB_LS</sub> | -   | 400  | 500  |     |
| High Side Overcurrent Shutdown                                                 | I <sub>HBHSOC</sub>      | 3.0 | -    | 7.5  | Α   |
| Low Side Overcurrent Shutdown                                                  | I <sub>HBLSOC</sub>      | 2.5 | -    | 7.5  | Α   |
| Low Side Current Limitation @ T <sub>J</sub> = 25 °C                           |                          |     |      |      | mA  |
| Current Limit 1 (CLS2 = 0, CLS1 = 1, CLS0 = 1)                                 | I <sub>CL1</sub>         | _   | 55   | _    |     |
| Current Limit 2 (CLS2 = 1, CLS1 = 0, CLS0 = 0)                                 | I <sub>CL2</sub>         | 210 | 260  | 315  |     |
| Current Limit 3 (CLS2 = 1, CLS1 = 0, CLS0 = 1)                                 | I <sub>CL3</sub>         | 300 | 370  | 440  |     |
| Current Limit 4 (CLS2 = 1, CLS1 = 1, CLS0 = 0)                                 | I <sub>CL4</sub>         | 450 | 550  | 650  |     |
| Current Limit 5 (CLS2 = 1, CLS1 = 1, CLS0 = 1)                                 | I <sub>CL5</sub>         | 600 | 740  | 880  |     |
| Half-bridge Output HIGH Threshold for BEMF Detection                           | V <sub>BEMFH</sub>       | -   | -30  | 0.0  | V   |
| Half-bridge Output LOW Threshold for BEMF Detection                            | V <sub>BEMFL</sub>       | -   | -60  | -5.0 | mV  |
| Hysteresis for BEMF Detection                                                  | V <sub>BEMFHY</sub>      | -   | 30   | -    | mV  |
| Low Side Current-to-Voltage Ratio (V <sub>ADOUT</sub> [V]/I <sub>HB</sub> [A]) |                          |     |      |      | V/A |
| CSA = 1                                                                        | RATIO <sub>H</sub>       | 7.0 | 12.0 | 14.0 |     |
| CSA = 0                                                                        | RATIO <sub>L</sub>       | 1.0 | 2.0  | 3.0  |     |



# Table 3. STATIC ELECTRICAL CHARACTERISTICS (continued)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V  $_{SUP}$   $\leq$  16 V, -40 °C  $\leq$  T  $_{J}$   $\leq$  135 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T  $_{A}$  = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                | Symbol                | Min | Тур | Max  | Unit  |
|-------------------------------------------------------------------------------|-----------------------|-----|-----|------|-------|
| SWITCHABLE V <sub>DD</sub> OUTPUT (HVDD)                                      |                       |     |     |      |       |
| Overcurrent Shutdown Threshold                                                | I <sub>HVDDOCT</sub>  | 24  | 30  | 40   | mA    |
| V <sub>SUP</sub> DOWN-SCALER                                                  |                       |     |     |      |       |
| Voltage Ratio (RATIO <sub>VSUP</sub> = V <sub>SUP</sub> /V <sub>ADOUT</sub> ) | RATIO <sub>VSUP</sub> | 4.8 | 5.1 | 5.35 | _     |
| INTERNAL DIE TEMPERATURE SENSOR                                               | •                     | •   | 1   | •    | •     |
| Voltage/Temperature Slope                                                     | S <sub>TTOV</sub>     | _   | 19  | _    | mV/°C |
| Output Voltage @ 25 °C                                                        | V <sub>T25</sub>      | 1.7 | 2.1 | 2.5  | V     |



# **DYNAMIC ELECTRICAL CHARACTERISTICS**

# **Table 4. DYNAMIC ELECTRICAL CHARACTERISTICS**

All characteristics are for the analog chip only. Please refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  135 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                    | Symbol                    | Min  | Тур      | Max  | Unit |
|---------------------------------------------------|---------------------------|------|----------|------|------|
| LIN PHYSICAL LAYER                                |                           |      |          |      |      |
| Propagation Delay (14), (15)                      |                           |      |          |      | μS   |
| TXD LOW to LIN LOW                                | t <sub>TXD-LIN-LOW</sub>  | -    | _        | 6.0  |      |
| TXD HIGH to LIN HIGH                              | t <sub>TXD-LIN-HIGH</sub> | _    | -        | 6.0  |      |
| LIN LOW to RXD LOW                                | t <sub>LIN-RXD-LOW</sub>  | _    | 4.0      | 8.0  |      |
| LIN HIGH to RXD HIGH                              | t <sub>LIN-RXD-HIGH</sub> | _    | 4.0      | 8.0  |      |
| TXD Symmetry                                      | t <sub>TXD-SYM</sub>      | -2.0 | _        | 2.0  |      |
| RXD Symmetry                                      | t <sub>RXD-SYM</sub>      | -2.0 | -        | 2.0  |      |
| Output Falling Edge Slew Rate (14), (16)          | SR <sub>F</sub>           |      |          |      | V/μs |
| 80% to 20%                                        |                           | -1.0 | -2.0     | -3.0 |      |
| Output Rising Edge Slew Rate (14), (16)           | SR <sub>R</sub>           |      |          |      | V/μs |
| 20% to 80%, $R_{BUS}$ > 1.0 kΩ, $C_{BUS}$ < 10 nF |                           | 1.0  | 2.0      | 3.0  |      |
| LIN Rise/Fall Slew Rate Symmetry (14), (16)       | SR <sub>S</sub>           | -2.0 | -        | 2.0  | μS   |
| AUTONOMOUS WATCHDOG (AWD)                         | ,                         |      | 4        | ·    |      |
| AWD Oscillator Period                             | tosc                      | -    | 40       | _    | μS   |
| AWD Period Low = 512 t <sub>OSC</sub>             | t <sub>AWDPH</sub>        |      |          |      | ms   |
| TJ < 25 °C                                        |                           | 16   | 27       | 34   |      |
| TJ ≥ 25 °C                                        |                           | 16   | 22       | 28   |      |
| AWD Period High = 256 t <sub>OSC</sub>            | t <sub>AWDPL</sub>        |      |          |      | ms   |
| TJ < 25 °C                                        |                           | 8.0  | 13.5     | 17   |      |
| TJ ≥ 25 °C                                        |                           | 8.0  | 11       | 14   |      |
| 1117 O II 111 I O TI                              | <u> </u>                  |      | <b>—</b> |      | +    |

#### Notes

- 14. All LIN characteristics are for initial LIN slew rate selection (20 kbaud) (SRS0:SRS1=00).
- 15. See <u>Figure 4</u>, page <u>12</u>.

AWD Cyclic Wake-up On Time

16. See <u>Figure 5</u>, page <u>13</u>.

# **MICROCONTROLLER PARAMETRICS**

 $t_{\text{AWDHPON}}$ 

# **Table 5. MICROCONTROLLER**

For a detailed microcontroller description, refer to the MC68HC908EY16 datasheet.

| Module                                                                           | Description                                           |
|----------------------------------------------------------------------------------|-------------------------------------------------------|
| Core High Performance HC08 Core with a Maximum Internal Bus Frequency of 8.0 MHz |                                                       |
| Timer                                                                            | Two 16-Bit Timers with Two Channels (TIM A and TIM B) |
| Flash                                                                            | 16 k Bytes                                            |
| RAM                                                                              | 512 Bytes                                             |

908E626

μS



# Table 5. MICROCONTROLLER

For a detailed microcontroller description, refer to the MC68HC908EY16 datasheet.

| Module       | Description                                                                                                                    |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| ADC          | 10 Bit Analog-to-Digital Converter                                                                                             |  |
| SPI          | SPI Module                                                                                                                     |  |
| ESCI         | Standard Serial Communication Interface (SCI) Module Bit-Time Measurement Arbitration Prescaler with Fine Baud Rate Adjustment |  |
| ICG          | Internal Clock Generation Module                                                                                               |  |
| BEMF Counter | Special Counter for SMARTMOS BEMF Output                                                                                       |  |

# **TIMING DIAGRAMS**



**Figure 4. LIN Timing Description** 





$$SR_{F} = \frac{\Delta V \text{ Fall}}{\Delta t \text{ Fall-time}}$$

$$SR_{R} = \frac{\Delta V \text{ Rise}}{\Delta t \text{ Rise-time}}$$

Figure 5. LIN Slew Rate Description

# **FUNCTIONAL DIAGRAMS**



Figure 6. Free Wheel Diode Forward Voltage





Figure 7. Dropout Voltage on HVDD



# **FUNCTIONAL DESCRIPTION**

# INTRODUCTION

The 908E626 device was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. For automotive body electronics, the 908E626 is well suited to perform stepper motor control, e.g. for climate or light-levelling control via a 3-wire LIN bus.

This device combines an standard HC08 MCU core (68HC908EY16) with flash memory together with a SMARTMOS IC chip. The SMARTMOS IC chip combines power and control in one chip. Power switches are provided

on the *SMARTMOS* IC configured as four half-bridge outputs. Other ports are also provided including a selectable HVDD pin. An internal voltage regulator is provided on the *SMARTMOS* IC chip, which provides power to the MCU chip.

Also included in this device is a LIN physical layer, which communicates using a single wire. This enables the device to be compatible with 3-wire bus systems, where one wire is used for communication, one for battery, and the third for ground.

# **FUNCTIONAL PIN DESCRIPTION**

See <u>Figures 1</u>, for a graphic representation of the various pins referred to in the following paragraphs. Also, see the pin diagram on <u>Figures 3</u> for a depiction of the pin locations on the package.

# PORT A I/O PINS (PTA0:4)

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. PTA0:PTA4 are shared with the keyboard interrupt pins, KBD0:KBD4.

The PTA5/SPSCK pin is not accessible in this device and is internally connected to the SPI clock pin of the analog die. The PTA6/SS pin is likewise not accessible.

For details refer to the 68HC908EY16 datasheet.

# PORT B I/O PINS (PTB1, PTB3:7)

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. All pins are shared with the ADC module. The PTB6:PTB7 pins are also shared with the Timer B module.

PTB0/AD0 is internally connected to the ADOUT pin of the analog die, allowing diagnostic measurements to be calculated; e.g., current recopy, V<sub>SUP</sub>, etc. The PTB2/AD2 pin is not accessible in this device.

For details refer to the 68HC908EY16 datasheet.

# PORT C I/O PINS (PTC2:4)

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. For example, PTC2:PTC4 are shared with the ICG module.

PTC0/MISO and PTC1/MOSI are not accessible in this device and are internally connected to the MISO and MOSI SPI pins of the analog die.

For details refer to the 68HC908EY16 datasheet.

# PORT D I/O PINS (PTD0:1)

PTD1/TACH1 and PTD0/TACH0/BEMF are special function, bidirectional I/O port pins that can also be programmed to be timer pins.

In step motor applications, the PTD0 pin should be connected to the BEMF output of the analog die, to evaluate the BEMF signal with a special BEMF module of the MCU.

PTD1 pin is recommended for use as an output pin for generating the FGEN signal (PWM signal), if required by the application.

# PORT E I/O PIN (PTE1)

PTE1/RXD and PTE0/TXD are special function, bidirectional I/O port pins that can also be programmed to be enhanced serial communication.

PTE0/TXD is internally connected to the TXD pin of the analog die. The connection for the receiver must be done externally.

# EXTERNAL INTERRUPT PIN (IRQ)

The  $\overline{\text{IRQ}}$  pin is an asynchronous external interrupt pin. This pin contains an internal pull-up resistor that is always activated, even when the  $\overline{\text{IRQ}}$  pin is pulled LOW.

For details refer to the 68HC908EY16 datasheet.

# **EXTERNAL RESET PIN (RST)**

A logic [0] on the  $\overline{\text{RST}}$  pin forces the MCU to a known startup state.  $\overline{\text{RST}}$  is bidirectional, allowing a reset of the entire system. It is driven LOW when any internal reset source is asserted.

This pin contains an internal pull-up resistor that is always activated, even when the reset pin is pulled LOW.

For details refer to the 68HC908EY16 datasheet.



# CURRENT LIMITATION FREQUENCY INPUT PIN (FGEN)

Input pin for the half-bridge current limitation PWM frequency. This input is not a real PWM input pin; it should just supply the period of the PWM. The duty cycle will be generated automatically.

**Important** The recommended FGEN frequency should be in the range of 0.1 kHz to 20 kHz.

# BACK ELECTROMAGNETIC FORCE OUTPUT PIN (BEMF)

This pin gives the user information about back electromagnetic force (BEMF). This feature allows stall detection and coil failures in step motor applications. In order to evaluate this signal the pin must be directly connected to pin PTD0/TACH0/BEMF.

# RESET PIN (RST\_A)

 $\overline{RST_A}$  is the bidirectional reset pin of the analog die. It is an open drain with pull-up resistor and must be connected to the  $\overline{RST}$  pin of the MCU.

# INTERRUPT PIN (IRQ\_A)

IRQ\_A is the interrupt output pin of the analog die indicating errors or wake-up events. It is an open drain with pull-up resistor and must be connected to the IRQ pin of the MCU.

# SLAVE SELECT PIN (SS)

This pin is the SPI Slave Select pin for the analog chip. All other SPI connections are done internally. SS must be connected to PTB1 or any other logic I/O of the microcontroller.

# LIN BUS PIN (LIN)

The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is based on the LIN bus specification.

# HALF-BRIDGE OUTPUT PINS (HB1:HB4)

The 908E626 device includes power MOSFETs configured as four half-bridge driver outputs. The HB1:HB4 outputs may be configured for step motor drivers, DC motor drivers, or as high side and low side switches.

The HB1:HB4 outputs are short-circuit and overtemperature protected, and they feature current recopy, current limitation, and BEMF generation. Current limitation and recopy are done on the low side MOSFETs.

# POWER SUPPLY PINS (VSUP1: VSUP3)

VSUP1:VSUP3 are device power supply pins. The nominal input voltage is designed for operation from 12 V systems. Owing to the low ON-resistance and current

requirements of the half-bridge driver outputs, multiple VSUP pins are provided.

All VSUP pins must be connected to get full chip functionality.

# **POWER GROUND PINS (GND1 AND GND2)**

GND1 and GND2 are device power ground connections. Owing to the low ON-resistance and current requirements of the half-bridge driver outputs multiple pins are provided.

GND1 and GND2 pins must be connected to get full chip functionality.

# SWITCHABLE V<sub>DD</sub> OUTPUT PIN (HVDD)

The HVDD pin is a switchable  $V_{DD}$  output for driving resistive loads requiring a regulated 5.0 V supply; The output is short-circuit protected.

# +5.0 V VOLTAGE REGULATOR OUTPUT PIN (VDD)

The VDD pin is needed to place an external capacitor to stabilize the regulated output voltage. The VDD pin is intended to supply the embedded microcontroller.

**Important** The VDD pin should not be used to supply other loads; use the HVDD pin for this purpose. The VDD, EVDD, VDDA, and VREFH pins must be connected together.

# **VOLTAGE REGULATOR GROUND PIN (VSS)**

The VSS pin is the ground pin for the connection of all non-power ground connections (microcontroller and sensors).

**Important** VSS, EVSS, VSSA, and VREFL pins must be connected together.

# **LIN TRANSCEIVER OUTPUT PIN (RXD)**

This pin is the output of LIN transceiver. The pin must be connected to the microcontroller's Enhanced Serial Communications Interface (ESCI) module (RXD pin).

# ADC REFERENCE PINS (VREFL AND VREFH)

VREFL and VREFH are the reference voltage pins for the ADC. It is recommended that a high quality ceramic decoupling capacitor be placed between these pins.

**Important** VREFH is the high reference supply for the ADC and should be tied to the same potential as VDDA via separate traces. VREFL is the low reference supply for the ADC and should be tied to the same potential as VSS via separate traces.

For details refer to the 68HC908EY16 datasheet.

# ADC SUPPLY PINS (VDDA AND VSSA)

VDDA and VSSA are the power supply pins for the analogto-digital converter (ADC). It is recommended that a high quality ceramic decoupling capacitor be placed between these pins.

**Important** VDDA is the supply for the ADC and should be tied to the same potential as EVDD via separate traces.



VSSA is the ground pin for the ADC and should be tied to the same potential as EVSS via separate traces.

For details refer to the 68HC908EY16 datasheet.

# MCU POWER SUPPLY PINS (EVDD AND EVSS)

EVDD and EVSS are the power supply and ground pins. The MCU operates from a single power supply.

Fast signal transitions on MCU pins place high, shortduration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU. For details refer to the 68HC908EY16 datasheet.

# **TEST PIN (FLSVPP)**

This pin is for test purposes only. This pin should be either left open (not connected) or connected to GND.

# **EXPOSED PAD PIN**

The exposed pad pin on the bottom side of the package conducts heat from the chip to the PCB board. For thermal performance the pad must be soldered to the PCB board. It is recommended that the pad be connected to the ground potential.



# **FUNCTIONAL DEVICE OPERATION**

# **OPERATIONAL MODES**

#### **INTERRUPTS**

The 908E626 has six different interrupt sources as described in the following paragraphs. The interrupts can be disabled or enabled via the SPI. After reset all interrupts are automatically disabled.

#### LOW VOLTAGE INTERRUPT

The Low Voltage Interrupt (LVI) is related to the external supply voltage,  $V_{SUP}$ . If this voltage falls below the LVI threshold, it will set the LVI flag. If the Low Voltage Interrupt is enabled, an interrupt will be initiated.

With LVI the H-Bridges (high side MOSFET only) are switched off. All other modules are not influenced by this interrupt.

During STOP mode the LVI circuitry is disabled.

#### HIGH VOLTAGE INTERRUPT

The High Voltage Interrupt (HVI) is related to the external supply voltage,  $V_{SUP}$ . If this voltage rises above the HVI threshold, it will set the HVI flag. If the High Voltage Interrupt is enabled, an interrupt will be initiated.

With HVI the H-Bridges (high side MOSFET only) are switched off. All other modules are not influenced by this interrupt.

During STOP mode the HVI circuitry is disabled.

# HIGH TEMPERATURE INTERRUPT

The High Temperature Interrupt (HTI) is generated by the on-chip temperature sensors. If the chip temperature is

above the HTI threshold, the HTI flag will be set. If the High Temperature Interrupt is enabled, an interrupt will be initiated.

During STOP mode the HTI circuitry is disabled.

# **AUTONOMOUS WATCHDOG INTERRUPT (AWD)**

Refer to Autonomous Watchdog (AWD) on page 30.

#### LIN INTERRUPT

If the LINIE bit is set, a falling edge on the LIN pin will generate an interrupt. During STOP mode this interrupt will initiate a system wake-up.

#### OVERCURRENT INTERRUPT

If an overcurrent condition on a half-bridge or the HVDD output is detected and the OCIE bit is set and an interrupt generated.

#### SYSTEM WAKE-UP

System wake-up can be initiated by any of four events:

- · A falling edge on the LIN pin
- · A wake-up signal from the AWD
- · An LVR condition

If one of these wake-up events occurs and the interrupt mask bit for this event is set, the interrupt will wake-up the microcontroller as well as the main voltage regulator (MREG) <u>Figures 8</u>.





Regulator

Figure 8. STOP Mode/Wake-up Procedure

# **INTERRUPT FLAG REGISTER (IFR)**

Register Name and Address: IFR - \$05

|       | Bit7 | 6 | 5     | 4   | 3   | 2   | 1   | Bit0 |
|-------|------|---|-------|-----|-----|-----|-----|------|
| Read  | 0    | 0 | LINF  | HTF | LVF | HVF | OCF | 0    |
| Write | U    | U | LIINF | піг | LVF | пиг |     |      |
| Reset | 0    | 0 | 0     | 0   | 0   | 0   | 0   | 0    |

# LINF—LIN FLAG BIT

This read/write flag is set on the falling edge at the LIN data line. Clear LINF by writing a logic [1] to LINF. Reset clears the LINF bit. Writing a logic [0] to LINF has no effect.

- 1 = Falling edge on LIN data line has occurred.
- 0 = Falling edge on LIN data line has not occurred since last clear.

# HTF—HIGH TEMPERATURE FLAG BIT

This read/write flag is set on a high temperature condition. Clear HTF by writing a logic [1] to HTF. If a high temperature condition is still present while writing a logic [1] to HTF, the writing has no effect. Therefore, a high temperature interrupt cannot be lost due to inadvertent clearing of HTF. Reset clears the HTF bit. Writing a logic [0] to HTF has no effect.

• 1 = High temperature condition has occurred.



• 0 = High temperature condition has not occurred.

# LVF—LOW VOLTAGE FLAG BIT

This read/write flag is set on a low voltage condition. Clear LVF by writing a logic [1] to LVF. If a low voltage condition is still present while writing a logic [1] to LVF, the writing has no effect. Therefore, a low voltage interrupt cannot be lost due to inadvertent clearing of LVF. Reset clears the LVF bit. Writing a logic [0] to LVF has no effect.

- · 1 = Low voltage condition has occurred.
- 0 = Low voltage condition has not occurred.

#### **HVF—HIGH VOLTAGE FLAG BIT**

This read/write flag is set on a high voltage condition. Clear HVF by writing a logic [1] to HVF. If high voltage condition is still present while writing a logic [1] to HVF, the writing has no effect. Therefore, a high voltage interrupt cannot be lost due to inadvertent clearing of HVF. Reset clears the HVF bit. Writing a logic [0] to HVF has no effect.

- 1 = High voltage condition has occurred.
- 0 = High voltage condition has not occurred.

# **OCF—OVERCURRENT FLAG BIT**

This read-only flag is set on an overcurrent condition. Reset clears the OCF bit. To clear this flag, write a logic [1] to the appropriate overcurrent flag in the SYSSTAT Register. See Figure 9, which shows the two signals triggering the OCF.

- 1 = High current condition has occurred.
- 0 = High current condition has not occurred.



Figure 9. Principal Implementation for OCF

#### **INTERRUPT MASK REGISTER (IMR)**

Register Name and Address: IMR - \$04

|       | Bit7 | 6 | 5      | 4     | 3    | 2     | 1    | Bit0 |
|-------|------|---|--------|-------|------|-------|------|------|
| Read  | 0    | 0 | LINIE  | HTIE  | LVIE | H\/IE | OCIE | 0    |
| Write | U    | U | LIINIL | IIIIL | LVIL | IIVIL | OCIL |      |
| Reset | 0    | 0 | 0      | 0     | 0    | 0     | 0    | 0    |

#### LINIE—LIN LINE INTERRUPT ENABLE BIT

This read/write bit enables CPU interrupts by the LIN flag, LINF. Reset clears the LINIE bit.

- 1 = Interrupt requests from LINF flag enabled.
- 0 = Interrupt requests from LINF flag disabled.

# HTIE—HIGH TEMPERATURE INTERRUPT ENABLE BIT

This read/write bit enables CPU interrupts by the high temperature flag, HTF. Reset clears the HTIE bit.

- 1 = Interrupt requests from HTF flag enabled.
- 0 = Interrupt requests from HTF flag disabled.

# LVIE—LOW VOLTAGE INTERRUPT ENABLE BIT

This read/write bit enables CPU interrupts by the low voltage flag, LVF. Reset clears the LVIE bit.

- 1 = Interrupt requests from LVF flag enabled.
- · 0 = Interrupt requests from LVF flag disabled.

#### **HVIE—HIGH VOLTAGE INTERRUPT ENABLE BIT**

This read/write bit enables CPU interrupts by the high voltage flag, HVF. Reset clears the HVIE bit.

- 1 = Interrupt requests from HVF flag enabled.
- 0 = Interrupt requests from HVF flag disabled.

#### OCIE—OVERCURRENT INTERRUPT ENABLE BIT

This read/write bit enables CPU interrupts by the overcurrent flag, OCF. Reset clears the OCIE bit.

- 1 = Interrupt requests from OCF flag enabled.
- 0 = Interrupt requests from OCF flag disabled.

#### **RESET**

The 908E626 chip has four internal reset sources and one external reset source, as explained in the paragraphs below. Figure 10 depicts the internal reset sources.





Figure 10. Internal Reset Routing

#### **RESET INTERNAL SOURCES**

# **Autonomous Watchdog**

AWD modules generates a reset because of a timeout (watchdog function).

#### **High Temperature Reset**

To prevent damage to the device, a reset will be initiated if the temperature rises above a certain value. The reset is maskable with bit HTRE in the Reset Mask Register. After a reset the high temperature reset is disabled.

## Low Voltage Reset

The LVR is related to the internal  $V_{DD}$ . In case the voltage falls below a certain threshold, it will pull down the  $\overline{RST}_A$  pin.

# **High Voltage Reset**

The HVR is related to the external V<sub>SUP</sub> voltage. In case the voltage is above a certain threshold, it will pull down the RST\_A pin. The reset is maskable with bit HVRE in the Reset Mask Register. After a reset the high voltage reset is disabled.

## **RESET EXTERNAL SOURCE**

#### **External Reset Pin**

The microcontroller has the capability of resetting the SMARTMOS device by pulling down the  $\overline{RST}$  pin.

# Reset Mask Register (RMR)

# Register Name and Address: RMR - \$06

|       | Bit7  | 6 | 5 | 4 | 3 | 2 | 1    | Bit0 |
|-------|-------|---|---|---|---|---|------|------|
| Read  | TTEST | 0 | 0 | 0 | 0 | 0 | HVRE | HTRE |
| Write | TIEST |   |   |   |   |   | HVKE | HIKE |
| Reset | 0     | 0 | 0 | 0 | 0 | 0 | 0    | 0    |

# TTEST—High Temperature Reset Test

This read/write bit is for test purposes only. It decreases the overtemperature shutdown limit for final test. Reset clears the HTRE bit.

- 1 = Low temperature threshold enabled.
- 0 = Low temperature threshold disabled.

#### **HVRE**—High Voltage Reset Enable Bit

This read/write bit enables resets on high voltage conditions. Reset clears the HVRE bit.

- 1 = High voltage reset enabled.
- 0 = High voltage reset disabled.

# HTRE—High Temperature Reset Enable Bit

This read/write bit enables resets on high temperature conditions. Reset clears the HTRE bit.

- 1 = High temperature reset enabled.
- 0 = High temperature reset disabled.



#### SERIAL PERIPHERAL INTERFACE

The serial peripheral interface (SPI) creates the communication link between the microcontroller and the 908E626.

The interface consists of four pins (see Figure 11):

SS—Slave Select

- MOSI—Master-Out Slave-In
- · MISO-Master-In Slave-Out
- SPSCK—Serial Clock (maximum frequency 4.0 MHz)

A complete data transfer via the SPI consists of 2 bytes. The master sends address and data, slave system status, and data of the selected address.



Figure 11. SPI Protocol

During the inactive phase of  $\overline{SS}$ , the new data transfer is prepared. The falling edge on the  $\overline{SS}$  line indicates the start of a new data transfer and puts MISO in the low-impedance mode. The first valid data are moved to MISO with the rising edge of SPSCK.

The MISO output changes data on a rising edge of SPSCK. The MOSI input is sampled on a falling edge of SPSCK. The data transfer is only valid if exactly 16 sample clock edges are present in the active phase of SS.

After a write operation, the transmitted data is latched into the register by the rising edge of SS. Register read data is internally latched into the SPI at the time when the parity bit is transferred. SS HIGH forces MISO to high-impedance.

#### **MASTER ADDRESS BYTE**

# A4:A0

Contains the address of the desired register.

#### $R/\overline{W}$

Contains information about a read or a write operation.

- If R/W = 1, the second byte of master contains no valid information, slave just transmits back register data.
- If R/W = 0, the master sends data to be written in the second byte, slave sends concurrently contents of selected register prior to write operation, write data is latched in the SMARTMOS register on rising edge of SS.

#### Parity P

The parity bit is equal to "0" if the number of 1 bits is an even number contained within  $R/\overline{W}$ , A4:A0. If the number of 1 bits is odd, P equals "1". For example, if  $R/\overline{W}$  = 1, A4:A0 = 00001, then P equals "0."

The parity bit is only evaluated during a write operation.

## Bit X

Not used.

# **Master Data Byte**

Contains data to be written or no valid data during a read operation.



Table 6. List of Registers

| Addr | Register Name               | R/W    |        |       |              | Е       | Bit   |       |        |          |
|------|-----------------------------|--------|--------|-------|--------------|---------|-------|-------|--------|----------|
| Addi | Negister Name               | 17.44  | 7      | 6     | 5            | 4       | 3     | 2     | 1      | 0        |
| \$01 | H-bridge Output<br>(HBOUT)  | R<br>W | HB4_H  | HB4_L | HB3_H        | HB3_L   | HB2_H | HB2_L | HB1_H  | HB1_L    |
| \$02 | H-bridge Control<br>(HBCTL) | R<br>W | OFC_EN | CSA   | 0            | 0       | 0     | CLS2  | CLS1   | CLS0     |
| \$03 | System Control              | R      | PSON   | SRS1  | SRS0         | 0       | 0     | 0     | 0      | 0        |
|      | (SYSCTL)                    |        |        |       |              |         |       |       |        | GS       |
| \$04 | Interrupt Mask<br>(IMR)     | R<br>W | 0      | 0     | LINIE        | HTIE    | LVIE  | HVIE  | OCIE   | 0        |
| \$05 | Interrupt Flag              | R      | 0      | 0     | LINF         | HTF     | LVF   | HVF   | OCF    | 0        |
| ΨΟΟ  | (IFR)                       | W      | 0      | 0     | LIIVI        |         | LVI   | 11111 |        |          |
| \$06 | Reset Mask<br>(RMR)         | R<br>W | TTEST  | 0     | 0            | 0       | 0     | 0     | HVRE   | HTRE     |
| \$07 | Analog Multiplexer          | R      | 0      | 0     | 0            | 0       | SS3   | SS2   | SS1    | SS0      |
| Ψ07  | Configuration (ADMUX)       | W      |        |       |              |         | 000   | 332   | 331    | 330      |
| \$08 | Reserved                    | R      | 0      | 0     | 0            | 0       | 0     | 0     | 0      | 0        |
| \$09 | Reserved                    | R      | 0      | 0     | 0            | 0       | 0     | 0     | 0      | 0        |
| ΨOO  | . 1000. 100                 | W      |        |       |              |         |       |       |        |          |
| \$0a | AWD Control                 | R      | 0      | 0     | 0            | AWDRE   | AWDIE | 0     | AWDF   | AWDR     |
| φυα  | (AWDCTL)                    | W      |        |       | AWDRST       | , WEILE | AWDIL | Ů     | 7,110  | 7.1.1511 |
| \$0b | Power Output                | R      | 0      | 0     | 0            | 0       | 0     | 0     | HVDDON | 0        |
| *    | (POUT)                      | W      |        |       |              | -       | -     | -     |        | -        |
| \$0c | System Status<br>(SYSSTAT)  | R<br>W | 0      | LINCL | HVDD_OC<br>F | 0       | LVF   | HVF   | HB_OCF | HTF      |

## **Slave Status Byte**

Contains the contents of the System Status Register (\$0c) independent of whether it is a write or read operation or which register was selected.

#### Slave Data Byte

Contains the contents of selected register. During a write operation it includes the register content prior to a write operation.

### **SPI Register Overview**

<u>Table 6</u> summarizes the SPI Register addresses and the bit names of each register.

# **ANALOG DIE I/OS**

#### LIN Physical Layer

The LIN bus pin provides a physical layer for single-wire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification.

The LIN driver is a low side MOSFET with internal current limitation and thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated, so no external pull-

up components are required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slew rate controls is guaranteed.

The LIN pin offers high susceptibility immunity level from external disturbance, guaranteeing communication during external disturbance.

The LIN transmitter circuitry is enabled by setting the PSON bit in the System Control Register (SYSCTL). If the transmitter works in the current limitation region, the LINCL bit in the System Status Register (SYSSTAT) is set. Due to excessive power dissipation in the transmitter, software is advised to monitor this bit and turn the transmitter off immediately.

# **TXD Pin**

The TXD pin is the MCU interface to control the state of the LIN transmitter (see <a href="Figure 2">Figure 2</a>). When TXD is LOW, LIN output is low (dominant state). When TXD is HIGH, the LIN output MOSFET is turned off. The TXD pin has an internal pull-up current source in order to set the LIN bus in recessive state in the event, for instance, the microcontroller could not control it during system power-up or power-down.



#### **RXD Pin**

The RXD transceiver pin is the MCU interface, which reports the state of the LIN bus voltage. LIN HIGH (recessive state) is reported by a high level on RXD, LIN LOW (dominant state) by a low level on RXD.

## STOP Mode/Wake-up Feature

During STOP mode operation the transmitter of the physical layer is disabled. The receiver pin is still active and able to detect wake-up events on the LIN bus line. If LIN interrupt is enabled (LINIE bit in the Interrupt Mask Register is set), a falling edge on the LIN line causes an interrupt. This interrupt switches on the main voltage regulator and generates a system wake-up.

#### **Analog Multiplexer/ADOUT Pin**

The ADOUT pin is the analog output interface to the ADC of the MCU (see Figure 2). An analog multiplexer is used to read six internal diagnostic analog voltages.

# **Current Recopy**

The analog multiplexer is connected to the four low side current sense circuits of the half-bridges. These sense circuits offer a voltage proportional to the current through the low side MOSFET. High or low resolution is selectable: 5.0 V/2.5 A or 5.0 V/500 mA, respectively. (Refer to Half-bridge Current Recopy on page 27.)

# **Temperature Sensor**

The 908E626 includes an on-chip temperature sensor. This sensor offers a voltage that is proportional to the actual chip junction temperature.

# V<sub>SUP</sub> Prescaler

The  $V_{SUP}$  prescaler permits the reading or measurement of the external supply voltage. The output of this voltage is  $V_{SUP}/RATIO_{VSUP}$ .

The different internal diagnostic analog voltages can be selected with the ADMUX Register.

# Analog Multiplexer Configuration Register (ADMUX)

# Register Name and Address: ADMUX - \$07

|       | Bit7 | 6 | 5 | 4 | 3   | 2   | 1   | Bit0 |
|-------|------|---|---|---|-----|-----|-----|------|
| Read  | 0    | 0 | 0 | 0 | SS3 | SS2 | SS1 | SS0  |
| Write |      |   |   |   | 333 | 332 | 331 | 330  |
| Reset | 0    | 0 | 0 | 0 | 0   | 0   | 0   | 0    |

## SS3, SS2, SS1, and SS0—A/D Input Select Bits

These read/write bits select the input to the ADC in the microcontroller according to <u>Table 7</u>. Reset clears SS3, SS2, SS1, and SS0 bits.

Table 7. Analog Multiplexer Configuration Register

| SS3 | SS2 | SS1 | SS0 | Channel                    |
|-----|-----|-----|-----|----------------------------|
| 0   | 0   | 0   | 0   | Current Recopy HB1         |
| 0   | 0   | 0   | 1   | Current Recopy HB2         |
| 0   | 0   | 1   | 0   | Current Recopy HB3         |
| 0   | 0   | 1   | 1   | Current Recopy HB4         |
| 0   | 1   | 0   | 0   | V <sub>SUP</sub> Prescaler |
| 0   | 1   | 0   | 1   | Temperature Sensor         |
| 0   | 1   | 1   | 0   |                            |
| 0   | 1   | 1   | 1   |                            |
| 1   | 0   | 0   | 0   |                            |
| 1   | 0   | 0   | 1   |                            |
| 1   | 0   | 1   | 0   | Not Used                   |
| 1   | 0   | 1   | 1   | Not used                   |
| 1   | 1   | 0   | 0   |                            |
| 1   | 1   | 0   | 1   |                            |
| 1   | 1   | 1   | 0   |                            |
| 1   | 1   | 1   | 1   |                            |

### **Power Output Register (POUT)**

# Register Name and Address: POUT - \$0b

|       | Bit7 | 6 | 5    | 4    | 3    | 2    | 1    | Bit0 |
|-------|------|---|------|------|------|------|------|------|
| Read  | 0    | 0 | 0    | 0    | 0    | 0    | HVDD | 0    |
| Write |      |   | (17) | (17) | (17) | (17) | ON   | (17) |
| Reset | 0    | 0 | 0    | 0    | 0    | 0    | 0    | 0    |

#### Notes

17. This bit must always be set to 0.

#### **HVDDON—HVDD On Bit**

This read/write bit enables HVDD output. Reset clears the HVDDON bit.

- 1 = HVDD enabled.
- 0 = HVDD disabled.



#### **HALF-BRIDGES**

Outputs HB1:HB4 provide four low resistive half-bridge output stages. The half-bridges can be used in H-Bridge, high side, or low side configurations.

Reset clears all bits in the H-Bridge Output Register (HBOUT) owing to the fact that all half-bridge outputs are switched off.

# HB1: HB4 output features:

- Short-circuit (overcurrent) protection on high side and low side MOSFETs.
- · Current recopy feature (low side MOSFET).
- Overtemperature protection.
- Overvoltage and undervoltage protection.
- · Current limitation feature (low side MOSFET).



Figure 12. Half-bridge Push-Pull Output Driver

# **Half-bridge Control**

Each output MOSFET can be controlled individually. The general enable of the circuitry is done by setting PSON in the System Control Register (SYSCTL). HBx\_L and HBx\_H form one half-bridge. It is not possible to switch on both MOSFETs in one half-bridge at the same time. If both bits are set, the high side MOSFET has a higher priority.

To avoid both MOSFETs (high side and low side) of one half-bridge being on at the same time, a break-before-make circuit exists. Switching the high side MOSFET on is inhibited as long as the potential between gate and  $V_{SS}$  is not below a certain threshold. Switching the low side MOSFET on is blocked as long as the potential between gate and source of the high side MOSFET did not fall below a certain threshold.

# Half-bridge Output Register (HBOUT)

# Register Name and Address: HBOUT - \$01

|       | Bit7    | 6      | 5       | 4      | 3       | 2      | 1       | Bit0   |
|-------|---------|--------|---------|--------|---------|--------|---------|--------|
| Read  | LID4 LI | LID4 I | LID2 LI | LID2 I | LIDO II | LIDO I | LID4 LI | HB1_L  |
| Write | пв4_п   | ПВ4_L  | пвэ_п   | пво_с  | пв2_п   | ПВZ_L  | пв і_п  | пв і_с |
| Reset | 0       | 0      | 0       | 0      | 0       | 0      | 0       | 0      |

### HBx L-Low Side On/Off Bits

These read/write bits turn on the low side MOSFETs. Reset clears the HBx  $\,$ L bits.

- 1 = Low side MOSFET turned on for half-bridge output x.
- 0 = Low side MOSFET turned off for half-bridge output x.



# HBx\_H—High Side On/Off Bits

These read/write bits turn on the high side MOSFETs. Reset clears the HBx\_H bits.

- 1 = High side MOSFET turned on for half-bridge output x.
- 0 = High side MOSFET turned on for half-bridge output x.

# HALF-BRIDGE CURRENT LIMITATION

Each low side MOSFET offers a current limit or constant current feature. This features is realized by a pulse width modulation on the low side MOSFET. The pulse width modulation on the outputs is controlled by the FGEN input

and the load characteristics. The FGEN input provides the PWM frequency, whereas the duty cycle is controlled by the load characteristics.

The recommended frequency range for the FGEN and the PWM is 0.1 kHz to 20 kHz.

# **Functionality**

Each low side MOSFET switches off if a current above the selected current limit was detected. The 908E626 offers five different current limits (refer to <u>Table 8</u>, for current limit values). The low side MOSFET switches on again if a rising edge on the FGEN input was detected (<u>Figure 13</u>).



Figure 13. Half-bridge Current Limitation



# **Offset Chopping**

If bit OFC\_EN in the H-bridge Control Register (HBCTL) is set, HB1 and HB2 will continue to switch on the low side MOSFETs with the rising edge of the FGEN signal and HB3

and HB4 will switch on the low side MOSFETs with the falling edge on the FGEN input. In step motor applications, this feature allows the reduction of EMI due to a reduction of the di/dt (Figure 14).



Figure 14. Offset Chopping for Step Motor Control

#### HALF-BRIDGE CURRENT RECOPY

Each low side MOSFET has an additional sense output to allow a current recopy feature. This sense source is internally connected to a shunt resistor. The drop voltage is amplified and switched to the analog multiplexer.

The factor for the current sense amplification can be selected via bit CSA in the System Control Register.

- CSA = 1: Low resolution selected (500 mA measurement range).
- CSA = 0: High resolution selected (2.5 A measurement range).

# HALF-BRIDGE BEMF GENERATION

The BEMF output is set to "1" if a recirculation current is detected in any half-bridge. This recirculation current flows via the two freewheeling diodes of the power MOSFETs. The BEMF circuitry detects that and generates a HIGH on the BEMF output as long as a recirculation current is detected. This signal provides a flexible and reliable detection of stall in step motor applications. For this the BEMF circuitry takes advantage of the instability of the electrical and mechanical behavior of a step motor when blocked. In addition the signal can be used for open load detection (absence of this signal) (see Figure 15).





Figure 15. BEMF Signal Generation

# HALF-BRIDGE OVERTEMPERATURE PROTECTION

The half-bridge outputs provide an overtemperature prewarning with the HTF in the Interrupt Flag Register (IFR). In order to protect the outputs against overtemperature, the High Temperature Reset must be enabled. If this value is reached, the part generates a reset and disables all power outputs.

# HALF-BRIDGE OVERCURRENT PROTECTION

The half-bridges are protected against short to GND, short to VSUP, and load shorts.

In the event an overcurrent on the high side is detected, the high side MOSFETs on all HB high side MOSFETs are switched off automatically. In the event an overcurrent on the low side is detected, all HB low side MOSFETs are switched off automatically. In both cases, the overcurrent status flag HB\_OCF in the System Status Register (SYSSTAT) is set.

The overcurrent status flag is cleared (and the outputs reenabled) by writing a logic [1] to the HB\_OCF flag in the System Status Register or by reset.

# HALF-BRIDGE OVERVOLTAGE/UNDERVOLTAGE

The half-bridge outputs are protected against undervoltage and overvoltage conditions. This protection is done by the low and high voltage interrupt circuitry. If one of

these flags (LVF, HVF) is set, the outputs are automatically disabled.

The overvoltage/undervoltage status flags are cleared (and the outputs re-enabled) by writing a logic [1] to the LVF/HVF flags in the Interrupt Flag Register or by reset. Clearing this flag is useless as long as a high or low voltage condition is present.

# Half-bridge Control Register (HBCTL)

# Register Name and Address: HBCTL - \$02

|       | Bit7     | 6   | 5 | 4 | 3 | 2     | 1    | Bit0  |
|-------|----------|-----|---|---|---|-------|------|-------|
| Read  | OFC_EN   | CSA | 0 | 0 | 0 | CI S2 | CLS1 | CI 80 |
| Write | OI O_LIV | COA |   |   |   | OLOZ  | OLOT | CLOU  |
| Reset | 0        | 0   | 0 | 0 | 0 | 0     | 0    | 0     |

# OFC\_EN—H-bridge Offset Chopping Enable Bit

This read/write bit enables offset chopping. Reset clears the OFC\_EN bit.

- 1 = Offset chopping enabled.
- 0 = Offset chopping disabled.

# CSA—H-bridges Current Sense Amplification Select Bit

This read/write bit selects the current sense amplification of the H-bridges. Reset clears the CSA bit.



- 1 = Current sense amplification set for measuring 0.5 A.
- 0 = Current sense amplification set for measuring 2.5 A.

# CLS2: CLS0—H-Bridge Current Limitation Selection Bits

These read/write bits select the current limitation value according to <u>Table 8</u>. Reset clears the CLS2:CLS0 bits.

Table 8. H-Bridge Current Limitation Value Selection
Bits

| CLS2 | CLS1 | CLS0 | Current Limit |
|------|------|------|---------------|
| 0    | 0    | 0    |               |
| 0    | 0    | 1    | No Limit      |
| 0    | 1    | 0    |               |
| 0    | 1    | 1    | 55 mA (typ)   |
| 1    | 0    | 0    | 260 mA (typ)  |
| 1    | 0    | 1    | 370 mA (typ)  |
| 1    | 1    | 0    | 550 mA (typ)  |
| 1    | 1    | 1    | 740 mA (typ)  |

# **Switchable VDD Outputs**

The HVDD pin is a switchable VDD output pin. It can be used for driving external circuitry that requires a  $V_{DD}$  voltage. The output is enabled with bit PSON in the System Control Register and can be switched on/off with bit HVDDON in the Power Output Register. Low or high voltage conditions (LVI/HVI) have no influence on this circuitry.

### **HVDD Overtemperature Protection**

Overtemperature protection is enabled if the high temperature reset is enabled.

# **HVDD Overcurrent Protection**

The HVDD output is protected against overcurrent. In the event the overcurrent limit is or was reached, the output automatically switches off and the HVDD overcurrent flag in the System Status Register is set.

# System Control Register (SYSCTL)

Register Name and Address: SYSCTL - \$03

|       | Bit7 | 6    | 5    | 4 | 3 | 2 | 1 | Bit0 |
|-------|------|------|------|---|---|---|---|------|
| Read  | PSON | SRS1 | SRS0 | 0 | 0 | 0 | 0 | 0    |
| Write | FSON | SKST |      |   |   |   |   | GS   |
| Reset | 0    | 0    | 0    | 0 | 0 | 0 | 0 | 0    |

# **PSON**—Power Stages On Bit

This read/write bit enables the power stages (half-bridges, LIN transmitter and HVDD output). Reset clears the PSON bit.

- 1 = Power stages enabled.
- 0 = Power stages disabled.

#### SRS0: SRS1—LIN Slew Rate Selection Bits

These read/write bits enable the user to select the appropriate LIN slew rate for different baud rate configurations as shown in <u>Table 9</u>.

The high speed slew rates are used, for example, for programming via the LIN and are not intended for use in the application.

Table 9. LIN Slew Rate Selection Bits

| SRS1 | SRS0 | LIN Slew Rate                |
|------|------|------------------------------|
| 0    | 0    | Initial Slew Rate (20 kBaud) |
| 0    | 1    | Slow Slew Rate (10 kBaud)    |
| 1    | 0    | High Speed II (8x)           |
| 1    | 1    | High Speed I (4x)            |

## Go to STOP Mode Bit (GS)

This write-only bit instructs the 908E626 to power down and go into STOP mode. Reset or CPU interrupt requests clear the GS bit.

- 1 = Power down and go into STOP mode
- 0 = Not in STOP mode

## System Status Register (SYSSTAT)

Register Name and Address: SYSSTAT - \$0c

|       | Bit7 | 6     | 5    | 4 | 3   | 2   | 1   | Bit0 |
|-------|------|-------|------|---|-----|-----|-----|------|
| Read  | 0    | LINCL | HVDD | 0 | LVF | HVF | HB_ | HTF  |
| Write |      |       | _OCF | U |     |     | OCF |      |
| Reset | 0    | 0     | 0    | 0 | 0   | 0   | 0   | 0    |

# LINCL — LIN Current Limitation Bit

This read-only bit is set if the LIN transmitter operates in current limitation region. Due to excessive power dissipation in the transmitter, software is advised to turn the transmitter off immediately.

- 1 = Transmitter operating in current limitation region.
- 0 = Transmitter not operating in current limitation region.

# **HVDD\_OCF—HVDD Output Overcurrent Flag Bit**

This read/write flag is set on an overcurrent condition at the HVDD pin. Clear HVDD\_OCF and enable the output by writing a logic [1] to the HVDD\_OCF Flag. Reset clears the



HVDD\_OCF bit. Writing a logic [0] to HVDD\_OCF has no effect.

- 1 = Overcurrent condition on HVDD has occurred.
- 0 = No overcurrent condition on HVDD has occurred.

# LVF—Low Voltage Bit

This read only bit is a copy of the LVF bit in the Interrupt Flag Register.

- 1 = Low voltage condition has occurred.
- 0 = No low voltage condition has occurred.

# **HVF**—High Voltage Sensor Bit

This read-only bit is a copy of the HVF bit in the Interrupt Flag Register.

- 1 = High voltage condition has occurred.
- 0 = No high voltage condition has occurred.

# **HB\_OCF—H-Bridge Overcurrent Flag Bit**

This read/write flag is set on an overcurrent condition at the H-Bridges. Clear HB\_OCF and enable the H-Bridge driver by writing a logic [1] to HB\_OCF. Reset clears the HB\_OCF bit. Writing a logic [0] to HB\_OCF has no effect.

- 1 = Overcurrent condition on H-Bridges has occurred.
- 0 = No overcurrent condition on H-Bridges has occurred.

#### **HTF—Overtemperature Status Bit**

This read-only bit is a copy of the HTF bit in the Interrupt Flag Register.

- 1 = Overtemperature condition has occurred.
- 0 = No overtemperature condition has occurred.

# **AUTONOMOUS WATCHDOG (AWD)**

The Autonomous Watchdog module consists of three functions:

- · Watchdog function for the CPU in RUN mode
- · Periodic interrupt function in STOP mode

The Autonomous Watchdog module allows to protect the CPU against code runaways.

The AWD is enabled if AWDIE, AWDRE in the AWDCTL Register is set. If this bit is cleared, the AWD oscillator is disabled and the watchdog switched off.

#### Watchdog

The watchdog function is only available in RUN mode. On setting the AWDRE bit, watchdog functionality in RUN mode is activated. Once this function is enabled, it is not possible to disable it via software.

If the timer reaches end value and AWDRE is set, a system reset is initiated. Operations of the watchdog function cease in STOP mode. Normal operation will be continued when the system is back to RUN mode.

To prevent a watchdog reset, the watchdog timeout counter must be reset before it reaches the end value. This is done by a write to the AWDRST bit in the AWDCTL Register.

#### PERIODIC INTERRUPT

Periodic interrupt is only available in STOP mode. It is enabled by setting the AWDIE bit in the AWDCTL Register. If AWDIE is set, the AWD wakes up the system after a fixed period of time. This time period can be selected with bit AWDR in the AWDCTL Register.

#### **Autonomous Watchdog Control Register (AWDCTL)**

### Register Name and Address: AWDCTL - \$0a

|       | Bit7 | 6 | 5      | 4     | 3     | 2                 | 1 | Bit0 |
|-------|------|---|--------|-------|-------|-------------------|---|------|
| Read  | 0    | 0 | 0      | AWDRE | AWDIE | 0 <sup>(18)</sup> | 0 | AWDR |
| Write |      |   | AWDRST | AWDRE | AWDIE | 0(10)             | U | AWDR |
| Reset | 0    | 0 | 0      | 0     | 0     | 0                 | 0 | 0    |

#### Notes

18. This bit must always be set to 0.

# AWDRST—Autonomous Watchdog Reset Bit

This write-only bit resets the Autonomous Watchdog timeout period. AWDRST always reads 0. Reset clears AWDRST bit.

- 1 = Reset AWD and restart timeout period.
- 0 = No effect.

# AWDRE—Autonomous Watchdog Reset Enable Bit

This read/write bit enables resets on AWD timeouts. A reset on the RST\_A is asserted when the Autonomous Watchdog has reached the timeout and the Autonomous Watchdog is enabled. AWDRE is one-time setable (write once) after each reset. Reset clears the AWDRE bit.

- 1 = Autonomous watchdog enabled.
- 0 = Autonomous watchdog disabled.

#### **Autonomous Watchdog Interrupt Enable Bit (AWDIE)**

This read/write bit enables CPU interrupts by the Autonomous Watchdog timeout flag, AWFD. IRQ\_A is only asserted when the device is in STOP mode. Reset clears the AWDIE bit.

- 1 = CPU interrupt requests from AWDF enabled
- 0 = CPU interrupt requests from AWDF disabled

# AWDR—Autonomous Watchdog Rate Bit

This read/write bit selects the clock rate of the Autonomous Watchdog. Reset clears the AWDR bit.

- 1 = Fast rate selected (10 ms).
- 0 = Slow rate selected (20 ms).



#### **VOLTAGE REGULATOR**

The 908E626 chip contains a low power, low drop voltage regulator to provide internal power and external power for the MCU. The  $V_{DD}$  regulator accepts a unregulated input supply and provides a regulated  $V_{DD}$  supply to all digital sections of the device. The output of the regulator is also connected to the VDD pin to provide the 5.0 V to the microcontroller.

Note: Under loss of power conditions, the discharge of the  $V_{DD}$  capacitor may occur relatively slow. Based on the selected external components and external  $V_{DD}$  load, additional external load may be required guarantee the MCU POR threshold being reached before the next power up.

#### **RUN Mode**

During RUN mode, the main voltage regulator is on. It provides a regulated supply to all digital sections.

#### **STOP Mode**

During STOP mode the STOP mode regulator supplies a regulated output voltage. The STOP mode regulator has a very limited output current capability. The output voltage will be lower than the output voltage of the main voltage regulator.

# **FACTORY TRIMMING AND CALIBRATION**

To enhance the ease-of-use of the 908E626, various parameters (e.g. ICG trim value) are stored in the flash memory of the device. The following flash memory locations are reserved for this purpose and might have a value different from the *empty* (0xFF) state:

- 0xFD80:0xFDDF Trim and Calibration Values
- 0xFFFE:0xFFFF Reset Vector

In the event the application uses these parameters, one has to take care not to erase or override these values. If these parameters are not used, these flash locations can be erased and otherwise used.

#### **Trim Values**

Below the usage of the trim values located in the flash memory is explained

## Internal Clock Generator (ICG) Trim Value

The internal clock generator (ICG) module is used to create a stable clock source for the microcontroller without using any external components. The untrimmed frequency of the low frequency base clock (IBASE), will vary as much as  $\pm 25\%$ , due to process, temperature, and voltage dependencies. To compensate this dependencies a ICG trim values is located at address \$FDC2. After trimming the ICG is a range of typ.  $\pm 2\%$  ( $\pm 3\%$  max.) at nominal conditions (filtered (100 nF) and stabilized (4.7  $\mu$ F) V<sub>DD</sub> = 5.0 V, T<sub>AMBIENT</sub>~25 °C) and will vary over temperature and voltage (VDD) as indicated in the 68HC908EY16 datasheet.

To trim the ICG this values has to be copied to the ICG Trim Register ICGTR at address \$38 of the MCU.

**Important** The value has to be copied after every reset.



# **TYPICAL APPLICATIONS**

# **DEVELOPMENT SUPPORT**

As the 908E626 has the MC68HC908EY16 MCU embedded, typically all the development tools available for the MCU also apply for this device. However, due to the fact of the additional analog die circuitry and the nominal +12 V supply voltage some additional items have to be considered:

- nominal 12 V rather than 5.0 V or 3.0 V supply
- high voltage V<sub>TST</sub> might be applied not only to IRQ pin, but also the IRQ\_A pin

For a detailed information on the MCU related development support, see the MC68HC908EY16 datasheet - section, development support.

The programming is principally possible at two stages in the manufacturing process - first on chip level, before the IC is soldered onto a pcb board, and second, after the IC is soldered onto the pc board.

#### Chip level programming

At the Chip level, the easiest way is to only power the MCU with +5.0 V (see <u>Figure 16</u>), and not provide the analog chip with VSUP. In this setup, all the analog pins should be left open (e.g. VSUP[1:3]), and interconnections between the MCU and the analog die have to be separated (e.g.  $\overline{IRQ}$  -  $\overline{IRQ}$  A).

This mode is well described in the MC68HC908EY16 datasheet - section, development support.



Figure 16. Normal Monitor Mode Circuit (MCU only)

It is also possible to supply the whole system with  $V_{SUP}$  (12 V) instead as described in Figure 17.

# **PCB** level programming

If the IC is soldered onto the pc board, it is typically not possible to separately power the MCU with +5.0 V. The whole system has to be powered up providing  $V_{SUP}$  (see Figure 17).





Figure 17. Normal Monitor Mode Circuit

<u>Table 10</u> summarizes the possible configurations and the necessary setups.

Table 10. Monitor Mode Signal Requirements and Options

| Mode              | ĪRQ              | RST             | Reset                           |      | rial<br>nication | -    | ode<br>ction | ICG | СОР      | Normal<br>Request | Comm              | nunication         | Speed           |
|-------------------|------------------|-----------------|---------------------------------|------|------------------|------|--------------|-----|----------|-------------------|-------------------|--------------------|-----------------|
| Mode              | II.Q             | NO1             | Vector                          | PTA0 | PTA1             | РТВ3 | РТВ4         | 100 |          | Timeout           | External<br>Clock | Bus<br>Frequency   | Baud<br>Rate    |
| Normal<br>Monitor | V <sub>TST</sub> | V <sub>DD</sub> | Х                               | 1    | 0                | 0    | 1            | OFF | disabled | disabled          | 9.8304<br>MHz     | 2.4576<br>MHz      | 9600            |
| Forced<br>Monitor | V <sub>DD</sub>  | $V_{DD}$        | \$FFFF<br>(blank)               | 1    | 0                | Х    | Х            | OFF | disabled | disabled          | 9.8304<br>MHz     | 2.4576<br>MHz      | 9600            |
|                   | GND              |                 |                                 |      |                  |      |              | ON  | disabled | disabled          | _                 | Nominal<br>1.6 MHz | Nominal<br>6300 |
| User              | V <sub>DD</sub>  | V <sub>DD</sub> | not<br>\$FFFF<br>(not<br>blank) | Х    | Х                | Х    | Х            | ON  | enabled  | enabled           | _                 | Nominal<br>1.6 MHz | Nominal<br>6300 |

# Notes

- 19. PTA0 must have a pull-up resistor to  $V_{DD}$  in monitor mode
- 20. External clock is a 4.9152 MHz, 9.8304 MHz or 19.6608 MHz canned oscillator on OCS1
- 21. Communication speed with external clock is depending on external clock value. Baud rate is bus frequency / 256
- 22. X = don't care
- 23.  $V_{TST}$  is a high voltage  $V_{DD}$  + 3.5  $V \le V_{TST} \le V_{DD}$  + 4.5 V



#### **EMC/EMI RECOMMENDATIONS**

This paragraph gives some device specific recommendations to improve EMC/EMI performance. Further generic design recommendations can be found on the Freescale web site, www.freescale.com.

## **VSUP Pins (VSUP1:VSUP3)**

Its recommended to place a high quality ceramic decoupling capacitor close to the VSUP pins to improve EMC/EMI behavior.

#### LIN Pin

For DPI (Direct Power Injection) and ESD (Electrostatic Discharge) its recommended to place a high quality ceramic decoupling capacitor near the LIN pin. An additional varistor will further increase the immunity against ESD. A ferrite in the LIN line will suppress some of the noise induced.

# **Voltage Regulator Output Pins (VDD and AGND)**

Use a high quality ceramic decoupling capacitor to stabilize the regulated voltage.

# MCU digital supply pins (EVDD and EVSS)

Fast signal transitions on MCU pins place high, short duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU. It is recommended that a high quality ceramic decoupling capacitor be placed between these pins.

# MCU analog supply pins (VREFH, VDDA, VREFL, and VSSA)

To avoid noise on the analog supply pins its important to take special care on the layout. The MCU digital and analog supplies should be tied to the same potential via separate traces and connected to the voltage regulator output.

<u>Figure 18</u> and <u>Figure 19</u> show the recommendations on schematics and layout level and <u>Table 11</u> indicates recommended external components and layout considerations.



Figure 18. EMC/EMI Recommendations





Figure 19. PCB Layout Recommendations

**Table 11. Component Value Recommendation** 

| Component          | Recommended Value <sup>(24)</sup>      | Comments / Signal Routing                                                                            |
|--------------------|----------------------------------------|------------------------------------------------------------------------------------------------------|
| C1                 | Bulk Capacitor                         |                                                                                                      |
| C2                 | 100 nF, SMD Ceramic, Low ESR           | Close (<5.0 mm) to the VSUP1, VSUP2 pins with good ground return                                     |
| C3                 | 100 nF, SMD Ceramic, Low ESR           | Close (<3.0 mm) to the digital supply pins (EVDD, EVSS) with good ground return.                     |
|                    |                                        | The positive analog (VREFH, VDDA) and the digital (EVDD) supply should be connected right at the C3. |
| C4                 | 4,7 μF, SMD Ceramic, Low ESR           | Bulk Capacitor                                                                                       |
| C5                 | 180 pF, SMD Ceramic, Low ESR           | Close (<5.0 mm) to LIN pin.                                                                          |
|                    |                                        | Total Capacitance on LIN has to be below 220 pF.                                                     |
|                    |                                        | $(C_{TOTAL} = C_{LIN-PIN} + C5 + C_{VARISTOR} \sim 10 \text{ pF} + 180 \text{ pF} + 15 \text{ pF})$  |
| V1 <sup>(25)</sup> | Varistor Type TDK AVR-M1608C270MBAAB   | Optional (close to LIN connector)                                                                    |
| L1 <sup>(25)</sup> | SMD Ferrite Bead Type TDK MMZ2012Y202B | Optional, (close to LIN connector)                                                                   |

# Notes

- 24. Freescale does not assume liability, endorse, or want components from external manufactures that are referenced in circuit drawings or tables. While Freescale offers component recommendations in this configuration, it is the customer's responsibility to validate their application.
- 25. Components are recommended to improve EMC and ESD performance.



# **PACKAGING**

# **PACKAGING DIMENSIONS**

**Important:** For the most current revision of the package, visit <u>www.freescale.com</u> and perform a keyword search on 98ARL10519D. Dimensions shown are provided for reference ONLY.



TITLE:
54LD SOIC W/B, 0.65 PITCH
5.1 X 10.3 EXPOSED PAD,
CASE-OUTLINE

MECHANICAL OUTLINE

DOCUMENT NO: 98ARL10519D

CASE NUMBER: 1400-03

STANDARD: NON-JEDEC

EK SUFFIX (PB-FREE) 54-PIN 98ARL10519D ISSUE D







| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                               | E DITOU   |              | 98ARL10519D      | REV: D      |
| 54LD SOIC W/B, 0.6<br>5.1 X 10.3 EXPOSE              |           | CASE NUMBER  | 2: 1400–03       | 02 MAY 2008 |
| CASE-OUTLINE                                         | ,         | STANDARD: NO | N-JEDEC          |             |

EK SUFFIX (PB-FREE) 54-PIN 98ARL10519D ISSUE D



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- EXACT SHAPE OF EACH CORNER IS OPTIONAL.

  THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- THESE DIMENSIONS RANGES DEFINE THE PRIMARY KEEP-OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE AND THEY MAY EXTEND TO 0.4mm FROM MAXIMUM EXPOSED PAD SIZE

| © FREESCALE SEMICONDUCTOR, INC.  ALL RIGHTS RESERVED.  MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------------------|--------------|------------------|-------------|
| TITLE:                                                           | DOCUMENT NO  | ): 98ARL10519D   | REV: D      |
| 54LD SOIC W/B, 0.65 PITCH<br>5.1 X 10.3 EXPOSED PAD,             | CASE NUMBER  | 2: 1400–03       | 02 MAY 2008 |
| CASE-OUTLINE                                                     | STANDARD: NO | N-JEDEC          |             |

EK SUFFIX (PB-FREE) 54-PIN 98ARL10519D ISSUE D



# ADDITIONAL DOCUMENTATION

# THERMAL ADDENDUM (REV 1.0)

#### Introduction

This thermal addendum is provided as a supplement to the MM908E626 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application and packaging information is provided in the data sheet.

#### **Package and Thermal Considerations**

This MM908E626 is a dual die package. There are two heat sources in the package independently heating with P<sub>1</sub> and P<sub>2</sub>. This results in two junction temperatures, T<sub>J1</sub> and T<sub>J2</sub>, and a thermal resistance matrix with R<sub> $\theta$ JAmn</sub>.

For m, n = 1,  $R_{\theta JA11}$  is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with  $P_1$ .

For m = 1, n = 2,  $R_{\theta JA12}$  is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with  $P_2$ . This applies to  $R_{\theta J21}$  and  $R_{\theta J22}$ , respectively.

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

# **Standards**

**Table 12. Thermal Performance Comparison** 

| Thermal                    | 1 = Power Chip, 2 = Logic Chip [°C/W] |                              |                 |  |  |  |  |
|----------------------------|---------------------------------------|------------------------------|-----------------|--|--|--|--|
| Resistance                 | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |  |  |  |
| R <sub>θJAmn</sub> (1)(2)  | 23                                    | 20                           | 24              |  |  |  |  |
| $R_{\theta JBmn}^{(2)(3)}$ | 9.0                                   | 6.0                          | 10              |  |  |  |  |
| R <sub>0JAmn</sub> (1)(4)  | 52                                    | 47                           | 52              |  |  |  |  |
| R <sub>0JCmn</sub> (5)     | 1.0                                   | 0                            | 2.0             |  |  |  |  |

#### Notes:

- Per JEDEC JESD51-2 at natural convection, still air condition.
- 2s2p thermal test board per JEDEC JESD51-7and JESD51-5.
- 3. Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs.
- Single layer thermal test board per JEDEC JESD51-3 and JESD51-5.
- Thermal resistance between the die junction and the exposed pad, "infinite" heat sink attached to exposed pad.



# 54-PIN SOICW-EP



98ARL10519D 54-PIN SOICW-EP

**Note** For package dimensions, refer to 98ARL10519D.



Figure 20. Thermal Land Pattern for Direct Thermal Attachment Per JEDEC JESD51-5Thermal Test Board



Figure 21. Thermal Test Board

# **Device on Thermal Test Board**

Material: Single layer printed circuit board

FR4, 1.6 mm thickness

Cu traces, 0.07 mm thickness

Outline: 80 mm x 100 mm board area,

including edge connector for thermal

testing

Area A: Cu heat-spreading areas on board

surface

Ambient Conditions: Natural convection, still air

**Table 13. Thermal Resistance Performance** 

| Thermal           | Area A             | 1 = Power Chip, 2 = Logic Chip (°C/W) |                              |                 |  |  |  |
|-------------------|--------------------|---------------------------------------|------------------------------|-----------------|--|--|--|
| Resistance        | (mm <sup>2</sup> ) | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |  |  |
| $R_{\theta JAmn}$ | 0                  | 53                                    | 48                           | 53              |  |  |  |
|                   | 300                | 39                                    | 34                           | 38              |  |  |  |
|                   | 600                | 35                                    | 30                           | 34              |  |  |  |
| $R_{\theta JSmn}$ | 0                  | 21                                    | 16                           | 20              |  |  |  |
|                   | 300                | 15                                    | 11                           | 15              |  |  |  |
|                   | 600                | 14                                    | 9.0                          | 13              |  |  |  |

 $\overline{R_{\theta JA}}$  is the thermal resistance between die junction and ambient air.

 $R_{\theta JSmn}$  is the thermal resistance between die junction and the reference location on the board surface near a center lead of the package.

This device is a dual die package. Index m indicates the die that is heated. Index n refers to the number of the die where the junction temperature is sensed.





Figure 22. Device on Thermal Test Board  $\textbf{R}_{\theta \text{JA}}$ 



Figure 23. Transient Thermal Resistance  $R_{\theta JA}$  (1.0 W Step Response) Device on Thermal Test Board Area A = 600 (mm²)



# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.0      | 9/2008 | Implemented Revision History page Minor corrections throughout the document Updated to current Freescale format and style Added MM908E626AVEK to the ordering information Corrected package drawing designation Added STOP mode                                                                                                                                                                                                                                                                                                                                                            |
| 5.0      | 7/2009 | Corrected several non-technical cross-references.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6.0      | 9/2011 | <ul> <li>Corrected text for Autonomous Watchdog Interrupt. Page 17.</li> <li>Corrected part number in Go to STOP Mode Bit. Page 30.</li> <li>Removed footnotes in register table for SYSCTL and AWDCTL.</li> <li>Corrected Figure 4 LIN Timing description.</li> <li>Updated Freescale form and style</li> <li>Added MM908E626AVPEK to the ordering information.</li> <li>Removed the DWB package type.</li> <li>Added RoHS image to page 1 and RoHS statement to back page.</li> <li>Changed Peak Package Reflow Temperature During Reflow description</li> <li>Added note (8)</li> </ul> |
| 7.0      | 4/2012 | <ul> <li>Added MM908E626AVPEK to the ordering information</li> <li>Removed 908E626AVEK/R2 from the ordering information</li> <li>Updated Freescale form and style</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8.0      | 4/2012 | Corrected Figure 4, LIN Timing Description, replacing V <sub>LIN</sub> with V <sub>SUP</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 9.0      | 6/2012 | Added MM908E626AVEK/R2 to the ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10.0     | 8/2012 | Corrected broken links within the document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11.0     | 2/2013 | <ul> <li>Removed MM908E626AVEK from the ordering information</li> <li>Update format.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: store.esellerate.net/store/Policy.aspx?Selector=RT&s=STR0326182960&pc.

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, Kinetis, mobileGT, PowerQUICC, Processor Expert, QorlQ, Qorivva, StarCore, Symphony, and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, QorlQ Qonverge, QUICC Engine, Ready Play, SafeAssure, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2013 Freescale Semiconductor, Inc.

Document Number: MM908E626

Rev. 11.0 2/2013

