#### **Performance** ■ MultiBurst read: 80 MB/sec ■ Erase: 30 MB/sec Sustained read: 5 MB/secSustained write: 1.1 MB/sec ■ Cycle Time □ MultiBurst: Up to 25 nsec Access time: □ Normal: 55 nsec □ Turbo: 33 nsec #### **Protection & Security-Enabling Features** - 16-byte Unique Identification (UID) number - 6KByte user-controlled One Time Programmable (OTP) area - Two configurable hardware-protected partitions for data and code: - □ Read-only mode - □ Write-only mode - □ One-Time Write mode (ROM-like) partition - □ Protection key and LOCK# signal - ☐ Sticky Lock (SLOCK) to lock boot partition - □ Protected Bad Block Table #### Reliability and Data Integrity - Hardware- and software-driven, on-the-fly EDC and ECC algorithms - 4-bit Error Detection Code/Error Correction Code (EDC/ECC), based on a patented combination of BCH and Hamming code algorithms, tailored for MLC NAND flash technology - Guaranteed data integrity after power failure - Transparent bad-block management - Dynamic and static wear-leveling ### **Boot Capability** - Programmable Boot Block with XIP capability to replace boot NOR - □ 2KB for 512Mb (64MB) devices - □ 4KB for 1Gb (128MB) devices - Download Engine (DE) for automatic download of boot code from Programmable Boot Block - Boot options: - □ CPU initialization - Platform initialization - □ OS boot - Asynchronous Boot mode to boot from ARM-based CPUs, e.g. XScale, TI OMAP, Motorola MX without the need for external glue logic - Exceptional boot performance with MultiBurst operation and DMA support enhanced by external clock #### **Hardware Compatibility** - Configurable interface: simple NOR-like or multiplexed address/data interface - CPU compatibility, including: - □ ARM-based CPUs - □ Texas Instruments OMAP - ☐ Intel StrongARM/XScale - □ Motorola MX family - □ Emblaze ER4525 - □ Renesas SH mobile - □ Oualcomm MSMxxxx - □ AMD Alchemy - ☐ Motorola PowerPC<sup>TM</sup> MPC8xx - □ Philips PR31700 - ☐ Hitachi SuperH<sup>TM</sup> SH-x - □ NEC VR Series - Supports 8-, 16- and 32-bit architectures Note: Refer to application note AP-DOC-0704, *Improving DiskOnChip Performance*, for more information about DiskOnChip performance parameters. ### TrueFFS® Software - Full hard-disk read/write emulation for transparent file system management - Patented TrueFFS - □ Flash file system management - □ Automatic block management - □ Data management to maximize the limit of typical flash life expectancy - □ Dynamic virtual mapping - Dynamic and static wear-leveling - Programming, duplicating, testing and debugging tools available in source code #### **Operating Environment** - Wide OS support, including: - □ Symbian OS (EPOC) - □ Pocket PC 2002/3 - □ Smartphone 2002/3 - □ Palm OS - □ Nucleus - □ Windows CE - □ Linux - □ ThreadX - □ OSE - □ VxWorks - TrueFFS Software Development Kit (SDK) for quick and easy support for proprietary OSs, or OS-less environment - TrueFFS Boot Software Development Kit (BDK) #### **Power Requirements** - Operating voltage - □ Core: 2.5V to 3.6V - □ I/O: 1.65 to 2.0V; or 2.5V to 3.6V (auto-detect) - Current Consumption - □ Active mode: Read: 4.2 mA Program/erase: 7.2 mA Deep Power-Down mode: 10 μA (512Mb/64MB) 20 μA (1Gb/128MB) ### **Capacity and Packaging** - 64MB (512Mb) capacity (single die): - □ Device cascading option for up to four devices (2Gb) - □ 48-pin TSOP-I package: 20x12x1.2 mm (width x length x height) - □ 85-ball FBGA package: 7x10x1.2 mm (width x length x height) - ☐ Pinout compatible with DiskOnChip Plus TSOP-I products - □ Ballout compatible with DiskOnChip Plus FBGA products: 9x12 mm - 128MB (1Gb) capacity (dual die): - □ Device cascading option for up to two devices (2Gb) - □ 69-ball FBGA package: 9x12x1.4 mm (width x length x height) - □ Ballout compatible with DiskOnChip Plus FBGA products: 9x12 mm # **REVISION HISTORY** **Note to Mobile DiskOnChip G3 customers**: This data sheet is a reissue of the Mobile DiskOnChip G3 data sheet (document number 91-SR-011-05-8L, Rev. 1.2), whose revision history is shown below. | Doc. No | Revision | Date | Description | Reference | |---------------|----------|---------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------| | 91-SR-011-05- | 1.1 | September | Updated RSRVD signal description | Section 2.2.3 | | 8L | | 2003 | | Section 2.3.3 | | | | | | Section 2.4.3 | | | | | DiskOnChip Control Register/Control Confirmation Register mapping corrected | Section 7.8 | | | | | Icc – Active supply current updated | Section 10.2.3 | | | | | Mechanical dimensions for 7x10 FBGA package updated | Section 10.4.1 | | | | | 69-ball FBGA 9x12 daisy-chain ordering information updated | Section 11 | | | 1.2 | November 2003 | Update timing parameters of MultiBurst Read Cycle | Table 1 | | | | | Added TSOP and FBGA package weight information | Section 10.4 | | 02-DS-0304-00 | 1.0 | March 2004 | The number of read cycles from offset 0x1FFF to move DiskOnChip from Deep Power-Down mode to Normal mode was changed. | Section 6.3 | | | | | The Tsu(A) for read operations was changed. | Table 16 | | | | | Information about the Read<br>Address Register was added | Section 7.3 | | | | | Flash Characteristics was added. | Section 10.3.6 | | | 2.0 | June 2004 | The Tprog of DiskOnChip G3 was changed | Section 10.3.6 | | | | | The Thiz(D) parameter was updated. | Table 16, Table 18, and Table 20 | | | | | Added note to Signal Description tables. | Section 2.1 | # **TABLE OF CONTENTS** | 1. | Intro | ductio | n | 9 | |----|-------|----------|--------------------------------------------------------------|----| | 2. | Proc | duct Ov | verview | 10 | | | 2.1 | Produ | ct Description | 10 | | | 2.2 | 64MB | (512Mb) Standard Interface | 11 | | | | 2.2.1 | Pin/Ball Diagrams | 11 | | | | 2.2.2 | System Interface | | | | | 2.2.3 | Signal Description | 14 | | | 2.3 | 128M | 3 (1Gb) Standard Interface | 18 | | | | 2.3.1 | Ball Diagram | 18 | | | | 2.3.2 | System Interface | 19 | | | | 2.3.3 | Signal Description | 20 | | | 2.4 | 64MB | (512Mb) Multiplexed Interface | 22 | | | | 2.4.1 | Pin/Ball Diagram | 22 | | | | 2.4.2 | System Interface | | | | | 2.4.3 | Signal Description | 25 | | | 2.5 | 128M | 3 (1Gb) Multiplexed Interface | 29 | | | | 2.5.1 | Ball Diagram | 29 | | | | 2.5.2 | System Interface | | | | | 2.5.3 | Signal Description | | | 3. | The | ory of C | Operation | 33 | | | 3.1 | Overv | iew | 33 | | | 3.2 | Syster | m Interface | 34 | | | | 3.2.1 | Standard (NOR-Like) Interface | 34 | | | | 3.2.2 | Multiplexed Interface | 34 | | | 3.3 | Config | juration Interface | 34 | | | 3.4 | Protec | ction and Security-Enabling Features | 35 | | | | 3.4.1 | Read/Write Protection | 35 | | | | 3.4.2 | Unique Identification (UID) Number | 35 | | | | 3.4.3 | One-Time Programmable (OTP) Area | 35 | | | | 3.4.4 | One-Time Write (ROM-Like) Partition | 36 | | | | 3.4.5 | Sticky Lock (SLOCK) | 36 | | | 3.5 | Progra | ammable Boot Block with eXecute In Place (XIP) Functionality | 36 | | | 3.6 | Downl | oad Engine (DE) | 36 | | | 3.7 | Error I | Detection Code/Error Correction Code (EDC/ECC) | 37 | | | 3.8 | Data Pipeline | 37 | |----|-------|--------------------------------------------------------------|----| | | 3.9 | Control and Status | 37 | | | 3.10 | Flash Architecture | 37 | | 4. | x2 To | echnology | 40 | | | 4.1 | MultiBurst Operation | 40 | | | 4.2 | DMA Operation | 42 | | | 4.3 | Combined MultiBurst Mode and DMA Operation | 43 | | | 4.4 | Turbo Operation | 43 | | 5. | Hard | ware Protection | 44 | | | 5.1 | Method of Operation | 44 | | | 5.2 | Low-Level Structure of the Protected Area | 45 | | 6. | Mod | es of Operation | 47 | | | 6.1 | Normal Mode | | | | 6.2 | Reset Mode | | | | 6.3 | Deep Power-Down Mode | | | | 6.4 | TrueFFS Technology | 49 | | | | 6.4.1 General Description | | | | | 6.4.2 Built-In Operating System Support | 50 | | | | 6.4.3 TrueFFS Software Development Kit (SDK) | 50 | | | | 6.4.4 File Management | | | | | 6.4.5 Bad-Block Management | | | | | 6.4.6 Wear-Leveling | | | | | 6.4.7 Power Failure Management | | | | | 6.4.8 Error Detection/Correction | | | | | 6.4.9 Special Features Through I/O Control (IOCTL) Mechanism | | | | 6.5 | 8KB Memory Window | | | 7. | | ster Descriptions | | | ٠. | 7.1 | Definition of Terms | | | | | Reset Values | | | | 7.2 | | | | | 7.3 | Read Address Register | | | | 7.4 | No Operation (NOP) Register | | | | 7.5 | Chip Identification (ID) Register [0:1] | | | | 7.6 | Test Register | | | | 7.7 | Endian Control Register | 57 | | | 7.8 | DiskOnChip Control Register/Control Confirmation Register | 58 | |----|------|-----------------------------------------------------------|----| | | 7.9 | Device ID Select Register | 59 | | | 7.10 | Configuration Register | 59 | | | 7.11 | Interrupt Control Register | 60 | | | 7.12 | Interrupt Status Register | 61 | | | 7.13 | Output Control Register | 62 | | | 7.14 | DPD Control Register | 63 | | | 7.15 | DMA Control Register [1:0] | 64 | | | 7.16 | MultiBurst Mode Control Register | 66 | | 8. | Boot | ting from DiskOnChip G3 | 67 | | | 8.1 | Introduction | | | | 8.2 | Boot Procedure in PC-Compatible Platforms | 67 | | | 8.3 | Boot Replacement | 68 | | | | 8.3.1 PC Architectures | 68 | | | | 8.3.2 Non-PC Architectures | | | | | 8.3.3 Asynchronous Boot Mode | | | 9. | | gn Considerations | | | | 9.1 | General Guidelines | | | | 9.2 | Standard NOR-Like Interface | | | | 9.3 | Multiplexed Interface | 72 | | | 9.4 | Connecting Control Signals | | | | | 9.4.1 Standard Interface | | | | 0.5 | 9.4.2 Multiplexed Interface | | | | 9.5 | Implementing the Interrupt Mechanism | | | | | 9.5.2 Software Configuration | | | | 9.6 | Device Cascading | | | | 9.7 | Boot Replacement | | | | 9.8 | Platform-Specific Issues | | | | | 9.8.1 Wait State | | | | | 9.8.2 Big and Little Endian Systems | 77 | | | | 9.8.3 Busy Signal | | | | | 9.8.4 Working with 8/16/32-Bit Systems | | | | 9.9 | Design Environment | 79 | | 10 | Prod | uct Sp | ecifications | 80 | |----|--------|---------|----------------------------------------------------|----| | | 10.1 | Enviro | nmental Specifications | 80 | | | | 10.1.1 | Operating Temperature | 80 | | | | 10.1.2 | Thermal Characteristics | 80 | | | | 10.1.3 | Humidity | 80 | | | | 10.1.4 | Endurance | 80 | | | 10.2 | Electri | cal Specifications | 80 | | | | 10.2.1 | Absolute Maximum Ratings | 80 | | | | 10.2.2 | Capacitance | 81 | | | | 10.2.3 | DC Electrical Characteristics over Operating Range | 81 | | | | 10.2.4 | AC Operating Conditions | 83 | | | 10.3 | Timing | Specifications | 84 | | | | 10.3.1 | Read Cycle Timing Standard Interface | 84 | | | | 10.3.2 | Write Cycle Timing Standard Interface | 86 | | | | 10.3.3 | Read Cycle Timing Multiplexed Interface | 87 | | | | 10.3.4 | Write Cycle Timing Multiplexed Interface | 88 | | | | 10.3.5 | Read Cycle Timing MultiBurst | 89 | | | | 10.3.6 | Flash Characteristics | 90 | | | | 10.3.7 | Power Supply Sequence | 90 | | | | 10.3.8 | Power-Up Timing | 90 | | | | | Interrupt Timing | | | | | 10.3.10 | DMA Request Timing | 92 | | | 10.4 | Mecha | nical Dimensions | 93 | | | | 10.4.1 | DiskOnChip G3 64MB (512Mb) | 93 | | | | 10.4.2 | DiskOnChip G3 128MB (1Gb) | 95 | | 11 | . Orde | ring In | formation | 96 | | Α. | Sam | ple Co | de | 97 | | Но | w to ( | Contac | rt Us | 99 | ### 1. Introduction This data sheet includes the following sections: - **Section 1:** Overview of data sheet contents - **Section 2:** Product overview, including a brief product description, ball diagrams and signal descriptions - **Section 3:** Theory of operation for the major building blocks - **Section 4:** Major features and benefits of x2 technology - **Section 5:** Detailed description of hardware protection and security-enabling features - **Section 6:** Detailed description of modes of operation and TrueFFS technology, including - power failure management and 8KByte memory window - **Section 7:** DiskOnChip G3 register descriptions - **Section 8:** Overview of how to boot from DiskOnChip G3 - **Section 9:** Hardware and software design considerations - **Section 10:** Environmental, electrical, timing and product specifications - **Section 11:** Information on ordering DiskOnChip G3 For additional information on M-Systems' flash disk products, please contact one of the offices listed on the back page. #### 2. PRODUCT OVERVIEW ### 2.1 Product Description DiskOnChip G3 is the latest addition to M-Systems' DiskOnChip product family. DiskOnChip G3, packed in the smallest available FBGA package with 64MB (512Mb) capacity, is a single-die device with an embedded thin flash controller and flash memory. It uses Toshiba's cutting-edge, 0.13 $\mu$ NAND-based Multi-Level Cell (MLC) flash technology, enhanced by M-Systems' proprietary x2 technology. A dual-die device is available with single chip capacity of 128MB (1Gb). MLC NAND technology enables two bits of data to be stored on a single cell, cutting in half the physical die size. M-Systems' proprietary x2 technology overcomes MLC-related error patterns and slow transfer rates by using a robust error detection and correction (EDC/ECC) mechanism. Furthermore, it provides performance enhancement with multi-plane operation, DMA support, turbo operation and MultiBurst operation. The combination of MLC and x2 technology results in a low-cost, minimal-sized flash disk that achieves unsurpassed reliability levels and enhanced performance. This breakthrough in performance, size and cost makes DiskOnChip G3 the ideal solution for product manufacturers who require high-capacity, small size, high-performance, and above all, high-reliability storage to enable applications such as Digital TVs (DTVs), rugged handheld terminals, Digital Still Cameras (DSCs), Mobile Point of Sale (POS), telecom equipment, multimedia phones, camera and Video on Demand (VOD) phones, enhanced Multimedia Messaging Service (MMS), gaming, video and Personal Information Management (PIM) on mobile handsets, and Personal Digital Assistants (PDAs). As with the DiskOnChip Plus family (G2), DiskOnChip G3 content protection and security-enabling features offer several benefits. Two write- and read-protected partitions, with both software- and hardware-based protection, can be configured independently for maximum design flexibility. The 16-byte Unique ID (UID) identifies each flash device, eliminating the need for a separate ID device on the motherboard. The 6KB One Time Programmable (OTP) area, written to once and then locked to prevent data and code from being altered, is ideal for storing customer and product-specific information. DiskOnChip G3 64MB (512Mb) has a 2KB Programmable Boot Block (4KB for DiskOnChip G3 128MB/1Gb). This block provides eXecute In Place (XIP) functionality, enabling DiskOnChip G3 to replace the boot device and function as the only non-volatile memory device on-board. Eliminating the need for an additional boot device reduces hardware expenditures, board real estate, programming time, and logistics. M-Systems' patented TrueFFS software technology fully emulates a hard disk to manage the files stored on DiskOnChip G3. This transparent file system management enables read/write operations that are identical to a standard, sector-based hard disk. In addition, TrueFFS employs patented methods, such as virtual mapping, dynamic and static wear-leveling, and automatic block management to ensure high data reliability and to maximize flash life expectancy. # 2.2 64MB (512Mb) Standard Interface #### 2.2.1 Pin/Ball Diagrams See Figure 1 and Figure 2 for the DiskOnChip G3 64MB (512Mb) pinout/ballout for the standard interface. To ensure proper device functionality, pins/balls marked RSRVD are reserved for future use and should not be connected. Note: Third-generation DiskOnChip G3 is designed as a drop-in replacement for second-generation (G2) DiskOnChip Plus products, assuming that the latter were integrated according to migration guide guidelines. Refer to the *DiskOnChip Plus* (G2) to *DiskOnChip G3/P3* migration guide for further information. #### **TSOP-I Package** Figure 1: TSOP-I Pinout for Standard Interface (DiskOnChip G3 64MB/512Mb) ### 7x10 FBGA Package Figure 2: 7x10 FBGA Ballout for Standard Interface (DiskOnChip G3 64MB/512Mb) # 2.2.2 System Interface See Figure 3 for a simplified I/O diagram for a standard interface of DiskOnChip G3 64MB (512Mb). Figure 3: Standard Interface Simplified I/O Diagram (DiskOnChip G3 64MB/512Mb) # 2.2.3 Signal Description DiskOnChip G3 TSOP-I and FBGA packages support identical signals. The related pin and ball designations are listed in the signal descriptions, presented in logic groups, in Table 2 and Table 3. # **TSOP-I Package** Table 2: Signal Descriptions for Standard Interface (DiskOnChip 64MB/512Mb TSOP-I Package) | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | |-------------------|---------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | System Interface | | | A[12:6] | 5-11<br>14-19 | ST | Address bus. A0 is multiplexed with the DPD pin. | Input | | A[5:0]<br>D[15:8] | 46-39 | ST, R8 | Data bus, high byte. Not used and may be left floating when IF CFG is set to 0 (8-bit mode). | Input/<br>Output | | D[7:0] | 35-28 | ST | Data bus, low byte. | Input/<br>Output | | CE# | 2 | ST | Chip Enable, active low | Input | | WE# | 3 | ST | Write Enable, active low | Input | | OE# | 4 | ST | Output Enable, active low | Input | | | | | Configuration | | | ID[1:0] | 26, 24 | ST | Identification. Configuration control to support up to four chips cascaded in the same memory window. | Input | | | | | Chip 1 = ID1, ID0 = VSS, VSS (0,0); must be used for single-chip configuration | | | | | | Chip 2 = ID1, ID0 = VSS, VCCQ (0,1) | | | | | | Chip 3 = ID1, ID0 = VCCQ, VSS (1,0) | | | | | | Chip 4 = ID1, ID0 = VCCQ, VCCQ (1,1) | | | LOCK# | 23 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | IF_CFG | 22 | ST | Interface Configuration, 1(VCCQ) for 16-bit interface mode, 0 (VSS) for 8-bit interface mode. | Input | | | | | Control | | | BUSY# | 27 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed. A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | Output | | RSTIN# | 1 | ST | Reset, active low. | Input | | CLK | 38 | ST | System Clock. | Input | | DMARQ# | 21 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | Output | | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | | | |--------|----------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | IRQ# | 47 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | Output | | | | DPD | 19 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. This pin is assigned A0 instead of DPD when working in 8-bit mode. | Input | | | | | Power | | | | | | | VCC | 12 | - | Device core power supply. Requires a 10 nF and 0.1 µF capacitor. | Supply | | | | VCCQ | 37 | - | I/O power supply. Sets the logic <b>1</b> voltage level range of I/O pins. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 $\mu$ F capacitor. | Supply | | | | VSS | 13, 25, 36, 48 | - | Ground. All VSS pins must be connected. | Supply | | | | | | | Other | | | | | RSRVD | 20 | - | Reserved. If compatibility with previous DiskOnChip versions is necessary: | | | | | | | | In 16-bit mode (IF_CFG = 1) this pin must be connected to GND for compatibility with G2 devices. | | | | | | | | In 8-bit mode (IF_CFG = 0) may be left floating. | | | | | | | | Refer to the <i>DiskOnChip Plus (G2) to DiskOnChip G3/P3</i> migration guide for design guidelines when migrating from previous DiskOnChip versions (G2). | | | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output, R8 - Nominal 22K pull-up resistor, enabled only for 8-bit interface mode (IF\_CFG input is 0) <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. # 7x10 FBGA Package Table 3: Signal Descriptions for Standard Interface (DiskOnChip 64MB/512Mb G3 7x10 FBGA Package) | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | |-----------------------------------------|----------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | 1300 | System Interface | | | A[12:11]<br>A[10:8]<br>A[7:4]<br>A[3:0] | D7, C7<br>F6, E6, C6<br>C2, D2, E2, F2<br>D1, E1, F1, G1 | ST | Address bus. A0 is multiplexed with the DPD ball. | Input | | D[15:14]<br>D[13:12]<br>D[11:8] | H7, K7<br>H6, J6<br>K4, J3, H3, K2 | ST, R8 | Data bus, high byte. Not used and may be left floating when IF_CFG is set to 0 (8-bit mode). | Input/<br>Output | | D[7:6]<br>D[5:3]<br>D[2:0] | J7, G6<br>K6, H5, H4<br>K3, G3, J2 | ST | Data bus, low byte. | Input/<br>Output | | CE# | H1 | ST | Chip Enable, active low | Input | | OE# | H2 | ST | Output Enable, active low | Input | | WE# | C5 | ST | Write Enable, active low | Input | | | | | Configuration | | | ID[1:0] | G8, F7 | ST | Identification. Configuration control to support up to four chips cascaded in the same memory window. | Input | | | | | Chip 1 = ID1, ID0 = VSS, VSS (0,0); must be used for single chip configuration | | | | | | Chip 2 = ID1, ID0 = VSS, VCCQ (0,1) | | | | | | Chip 3 = ID1, ID0 = VCCQ, VSS (1,0) | | | | | | Chip 4 = ID1, ID0 = VCCQ, VCCQ (1,1) | | | LOCK# | E7 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | IF_CFG | F3 | ST | Interface Configuration, 1 (VCCQ) for 16-bit interface mode, 0 (VSS) for 8-bit interface mode. | Input | | | | | Control | | | BUSY# | E4 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | RSTIN# | D4 | ST | Reset, active low. | Input | | CLK | K5 | ST | System Clock. | Input | | DMARQ# | G7 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | |--------|--------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | IRQ# | F8 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | DPD | G1 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. This ball is assigned A0 instead of DPD when working in 8-bit mode. | Input | | | <u> </u> | | Power | , | | VCC | J4 | - | Device supply. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VCCQ | J5 | - | I/O power supply. Sets the logic <b>1</b> voltage level range of I/O balls. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VSS | G2, J8 | - | Ground. All VSS balls must be connected. | Supply | | | | | Other | | | RSRVD | E3 | - | Reserved. If compatibility with previous DiskOnChip versions is necessary: | | | | | | In 16-bit mode (IF_CFG = 1) this ball must be connected to GND for compatibility with G2 devices. | | | | | | In 8-bit mode (IF_CFG = 0) may be left floating. | | | | | | Refer to the <i>DiskOnChip Plus (G2) to DiskOnChip G3/P3</i> migration guide for design guidelines when migrating from previous DiskOnChip versions (G2). | | | | See Figure 2 | - | Reserved. Other reserved signals are not connected internally and must be left floating to guarantee forward compatibility with future products. | | | | М | - | Mechanical. These balls are for mechanical placement, and are not connected internally. | | | | А | - | Alignment. This ball is for device alignment and is not connected internally. | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output, R8 - Nominal 22K pull-up resistor, enabled only for 8-bit interface mode (IF\_CFG input is 0) <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. # 2.3 128MB (1Gb) Standard Interface ### 2.3.1 Ball Diagram See Figure 4 for the DiskOnChip G3 128MB (1Gb) standard interface ballout. To ensure proper device functionality, balls marked RSRVD are reserved for future use and should not be connected. Note: DiskOnChip G3 1Gb(128MB) is designed as a drop-in replacement for DiskOnChip G3 64MB (512Mb), assuming that the board was designed according to migration guide guidelines. Refer to the *DiskOnChip Plus (G2) to DiskOnChip G3/P3* migration guide for further information. #### 9x12 FBGA Package Figure 4 Ballout for Standard Interface (DiskOnChip G3 128MB/1Gb 9x12 FBGA Package) ### 2.3.2 System Interface See Figure 5 for a simplified I/O diagram for a standard interface of DiskOnChip G3 128MB (1Gb). Figure 5: Standard Interface Simplified I/O Diagram (DiskOnChip G3 128MB/1Gb) # 2.3.3 Signal Description # 9x12 FBGA Package Table 4: Signal Descriptions for Standard Interface (DiskOnChip G3 128MB/1Gb 9x12 FBGA Package) | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | |-----------------------------------------|----------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | System Interface | | | A[12:11]<br>A[10:8]<br>A[7:4]<br>A[3:0] | D8, C8<br>F7, E7, C7<br>C3, D3, E3, F3<br>D2, E2, F2, G2 | ST | Address bus. A0 is multiplexed with the DPD ball. | Input | | D[15:14]<br>D[13:12]<br>D[11:8] | H8, K8<br>H7, J7<br>K5, J4, H4, K3 | ST, R8 | Data bus, high byte. Not used and may be left floating when IF_CFG is set to 0 (8-bit mode). | Input/<br>Output | | D[7:6]<br>D[5:3]<br>D[2:0] | J8, G7<br>K7, H6, H5<br>K4, G4, J3 | ST | Data bus, low byte. | Input/<br>Output | | CE# | H2 | ST | Chip Enable, active low. | Input | | OE# | H3 | ST | Output Enable, active low. | Input | | WE# | C6 | ST | Write Enable, active low. | Input | | | | | Configuration | | | ID[1:0] | G9, F8 | ST | Identification. Configuration control to support up to two chips cascaded in the same memory window. Chip 1 = ID1, ID0 = VSS, VSS (0,0); must be used for single chip configuration | Input | | | | | Chip 2 = ID1, ID0 = VCCQ, VCCQ (1,1) | | | LOCK# | E8 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | IF_CFG | F4 | ST | Interface Configuration, 1 (VCCQ) for 16-bit interface mode, 0 (VSS) for 8-bit interface mode. | Input | | | | | Control | | | BUSY# | E5 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | RSTIN# | D5 | ST | Reset, active low. | Input | | CLK | K6 | ST | System Clock. | Input | | DMARQ# | G8 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal Type | |--------|--------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | IRQ# | F9 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | DPD | G2 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. Pin is assigned A0 instead of DPD when working in 8-bit mode. | Input | | | <u>'</u> | · | Power | • | | VCC | J5 | - | Device supply. Requires a 10 nF and 0.1 μF capacitor. | Supply | | VCCQ | J6 | - | I/O power supply. Sets the logic <b>1</b> voltage level range of I/O balls. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VSS | G3, J9 | - | Ground. All VSS balls must be connected. | Supply | | | | | Other | | | | E4 | - | Reserved. If compatibility with previous DiskOnChip versions is necessary: | | | | | | In 16-bit mode (IF_CFG = 1) this ball must be connected to GND for compatibility with G2 devices. | | | | | | In 8-bit mode (IF_CFG = 0) may be left floating. | | | RSRVD | | | Refer to the <i>DiskOnChip Plus (G2) to DiskOnChip G3/P3</i> migration guide for design guidelines when migrating from previous DiskOnChip versions (G2). | | | | See Figure 4 | - | Reserved. Other reserved signals are not connected internally and must be left floating to guarantee forward compatibility with future products. | | | | М | | Mechanical. These balls are for mechanical placement, and are not connected internally. | | | | А | - | Alignment. This ball is for device alignment and is not connected internally. | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output, R8 - Nominal 22K pull-up resistor, enabled only for 8-bit interface mode (IF\_CFG input is 0) <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. # 2.4 64MB (512Mb) Multiplexed Interface ### 2.4.1 Pin/Ball Diagram See Figure 6 and Figure 7 for the DiskOnChip G3 64MB (512Mb) pinout/ballout for the multiplexed interface. To ensure proper device functionality, pins/balls marked RSRVD are reserved for future use and should not be connected. Note: Third-generation DiskOnChip G3 is designed as a drop-in replacement for second-generation (G2) DiskOnChip Plus products, assuming that the latter were integrated according to migration guide guidelines. Refer to the *DiskOnChip Plus* (G2) to *DiskOnChip G3/P3* migration guide for further information. #### **TSOP-I Package** Figure 6: Pinout for Multiplexed Interface (DiskOnChip 64MB/512Mb TSOP-I Package) ### 7x10 FBGA Package Figure 7 Ballout for Multiplexed Interface (DiskOnChip 64MB/512Mb 7x10 FBGA Package) # 2.4.2 System Interface See Figure 8 for a simplified I/O diagram of DiskOnChip G3 64MB (512Mb). Figure 8: Multiplexed Interface Simplified I/O Diagram (DiskOnChip G3 64MB/512Mb 7x10 FBGA Package) # 2.4.3 Signal Description DiskOnChip G3 64MB (512Mb) TSOP-I and 7x10 FBGA packages support identical signals in the multiplexed interface. The related pin/ball designations are listed in the signal descriptions, presented in logic groups, in Table 5 and Table 6. ### **TSOP-I Package** Table 5: Signal Descriptions for Multiplexed Interface (DiskOnChip G3 64MB/512Mb TSOP-I Package) | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | |----------|--------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | | System Interface | | | AD[15:0] | 28-35, 39-46 | ST | Multiplexed bus. Address and data signals. | Input/<br>Output | | CE# | 2 | ST | Chip Enable, active low. | Input | | WE# | 3 | ST | Write Enable, active low. | Input | | OE# | 4 | ST | Output Enable, active low. | Input | | | | | Configuration | | | AVD# | 26 | ST | Set multiplexed interface. | Input | | ID0 | 24 | ST | Identification. Configuration control to support up to two chips cascaded in the same memory window. | Input | | | | | Chip 1 = ID0 = VSS; must be used for single-chip configuration | | | | | | Chip 2 = ID0 = VCCQ | | | LOCK# | 23 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | | | | Control | | | BUSY# | 27 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed. | Output | | | | | A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | | | RSTIN# | 1 | ST | Reset, active low. | Input | | CLK | 38 | ST | System Clock. | Input | | DMARQ# | 21 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | | | IRQ# | 47 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin is not used. | Output | | DPD | 19 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. Multiplexed with A0 when working in 16-bit mode. | Input | | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | | |--------|--------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--| | | Power | | | | | | VCCQ | 37,22 | - | I/O power supply. Sets the logic <b>1</b> voltage level range of I/O pins. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 µF capacitor. | Supply | | | VCC | 12 | - | Device core supply. Requires a 10 nF and 0.1 µF capacitor. | Supply | | | VSS | 5-11, 14-18,<br>13, 25, 36, 48 | - | Ground. All VSS pins must be connected. | Supply | | | | Reserved | | | | | | RSRVD | 20 | - | Reserved signal that is not connected internally and must be left floating to guarantee forward compatibility with future products. It should not be connected to arbitrary signals. | | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. # 7x10 FBGA Package Table 6: Signal Descriptions for Multiplexed Interface (DiskOnChip G3 64MB/512Mb 7x10 FBGA Package) | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | | | |---------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--| | | System Interface | | | | | | | AD[15:14]<br>AD[13:12]<br>AD[11:9]<br>AD[8:6]<br>AD[5:3]<br>AD[2:0] | H7, K7<br>H6, J6<br>K4, J3, H3<br>K2, J7, G6<br>K6, H5, H4<br>K3, G3, J2 | ST | Multiplexed bus. Address and data signals | Input/<br>Output | | | | CE# | H1 | ST | Chip Enable, active low | Input | | | | OE# | H2 | ST | Write Enable, active low | Input | | | | WE# | C5 | ST | Output Enable, active low | Input | | | | | | | Configuration | | | | | AVD# | G8 | ST | Set multiplexed interface | Input | | | | ID0 | F7 | ST | Identification. Configuration control to support up to two chips cascaded in the same memory window. Chip 1 = ID0 = VSS; must be used for single-chip configuration Chip 2 = ID0 = VCC | Input | | | | LOCK# | E7 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | | | | , | • | Control | | | | | BUSY# | E4 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | | | RSTIN# | D4 | ST | Reset, active low. | Input | | | | CLK | K5 | ST | System Clock. | Input | | | | DMARQ# | G7 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | | | IRQ# | F8 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this ball is not used. | Output | | | | DPD | G1 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. Pin is assigned A0 instead of DPD when working in 8-bit mode. | Input | | | | Signal | Pin No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | |----------|-------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Power | | | | | | VCC | J4 | - | Device core supply. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VCCQ | J5, F3 | - | I/O power supply. Sets the logic <b>1</b> voltage level range of I/O balls. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VSS | G2,J8, D7,<br>C7, F6, E6,<br>C6, C2, D2,<br>E2, F2, D1,<br>E1, F1 | - | Ground. All VSS pins must be connected. | Supply | | | | | Other | | | Reserved | See Figure 7 | | Reserved. Reserved signals are not connected internally and must be left floating to guarantee forward compatibility with future products. | | | | М | | Mechanical. These balls are for mechanical placement, and are not connected internally. | | | | А | - | Alignment. This ball is for device alignment and is not connected internally. | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. # 2.5 128MB (1Gb) Multiplexed Interface #### 2.5.1 Ball Diagram See Figure 9 for the DiskOnChip G3 128MB (1Gb) ball diagram. To ensure proper device functionality, balls marked RSRVD are reserved for future use and should not be connected. Note: DiskOnChip G3 1Gb(128MB) is designed as a drop-in replacement for DiskOnChip G2 64MB/512Mb, assuming that the board was designed according to the migration guide guidelines. Refer to the *DiskOnChip Plus (G2) to DiskOnChip G3/P3* migration guide for further information. ### 9x12 FBGA Package Figure 9: Ballout for Multiplexed Interface (DiskOnChip G3 128MB/1Gb 9x12 FBGA Package) ### 2.5.2 System Interface See Figure 10 for a simplified I/O diagram of DiskOnChip G3 128MB (1Gb). Figure 10: Multiplexed Interface Simplified I/O Diagram (DiskOnChip G3 128MB/1Gb 9x12 FBGA Package) # 2.5.3 Signal Description # 9x12 FBGA Package Table 7: Signal Descriptions for Multiplexed Interface (DiskOnChip G3 128MB/1Gb 9x12 FBGA Package) | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | |------------------|------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | System Interface | | | | | | AD[15:14] | H8, K8 | ST | Multiplexed bus. Address and data signals | Input/ | | AD[13:12] | H7, J7 | | | Output | | AD[11:9] | K5, J4, H4 | | | | | AD[8:6] | K3, J8, G7 | | | | | AD[5:3] | K7, H6, H5 | | | | | AD[2:0] | K4, G4, J3 | | | | | CE# | H2 | ST | Chip Enable, active low | Input | | OE# | H3 | ST | Write Enable, active low | Input | | WE# | C6 | ST | Output Enable, active low | Input | | | | | Configuration | | | AVD# | G9 | ST | Set multiplexed interface | Input | | ID0 | F8 | ST | Identification. NC for DiskOnChip G3 128MB (1Gb). | Input | | LOCK# | E8 | ST | Lock, active low. When active, provides full hardware data protection of selected partitions. | Input | | | | | Control | | | BUSY# | E5 | OD | Busy, active low, open drain. Indicates that DiskOnChip is initializing and should not be accessed. A 10 K $\Omega$ pull-up resistor is required if this pin/ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin/ball is not used. | Output | | RSTIN# | D5 | ST | Reset, active low. | Input | | CLK | K6 | ST | System Clock. | Input | | DMARQ# | G8 | OD | DMA Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin/ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin/ball is not used. | Output | | IRQ# | F9 | OD | Interrupt Request, active low. A 10 K $\Omega$ pull-up resistor is required if this pin/ball drives an input. A 10 K $\Omega$ pull-up resistor is recommended even if this pin/ball is not used. | Output | | DPD | G2 | ST | Deep Power-Down. Used to enter and exit Deep Power-Down mode. Multiplexed with A0 when working in 16-bit mode. | Input | | Signal | Ball No. | Input<br>Type <sup>1,2</sup> | Description | Signal<br>Type | |--------|--------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Power | | | | | | VCC | J5 | - | Device core supply. Requires a 10 nF and 0.1 µF capacitor. | Supply | | VCCQ | J6, F4 | - | I/O power supply. Sets the logic '1' voltage level range of I/O balls/pins. VCCQ may be either 2.5V to 3.6V or 1.65V to 2.0V. Requires a 10 nF and 0.1 $\mu$ F capacitor. | Supply | | VSS | G3, J9, D8,<br>C8, F7, E7,<br>C7, C3, D3,<br>E3, F3, D2,<br>E2, F2 | - | Ground. All VSS pins must be connected. | Supply | | | • | | Other | | | RSRVD | See Figure 9 | - | Reserved. All reserved signals are not connected internally and must be left floating to guarantee forward compatibility with future products. | | | | М | | Mechanical. These balls are for mechanical placement, and are not connected internally. | | | | А | _ | Alignment. This ball is for device alignment and is not connected internally. | | <sup>1.</sup> The following abbreviations are used: IN - Standard (non-Schmidt) input, ST - Schmidt Trigger input, OD - Open drain output, R8 - Nominal 22K pull-up resistor, enabled only for 8-bit interface mode (IF\_CFG input is 0) <sup>2.</sup> Input buffers are Schmidt trigger type only for VCCQ>2.5V. #### 3. THEORY OF OPERATION #### 3.1 Overview DiskOnChip G3 consists of the following major functional blocks, as shown in Figure 11. <sup>\*</sup>ADDR[0] and DPD are multiplexed on the same ball/pin. Figure 11: DiskOnChip G3 Simplified Block Diagram, Standard Interface These components are described briefly below and in more detail in the following sections. - **System Interface** for the host interface. - Configuration Interface for configuring DiskOnChip G3 to operate in 8-bit, 16-bit mode, cascaded configuration, hardware read/write protection and entering/exiting Deep Power-Down mode. - Read/Write Protection and OTP for advanced data/code security and protection. - **Programmable Boot Block with XIP** functionality enhanced with a **Download Engine (DE)** for system initialization capability. - Error Detection and Error Correction Code (EDC/ECC) for on-the-fly error handling. - **Data Pipeline** through which the data flows from the system to the NAND flash arrays. - **Control & Status** block that contains registers responsible for transferring the address, data and control information between the TrueFFS driver and the flash media. - Flash Interface that interfaces to two NAND flash planes. - **Bus Control** for translating the host bus address, and data and control signals into valid NAND flash signals. - **Address Decoder** to enable the relevant unit inside the DiskOnChip controller, according to the address range received from the system interface. # 3.2 System Interface #### 3.2.1 Standard (NOR-Like) Interface The system interface block provides an easy-to-integrate NOR-like (also SRAM and EEPROM-like) interface to DiskOnChip G3, enabling it to interface with various CPU interfaces, such as a local bus, ISA bus, NOR interface, SRAM interface, EEPROM interface or any other compatible interface. In addition, the EEPROM-like interface enables direct access to the Programmable Boot Block to permit XIP (Execute-In-Place) functionality during system initialization. A 13-bit wide address bus enables access to the DiskOnChip G3 8KB memory window (as shown in Section 6.5). A 32-bit internal data bus is supported by parallel access to two 32MB (256Mb) flash planes (for 64MB/512Mb single-die devices), each of which enables 16-bit access. This 16-bit data bus permits 16-bit wide access to the host. The Chip Enable (CE#), Write Enable (WE#) and Output Enable (OE#) signals trigger read and write cycles. A write cycle occurs while both the CE# and the WE# inputs are asserted. Similarly, a read cycle occurs while both the CE# and OE# inputs are asserted. Note that DiskOnChip G3 does not require a clock signal. It features a unique analog static design, optimized for minimal power consumption. The CE#, WE# and OE# signals trigger the controller (e.g., system interface block, bus control and data pipeline) and flash access. The Reset In (RSTIN#) and Busy (BUSY#) control signals are used in the reset phase. The Interrupt Request (IRQ#) signal can be used when long I/O operations, such as Block Erase, delay the CPU resources. The signal is also asserted when a Data Protection violation has occurred. This signal frees the CPU to run other tasks, continuing read/write operations with DiskOnChip G3 only after the IRQ# signal has been asserted and an interrupt handling routine (implemented in the OS) has been called to return control to the TrueFFS driver. The DMARQ# output is used to control multi-page DMA operations, and the CLK input is used to support MultiBurst operation when reading flash data. See Section 4.1 for further information. #### 3.2.2 Multiplexed Interface In this configuration, the address and data signals are multiplexed. The ID[1] input is driven by the host AVD# signal, and the D[15:0] pins/balls, used for both address inputs and data, are connected to the host AD[15:0] bus. While AVD# is asserted, the host drives AD[11:0] with bits [12:1] of the address. Host signals AD[15:12] are not significant during this part of the cycle. This interface is automatically used when a falling edge is detected on ID[1]. This edge must occur after RSTIN# is negated and before the first read or write cycle to the controller. When using a multiplexed interface, the value of ID[1] is internally forced to logic-0. The only possible device ID values are 0 and 1; therefore, only up to two DiskOnChip G3 64MB (512Mb) devices may be cascaded in multiplexed configuration (dual-die DiskOnChip G3 128MB (1Gb) cannot be cascaded when used in a multiplexed interface). # 3.3 Configuration Interface The Configuration Interface block enables the designer to configure DiskOnChip G3 to operate in different modes. The ID[1:0] signals are used in a cascaded configuration (refer to Section 9.6), the DPD signal is used to enter and exit Deep Power-Down mode (see Section 6.3), the LOCK# signal is used for hardware write/read protection, and the IF\_CFG signal is used to configure 8/16-bit access. ### 3.4 Protection and Security-Enabling Features The Protection and Security-Enabling block, consisting of read/write protection, UID and an OTP area, enables advanced data and code security and content protection. Located on the main route of traffic between the host and the flash, this block monitors and controls all data and code transactions to and from DiskOnChip G3. #### 3.4.1 Read/Write Protection Data and code protection is implemented through a Protection State Machine (PSM). The user can configure one or two independently programmable areas of the flash memory as read protected, write protected, or read/write protected. A protected partition may be protected by either/both of these hardware mechanisms: - 64-bit protection key - Hard-wired LOCK# signal If the Lock option is enabled (by means of software) and the LOCK# signal is asserted, the protected partition has an additional hardware lock that prevents read/write access to the partition, even with the use of the correct protection key. The size and protection attributes of the protected partition are defined during the media-formatting stage. In the event of an attempt to bypass the protection mechanism, illegally modify the protection key or in any way sabotage the configuration parameters, the entire DiskOnChip G3 becomes both read and write protected, and is completely inaccessible. For further information on hardware protection, please refer to the *TrueFFS Software Development Kit (SDK)* developer guide. #### 3.4.2 Unique Identification (UID) Number Each DiskOnChip G3 is assigned a 16-byte UID number. Burned onto the flash during production, the UID cannot be altered and is unique worldwide. The UID is essential in security-related applications, and can be used to identify end-user products in order to fight fraudulent duplication by imitators. ### 3.4.3 One-Time Programmable (OTP) Area The 6KB OTP area is user programmable for complete customization. The user can write to this area once, after which it is automatically and permanently locked. After it is locked, the OTP area becomes read only, just like a ROM device. Typically, the OTP area is used to store customer and product information such as: product ID, software version, production data, customer ID and tracking information. ### 3.4.4 One-Time Write (ROM-Like) Partition A partition in the DiskOnChip G3 can be set as One-Time Write. After it is locked, this partition becomes read only, just like a ROM device. Its capacity is defined during the media-formatting stage. ### 3.4.5 Sticky Lock (SLOCK) The boot partition can be locked automatically by hardware after the boot phase is completed and the device is in Normal mode. This is done by setting the Sticky Lock (SLOCK) bit in the Output Control register to 1. This has the same effect as asserting the LOCK# signal. Once set, SLOCK can only be cleared by asserting the RSTIN# input. Like the LOCK# input, assertion of this bit prevents the protection key from disabling the protection for a given partition. There is no need to mount the partition before calling a hardware protection routine. This feature can be useful when the boot code in the boot partition must be read/write protected. Upon power-up, the boot code must be unprotected so the CPU can boot directly from DiskOnChip. At the end of the boot process, protection can be set until the next power-up or reset. # 3.5 Programmable Boot Block with eXecute In Place (XIP) Functionality The Programmable Boot Block with XIP functionality enables DiskOnChip G3 to act as a boot device in addition to performing flash disk data storage functions. This eliminates the need for expensive, legacy NOR flash or any other boot device on the motherboard. The Programmable Boot Block on DiskOnChip G3 64MB (512Mb) is 2KB in size (4KB for dual-die 128MB/1Gb devices). The Download Engine (DE), described in the next section, expands the functionality of this block by copying the boot code from the flash into the boot block. DiskOnChip G3 64MB (512Mb) devices may be cascaded in order to form a larger flash disk. When DiskOnChip G3 512Mb (64MB) is connected with a standard NOR-like interface, up to four devices may be cascaded to create a 2Gb flash disk. When DiskOnChip G3 64MB (512Mb) is connected with a multiplexed interface, up to two devices may be cascaded to create a 128MB (1Gb) flash disk. - Notes: 1. When more than one DiskOnChip G3 64MB (512Mb) device is cascaded, a maximum boot block of 4KB is available. The Programmable Boot Block of each device is mapped to a unique address space. - 2. The Programmable Boot Block size available for DiskOnChip G3 128MB (1Gb) is 4 KB. # 3.6 Download Engine (DE) Upon power-up or when the RSTIN# signal is asserted, the DE automatically downloads the Initial Program Loader (IPL) to the Programmable Boot Block. The IPL is responsible for starting the booting process. The download process is quick, and is designed so that when the CPU accesses DiskOnChip G3 for code execution, the IPL code is already located in the Programmable Boot Block. During the download process, DiskOnChip G3 does not respond to read or write accesses. Host systems must therefore observe the requirements described in Section 10.3.8. In addition, the DE downloads the data protection rules from the flash to the Protection State Machines (PSM), so that DiskOnChip G3 is secure and protected from the first moment it is active. During the download process, DiskOnChip G3 asserts the BUSY# signal to indicate to the system that it is not yet ready to be accessed. Once BUSY# is negated, the system can access DiskOnChip G3. A failsafe mechanism prevents improper initialization due to a faulty VCC or invalid assertion of the RSTIN# input. Another failsafe mechanism is designed to overcome possible NAND flash data errors. It prevents internal registers from powering up in a state that bypasses the intended data protection. In addition, any attempt to sabotage the data structures causes the entire DiskOnChip to become both read and write protected, and completely inaccessible. # 3.7 Error Detection Code/Error Correction Code (EDC/ECC) Because NAND-based MLC flash is prone to errors, it requires unique error-handling capability. M-Systems' x2 technology implements 4-bit Error Detection Code/Error Correction Code (EDC/ECC), based on a patented combination of Bose, Chaudhuri and Hocquenghem (BCH) and Hamming code algorithms. Error Detection Code (EDC) is implemented in hardware to optimize performance, while Error Correction Code (ECC) is performed in software, when required, to save silicon costs. Each time a 512-byte page is written, additional parity bits are calculated and written to the flash. Each time data is read from the flash, the parity bits are read and used to calculate error locations. The Hamming code can detect 2 errors per page and correct 1 error per page. The BCH code can detect and correct 4 errors per page. It can even detect 5 errors per page with a probability of 99.9%. It ensures that the minimal amount of code required is used for detection and correction to deliver the required reliability without degrading performance. # 3.8 Data Pipeline DiskOnChip G3 uses a two-stage pipeline mechanism, designed for maximum performance while enabling on-the-fly data manipulation, such as read/write protection and Error Detection/Error Correction. Refer to technical note TN-DOC-014, *Pipeline Mechanism in DiskOnChip*, for further information. #### 3.9 Control and Status The Control and Status block contains registers responsible for transferring address, data and control information between the DiskOnChip TrueFFS driver and the flash media. Additional registers are used to monitor the status of the flash media (ready/busy) and the DiskOnChip controller. For further information on the DiskOnChip registers, refer to Section 7. #### 3.10 Flash Architecture DiskOnChip G3 64MB (512Mb) consists of two 32MB (256Mb) flash planes that consist of 1024 blocks each, organized in 64 pages, as follows: • **Page** – Each page contains 512 bytes of user data and a 16-byte extra area that is used to store flash management and EDC/ECC signature data, as shown in Figure 12. • **Block (Erase Unit)** – Each block contains 64 pages (total of 256Kb), as shown in Figure 13. A block is the minimal unit that can be erased, and is sometimes referred to as an erase block. Note: Since the device works with multiple planes, the operational block size is 512Kb, as described in the next section. Figure 12: Page Structure Figure 13: Block Structure ### **Parallel Multi-Plane Access** The two 32MB (256Mb) flash planes operate in parallel, thereby providing a true 32-bit internal data bus and four times the read, write and erase performance. Two pages on different planes can be concurrently read or written if they have the same offset within their respective units, even if the units are unaligned. Bad units are mapped individually on each plane by enabling unaligned unit access, as shown in Figure 14. Good units can therefore be aligned or unaligned, minimizing the effects of bad units on the media. Without this capability, a bad unit in one plane would cause a good unit in the second plane to be tagged as a bad unit, making it unusable. This customized method of bad unit handling for two planes enhances data utilization without adversely affecting performance. Figure 14: Unaligned Multi-Plane Access ### 4. x2 Technology DiskOnChip G3 enhances performance using various proprietary techniques: - Parallel access to the separate 32MB (256Mb) flash planes, thereby providing an internal 32-bit data bus. See Section 3.10 for further information. - MultiBurst operation to read large chunks of data, providing a MultiBurst read speed of up to 80 MB/sec. - DMA operation to release the CPU for other tasks in coordination with the platform's DMA controller. This is especially useful during the boot stage. Up to 64KB of data can be transferred during a DMA operation. - Turbo operation to enhance read access time from 55 ns to 33 ns (standard interface, access to flash addresses). ## 4.1 MultiBurst Operation MultiBurst operation is especially effective for large file reads that are typical during boot-up. During MultiBurst operation, data is read from the two flash planes in parallel through a 32-bit wide internal flash interface. Data is read by the host one 16-bit word after another using the CLK input, resulting in a MultiBurst read mode of up to 80 MB/sec. MultiBurst operation can only be performed on hosts that support burst reads. See Figure 15 below. Note: A 25 nsec cycle time during MultiBurst can be achieved at $Vcc = Vccq = 2.7 \sim 3.6V$ ). Figure 15: MultiBurst Operation Note: DiskOnChip G3 does not support MultiBurst write operations. MultiBurst operation is controlled by 5 bits in the MultiBurst Mode Control register: BURST\_EN, CLK\_INV, LATENCY, HOLD and LENGTH. For full details on this register, please refer to Section 7. MultiBurst mode read cycles are supported via the CLK input, which is enabled by setting the BURST\_EN bit in the MultiBurst Mode Control register. To determine whether the rising or falling edge of the CLK input is sampled (called CLK0), the CLK\_INV bit in the MultiBurst Mode Control register must be specified. When the CLK\_INV bit is set to 0, CE# and OE# are sampled on the rising edge of CLK; when the CLK\_INV bit is set to 1, sampling is done on the falling edge of CLK. - Notes: 1. When the CLK\_INV bit is set to 1, sampling is done on the falling edge of CLK, and an additional half-clock cycle of latency is incurred. Data continues to be output on D[15:0] on the rising edge of CLK. - 2. Burst mode is disabled upon assertion of the RSTIN# input, and the signal may therefore be left floating. The LATENCY field is the third field that must be set in the MultiBurst Mode Control register. When the LATENCY field is set to 0, the host can latch the first 16-bit data word two clock cycles after CLK0. This time can be extended by up to seven clock cycles by programming the LATENCY field. After latching the first word, additional 16-bit data words can be latched on each subsequent clock cycle. The HOLD bit in the MultiBurst Mode Control register can be set to hold each data word valid for two clock cycles rather than one. The LENGTH field in the MultiBurst Mode Control register must be programmed with the length of the burst to be performed. As read cycles from the flash are volatile, each burst cycle must read exactly this number of words. The CLK input can be toggled continuously or can be halted. When halting the CLK input, the following guidelines must be observed: - After asserting OE# and CE#, LATENCY + 2 CLK cycles are required prior to latching the first word (2.5 CLK cycles if CLK\_INV is set to 1). - If the HOLD bit is set to 0, the host must provide one rising CLK edge for each word read, except for the last word latched, for which CLK does not need to be toggled. - If the HOLD bit is set to 1, the host must provide two rising CLK edges for each word read, except for the last word, for which the second of the two CLK rising edges is not required. - Subsequent toggling of the CLK is optional. ## 4.2 DMA Operation DiskOnChip G3 provides a DMARQ# output that enables up to 64KB to be read from the flash by the host DMA controller. During DMA operation, the DMARQ# output is used to notify the host DMA controller that the next flash page is ready to be read, and the IRQ# pin indicates whether an error occurred while reading the data from the flash or the end of the DMA transfer was reached. The DMARQ# output sensitivity is chosen by setting the EDGE bit in the DMA Control register[0]: - Edge The DMARQ# output pulses to logic 0 for 250~500 nsec to indicate to the DMA controller that a flash page is ready to be read. The EDGE bit is set to 1 for this mode. - Level The DMARQ# output is asserted to initiate the block transfer and returns to the negated state at the end of each block transfer. The EDGE bit is set to 0 for this mode. The following steps are required to initiate a DMA operation: - 1. Initialize the platform's DMA controller to transfer 512 bytes upon each assertion of the DMARQ# output. If the DMA controller supports an edge-sensitive DMARQ# signal, then initialize the DMA controller to transfer 512 bytes upon each DMA request. If the DMA controller supports a level-sensitive DMARQ# signal, then initialize the DMA controller to transfer data while DMARQ# is asserted. - 2. Set the bits in the Interrupt Control register (see Section 7) to enable interrupts on an ECC error and at the end of the DMA operation. - 3. Write to the DMA Control register[0] to set the DMA\_EN bit, the EDGE bit and the number of sectors (SECTOR\_COUNT field) to be transferred to the host. At this point, DiskOnChip G3 generates a DMA request to indicate to the host that it is ready to transfer data. - 4. The host DMA controller reads one sector (512 bytes) of data from DiskOnChip G3. - 5. If an ECC error is detected, an interrupt is generated (IRQ# signal asserted), the transfer of data is halted and control is returned to the host. If no ECC error is detected, a DMA request is initiated (DMARQ# signal asserted) and the next sector is read by the host. - 6. The process continues until the last sector is read, after which DiskOnChip G3 generates an interrupt (IRQ# signal asserted) to indicate that it has transferred the last byte. - Notes: 1. DiskOnChip G3 generates a DMA request (DMARQ# signal asserted) after the last byte is read. It may therefore be necessary to clear the final DMA request from the DMA controller. - 2. DMA operation may be aborted after transferring each 512-byte block (step 4) by clearing the DMA EN bit in the DMA Control register[0]. ## 4.3 Combined MultiBurst Mode and DMA Operation When using MultiBurst mode and DMA operation together, and an interrupt is generated (IRQ# signal asserted), the Download Status register cannot be polled, as it will not comply with the MultiBurst mode timing specification. The following sequence is therefore required to respond to an interrupt request while in MultiBurst mode: - Perform 7 write cycles to the NOP register. - Turn off MultiBurst mode by writing to the MultiBurst Mode Control register. ## 4.4 Turbo Operation In order to provide faster read access time, DiskOnChip G3 can be configured for Turbo operation by enabling the D[15:0] output buffers immediately after the assertion of OE# and CE#. Enter Turbo operation by setting the TURBO bit in the Output Control register. For timing specifications for Turbo operation, see Section 10.3. The read access time for the Programmable Boot Block is slower than the read access time for the registers. When DiskOnChip G3 is used for booting and data storage, the CPU therefore must be able to change the timing of system to achieve the access time of Turbo mode after the system is up. ### 5. HARDWARE PROTECTION ## 5.1 Method of Operation DiskOnChip G3 enables the user to define two partitions that are protected (in hardware) against any combination of read or write operations. The two protected areas can be configured as read protected or write protected, and are protected by a protection key (i.e. password) defined by the user. Each of the protected areas can be configured separately and can function separately, providing maximum flexibility for the user. The size and protection attributes (protection key, read, write, changeable, lock) of the protected partition are defined in the media formatting stage (DFORMAT utility or the format function in the TrueFFS SDK). In order to set or remove read/write protection, the protection key (i.e., password) must be used, as follows: - Insert the protection key to remove read/write protection. - Remove the protection key to set read/write protection. DiskOnChip G3 has an additional hardware safety measure. If the Lock option is enabled (by means of software) and the LOCK# signal is asserted, the protected partition has an additional hardware lock that prevents read/write access to the partition, even with the use of the correct protection key. It is possible to set the Lock protection for one session only; that is, until the next power-up or reset. This Sticky Lock feature can be useful when the boot code in the boot partition must be read/write protected. Upon power-up, the boot code must be unprotected so the CPU can run it directly from DiskOnChip G3. At the end of the boot process, protection can be set until the next power-up or reset. Setting the Sticky Lock (SLOCK) bit in the Output Control register to 1 has the same effect as asserting the LOCK# signal. Once set, SLOCK can only be cleared by asserting the RSTIN# input. Like the LOCK# input, the assertion of this bit prevents the protection key from disabling the protection for a given partition. For more information, see Section 3.4.5. The target partition does require mounting before calling a hardware protection routine. The only way to read or write from a protected partition is to insert the key (even DFORMAT cannot remove the protection). This is also true for modifying its attributes (protection key, read, write and lock). Read/write protection is disabled (the key is automatically removed) in each of the following events: - Power-down - Change of any protection attribute (not necessarily in the same partition) - Write operation to the IPL area - Removal of the protection key. For further information on hardware protection, please refer to the *TrueFFS Software Development Kit (SDK)* developer guide. ### 5.2 Low-Level Structure of the Protected Area The first five blocks in DiskOnChip G3 contain foundry information, the Data Protect structures, IPL code, and bad block mapping information. See Figure 16. Figure 16: Low Level Structure of DiskOnChip G3 Blocks 0-4 in DiskOnChip G3 contain the following information: #### Block 0 - o Bad Block Table (page 4). Contains the information on unusable erase units on the flash media. - o UID (16 bytes). This number is written during the manufacturing stage, and cannot be altered at a later time. - o Customer OTP (occupies pages 8-31). The OTP area is written once and then locked. #### Block 1 and 2 o Data Protect Structure 0. This structure contains configuration information on one of the two user-defined protected partitions. Block 2 is a copy of Block 1 for redundancy purposes. ### Block 3 and 4 - o Data Protect Structure 1. This structure contains configuration information on one of the two user-defined protected partitions. - o IPL Code (2KB). This is the boot code that is downloaded by the DE to the internal boot block. - o Block 4 is a copy of Block 3 for redundancy purposes. ### 6. Modes of Operation DiskOnChip G3 operates in one of three basic modes: - Normal mode - Reset mode - Deep Power-Down mode The current mode of the chip can always be determined by reading the DiskOnChip Control register. Mode changes can occur due to any of the following events: - Assertion of the RSTIN# signal sets the device in Reset mode. - During host power-up, boot detector circuitry sets the device in Reset mode. - A valid write sequence to DiskOnChip G3 sets the device in Normal mode. This is done automatically by the TrueFFS driver on power-up (reset sequence end). - Switching back from Normal mode to Reset mode can be done by a valid write sequence to DiskOnChip G3, or by triggering the boot detector circuitry (via a soft reset). - Deep Power-Down - A valid write sequence, initiated by software, sets the device from Normal mode to Deep Power-Down mode. Twelve read cycles from offset 0x1FFF set the device back to Normal mode. Alternately, the device can be set back to Normal mode with an extended access time during a read from the Programmable Boot Block. - Asserting the RSTIN# signal and holding it in this state puts the device in Deep Power-Down mode. When RSTIN# is released, the device is left in Reset mode. - Toggling the DPD signal as defined by the DPD Control register. Figure 17: Operation Modes and Related Events #### 6.1 Normal Mode This is the mode in which standard operations involving the flash memory are performed. Normal mode is entered when a valid write sequence is sent to the DiskOnChip Control register and Control Confirmation register. A write cycle occurs when both the CE# and WE# inputs are asserted. Similarly, a read cycle occurs when both the CE# and OE# inputs are asserted. Because the flash controller generates its internal clock from these CPU bus signals and some read operations return volatile data, it is essential that the timing requirements specified in Section 10.3 be met. It is also essential that read and write cycles not be interrupted by glitches or ringing on the CE#, WE#, and OE# inputs. All inputs to DiskOnChip G3 are Schmidt Trigger types to improve noise immunity. ### 6.2 Reset Mode In Reset mode, DiskOnChip G3 ignores all write cycles, except for those to the DiskOnChip Control register and Control Confirmation register. All register read cycles return a value of 00H. Before attempting to perform any operation, the device is set to Normal mode by TrueFFS software. ## 6.3 Deep Power-Down Mode While in Deep Power-Down mode, DiskOnChip G3's quiescent power dissipation is reduced by disabling internal high current consumers (e.g. voltage regulators, input buffers, oscillator etc.). The following signals are also disabled in this mode: - Standard interface: Input buffers A[12:0], WE#, D[15:0] and OE# (when CE# is negated) - **Multiplexed interface**: Input buffers AD[15:0], AVD#, WE# and OE# (when CE# is negated). To enter Deep Power-Down mode, a proper sequence must be written to the DiskOnChip G3 Control registers and the CE# input must be negated. All other inputs should be VSS or VCC. Asserting the RSTIN# signal and holding it in low state puts the device in Deep Power-Down mode. When the RSTIN# signal is released, the device is left in Reset mode. Toggling the DPD signal, as defined by the DPD Control register, puts the device in Power-Down mode as well. In Deep Power-Down mode, write cycles have no effect and read cycles return indeterminate data (DiskOnChip G3 does not drive the data bus). Entering Deep Power-Down mode and then returning to the previous mode does not affect the value of any register. To exit Deep Power-Down mode, use one of the following methods: - Read twelve times from address 1FFFH (Programmable Boot Block). The data returned is undefined. - Perform a single read cycle from the Programmable Boot Block with an extended access time and address hold time as specified in the timing diagrams. The data returned will be correct. Please note that this option can only be used with a standard interface, not with a multiplexed interface. - Toggle the DPD input as defined by the DPD Control register, wait a minimum of 600 nS, and then perform a read/write cycle with normal timing, as specified in the timing diagrams. Applications that use DiskOnChip G3 as a boot device must ensure that the device is not in Deep Power-Down mode before reading the Boot vector/instructions. This can be done by pulsing RSTIN# to the asserted state and waiting for the BUSY# output to be negated, toggling the DPD signal, or by entering Reset mode via software. ## 6.4 TrueFFS Technology ### 6.4.1 General Description M-Systems' patented TrueFFS technology was designed to maximize the benefits of flash memory while overcoming inherent flash limitations that would otherwise reduce its performance, reliability and lifetime. TrueFFS emulates a hard disk, making it completely transparent to the OS. In addition, since it operates under the OS file system layer (see Figure 18), it is completely transparent to the application. Figure 18: TrueFFS Location in System Hierarchy TrueFFS technology support includes: - Binary driver support for all major OSs - TrueFFS Software Development Kit (TrueFFS SDK) - Boot Software Development Kit (BDK) - Support for all major CPUs, including 8, 16 and 32-bit bus architectures. ### TrueFFS technology features: - Block device API - Flash file system management - Bad-block management - Dynamic virtual mapping - Dynamic and static wear-leveling - Power failure management - Implementation of MLC-tailored EDC/ECC - Performance optimization - Compatibility with all DiskOnChip products ### 6.4.2 Built-In Operating System Support The TrueFFS driver is integrated into all major OSs, including Symbian, Palm OS, Pocket PC 2002/3, Smartphone 2002/3, Windows CE/NT, Linux (various kernels), Nucleus, and others. For a complete listing of all available drivers, please refer to M-Systems' website, <a href="www.m-systems.com">www.m-systems.com</a>. It is advised to use the latest driver versions that can be downloaded from the website. ## 6.4.3 TrueFFS Software Development Kit (SDK) The basic *TrueFFS Software Development Kit (SDK)* developer guide provides the source code for the TrueFFS driver. It can be used in an OS-less environment or when special customization of the driver is required for proprietary OSs. When using DiskOnChip G3 as the boot replacement device, TrueFFS SDK also incorporates in its source code the boot software that is required for this configuration (this package is also available separately). Please refer to the *DiskOnChip Boot Software Development Kit (BDK)* developer guide for further information on using this software package. Note: DiskOnChip G3 is supported by TrueFFS 6.1 and above. ### 6.4.4 File Management TrueFFS accesses the flash memory within DiskOnChip G3 through an 8KB window in the CPU memory space. TrueFFS provides block device API by using standard file system calls, identical to those used by a mechanical hard disk, to enable reading from and writing to any sector on DiskOnChip G3. This makes DiskOnChip G3 compatible with any file system and file system utilities, such as diagnostic tools and applications. Note: DiskOnChip G3 is shipped unformatted and contains virgin media. #### 6.4.5 Bad-Block Management Since NAND flash is an imperfect storage media, it can contain bad blocks that cannot be used for storage because of their high error rates. TrueFFS automatically detects and maps out bad blocks upon system initialization, ensuring that they are not used for storage. This management process is completely transparent to the user, who is unaware of the existence and location of bad blocks, while remaining confident of the integrity of data stored. #### 6.4.6 Wear-Leveling Flash memory can be erased a limited number of times. This number is called the *erase cycle limit*, or *write endurance limit*, and is defined by the flash array vendor. The erase cycle limit applies to each individual erase block in the flash device. In DiskOnChip G3, the erase cycle limit of the flash is 100,000 erase cycles. This means that after approximately 100,000 erase cycles, the erase block begins to generate storage errors at a rate significantly higher than the error rate that is typical to the flash. In a typical application, and especially if a file system is used, specific pages are constantly updated (e.g., the page/s that contain the FAT, registry, etc.). Without any special handling, these pages would wear out more rapidly than other pages, reducing the lifetime of the entire flash. To overcome this inherent deficiency, TrueFFS uses M-Systems' patented wear-leveling algorithm. This wear-leveling algorithm ensures that consecutive writes of a specific sector are not written physically to the same page in the flash. This spreads flash media usage evenly across all pages, thereby maximizing flash lifetime. ### **Dynamic Wear-Leveling** TrueFFS uses statistical allocation to perform dynamic wear-leveling on newly written data. This minimizes the number of erase cycles per block. Because a block erase is the most time-consuming operation, dynamic wear-leveling has a major impact on overall performance. This impact cannot be noticed during the first write to flash (since there is no need to erase blocks beforehand), but it is more and more noticeable as the flash media becomes full. ### Static Wear-Leveling Areas on the flash media may contain static files, characterized by blocks of data that remain unchanged for very long periods of time, or even for the whole device lifetime. If wear-leveling were only applied on newly written pages, static areas would never be cycled. This limited application of wear-leveling would lower life expectancy significantly in cases where flash memory contains large static areas. To overcome this problem, TrueFFS forces data transfer in static areas as well as in dynamic areas, thereby applying wear-leveling to the entire media. ### 6.4.7 Power Failure Management TrueFFS uses algorithms based on "erase after write" instead of "erase before write" to ensure data integrity during normal operation and in the event of a power failure. Used areas are reclaimed for erasing and writing the flash management information into them only *after* an operation is complete. This procedure serves as a check on data integrity. The "erase after write" algorithm is also used to update and store mapping information on the flash memory. This keeps the mapping information coherent even during power failures. The only mapping information held in RAM is a table pointing to the location of the actual mapping information. This table is reconstructed during power-up or after reset from the information stored in the flash memory. To prevent data from being lost or corrupted, TrueFFS uses the following mechanisms: - When writing, copying, or erasing the flash device, the data format remains valid at all intermediate stages. Previous data is never erased until the operation has been completed and the new data has been verified. - A data sector cannot exist in a partially written state. The operation is either successfully completed, in which case the new sector contents are valid, or the operation has not yet been completed or has failed, in which case the old sector contents remain valid. #### 6.4.8 Error Detection/Correction TrueFFS implements a unique MLC-tailored Error Correction Code (ECC) algorithm to ensure data reliability. Refer to Section 3.7 for further information on the EDC/ECC mechanism. ### 6.4.9 Special Features Through I/O Control (IOCTL) Mechanism In addition to standard storage device functionality, the TrueFFS driver provides extended functionality. This functionality goes beyond simple data storage capabilities to include features such as: formatting the media, read/write protection, boot partition(s) access, flash defragmentation and other options. This unique functionality is available in all TrueFFS-based drivers through the standard I/O control command of the native file system. ### 6.4.10 Compatibility DiskOnChip G3 requires TrueFFS driver 6.x or higher. Since this driver does not support some of DiskOnChip products, migrating from other than DiskOnChip G3 to DiskOnChip G3 requires changing the TrueFFS driver. When using different drivers (e.g. TrueFFS SDK, BDK, BIOS extension firmware, etc.) to access DiskOnChip G3, verify that all software is based on the same code base version. It is also important to use only tools (e.g. DFORMAT, DINFO, GETIMAGE, etc.) from the same version as the TrueFFS drivers used in the application. Failure to do so may lead to unexpected results, such as lost or corrupted data. The driver version can be verified by the sign-on messages displayed, or by the version information presented by the driver or tool. ## 6.5 8KB Memory Window TrueFFS utilizes an 8KB memory window in the CPU address space, consisting of four 2KB sections as depicted in Figure 19. When in Reset mode, read cycles from sections 1 and 2 always return the value 00H to create a fixed and known checksum. When in Normal mode, these two sections are used for the internal registers. The 2KB Programmable Boot Block is in section 0 and section 3, to support systems that search for a checksum at the boot stage both from the top and bottom of memory. The addresses described here are relative to the absolute starting address of the 8KB memory window. Figure 19: DiskOnChip G3 Memory Map ### 7. REGISTER DESCRIPTIONS This section describes various DiskOnChip G3 registers and their functions, as listed in Table 8. Most DiskOnChip G3 registers are 8-bit, unless otherwise denoted as 16-bit. Table 8: DiskOnChip G3 Registers | Address (Hex) | Register Name | |---------------|---------------------------------| | 103E | No Operation (NOP) | | 1000/1074 | Chip Identification [1:0] | | 1004 | Test | | 1008 | Endian Control | | 100C | DiskOnChip Control | | 1072 | DiskOnChip Control Confirmation | | 100A | Device ID Select | | 100E | Configuration | | 1010 | Interrupt Control | | 1020 | Interrupt Status | | 1014 | Output Control | | 107C | DPD Control | | 1078/107A | DMA Control [1:0] | | 101A | Read Address Register | | 101C | MultiBurst Mode Control | ### 7.1 Definition of Terms The following abbreviations and terms are used within this section: RFU Reserved for future use. This bit is undefined during a read cycle and "don't care" during a write cycle. RFU 0 Reserved for future use; when read, this bit always returns the value 0; when written, software should ensure that this bit is always set to 0. RFU 1 Reserved for future use; when read, this bit always returns the value 1; when written, software should ensure that this bit is always set to 1. Reset Value Refers to the value immediately present after exiting from Reset mode to Normal mode. ### 7.2 Reset Values All registers return 00H while in Reset mode. The Reset value written in the register description is the register value after exiting Reset mode and entering Normal mode. Some register contents are undefined at that time (N/A). # 7.3 Read Address Register Description: This 16-bit register is used to specify the next 13-bit address to be read from DiskOnChip G3. Address 101A (hex): Type: Read/Write | Bit No | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |-------------|--------|----------|--------|-----------------------|--------|--------|-------|-------| | Read/Write | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | | Description | INC | ONE_BYTE | RFU_0 | REG_ADDR[12:8] | | | | | | Reset Value | 0 | 0 | 0 | See explanation below | | | | | | Bit No | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-----------------------|-------|-------|-------|-------|-------|-------|-------| | Read/Write | R/W | Description | REG_ADDR[7:0] | | | | | | | | | Reset Value | See explanation below | | | | | | | | | Bit No. | Description | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-12 | REG_ADDR[12:0]. Specifies the address of the register that will be read on the following read cycle. For 16-bit hosts, the LSB must be 0. | | 13 | Reserved for future use. | | 14 | ONE_BYTE. This bit is set when it is necessary to read/write only one byte of data from/to the Data Register. This bit is automatically cleared after the access to the Data Register. | | 15 | INC (Increment). 1: After each read cycle, the address is incremented by 1 byte (when IF_CFG = 0) or by 1 word (when IF_CFG = 1). | | | <b>0</b> : The address is not automatically incremented, and the same address may be read repeatedly. | ## 7.4 No Operation (NOP) Register Description: A call to this 16-bit register results in no operation. To aid in code readability and documentation, software should access this register when performing cycles intended to create a time delay. Address (hex): 103E Type: Write Reset Value: None # 7.5 Chip Identification (ID) Register [0:1] Description: These two 16-bit registers are used to identify the DiskOnChip device residing on the host platform. They always return the same value. Address (hex): 1000/1074 Type: Read only Reset Value: Chip Identification Register[0]: 0200H Chip Identification Register[1]: FDFFH ## 7.6 Test Register Description: This register enables software to identify multiple DiskOnChip G3 devices or multiple aliases in the CPUs memory space. Data written is stored but does not affect the behavior of DiskOnChip G3. Address (hex): 1004 Type: Read/Write Reset Value: 0 | E | Bit No. | Description | |---|---------|-------------------| | | 7-0 | D[7:0]: Data bits | # 7.7 Endian Control Register Description: This 16-bit register is used to control the swapping of the low and high data bytes when reading or writing with a 16-bit host. This provides an Endian- independent method of enabling/disabling the byte swap feature. Note: Hosts that support 8-bit access only do not need to write to this register. | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|-------|-------|-------|-------|-------| | Read/Write | R | | | | | | | R/W | | Description | | RFU_0 | | | | | | SWAPL | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | |-------------|--------|--------|--------|--------|--------|--------|-------|-------|--| | Read/Write | | R | | | | | | | | | Description | | RFU_0 | | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit No. | Description | |---------|------------------------------------------------------------------------------------------------------------------------------| | 0 | SWAPL (Swap Low Byte): This bit must be set to enable byte swapping. If the bit is cleared, then byte swapping is disabled. | | 7-1 | Reserved for future use. | | 8 | SWAPH (Swap High Byte): This bit must be set to enable byte swapping. If the bit is cleared, then byte swapping is disabled. | | 15-9 | Reserved for future use. | # 7.8 DiskOnChip Control Register/Control Confirmation Register Description: These two registers are identical and contain information about the DiskOnChip G3 operational mode. After writing the required value to the DiskOnChip Control register, the complement of that data byte must also be written to the Control Confirmation register. The two writes cycles must not be separated by any other read or write cycles to the DiskOnChip G3 memory space, except for reads from the Programmable Boot Block space. Address 100C/1072 (hex): | Bit No | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|---------|-------|--------|-------|-------| | Read/Write | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Description | RFU_0 | | | RST_LAT | BDET | MDWREN | Mode | [1:0] | | Reset Value | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Note: The DiskOnChip Control Confirmation register is write only | Bit No. | Description | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | Mode. These bits select the mode of operation, as follows: | | | 00: Reset | | | 01: Normal | | | 10: Deep Power-Down | | 2 | MDWREN (Mode Write Enable). The value 1 must be written to this bit when changing the mode of operation. It always returns 0 when read. | | 3 | BDET (Boot Detect). This bit is set whenever the device has entered Reset mode as a result of the Boot Detector triggering. It is cleared by writing a 1 to this bit. | | 4 | RST_LAT (Reset Latch). This bit is set whenever the device has entered the Reset mode as a result of the RSTIN# input signal being asserted or the internal voltage detector triggering. It is cleared by writing a 1 to this bit. | | 7-5 | Reserved for future use. | # 7.9 Device ID Select Register Description: In a cascaded configuration, this register controls which device provides the register space. The value of bits ID[0:1] is compared to the value of the ID configuration input pins/balls. The device whose ID input matches the value of bits ID[0:1] responds to read and write cycles. Address (hex): 100A | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|------------|-------|-------|-------|-------|-------|-------| | Read/Write | | | R/W | | | | | | | Description | | RFU_0 ID[1 | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit No. | Description | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | ID[1:0] (Identification). The device whose ID input pins/balls match the value of bits ID[0:1] responds to read and write cycles to register space. | | 7-2 | Reserved for future use. | ## 7.10 Configuration Register Description: This register indicates the current configuration of DiskOnChip G3. Unless otherwise noted, the bits are reset only by a hardware reset, and not upon boot detection or any other entry to Reset mode. Address (hex): 100E | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------|--------|-------|--------|-------|-------|-------|-------|---------|--| | Read/Write | F | R R/W | | W | R | | | | | | Description | IF_CFG | RFU_0 | MAX_ID | | RFU | RFU_0 | | VCCQ_3V | | | Reset Value | Х | 0 | 0 | 0 | 0 | 0 | 0 | Х | | | Bit No. | Description | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | VCCQ_3V: Reflects the level of VCCQ input. | | | 0: VCCQ < 2.0V | | | 1: VCCQ > 2.5V | | 6, 3-1 | Reserved for future use. | | 5-4 | MAX_ID (Maximum Device ID). This field controls the Programmable Boot Block address mapping when multiple devices are used in a cascaded configuration, using the ID[1:0] inputs. It should be programmed to the highest ID value that is found by software in order to map all available boot blocks into usable address spaces. | | 7 | IF_CFG (Interface Configuration). Reflects the state of the IF_CFG input pin. | # 7.11 Interrupt Control Register Description: This 16-bit register controls how interrupts are generated by DiskOnChip G3, and indicates which of the following five sources has asserted an interrupt: 0: Flash array is ready 1: Data protection violation 2: Reading or writing more flash data than was expected 3: BCH ECC error detected (this feature is provided to support multi-page DMA transfers) 4: Completion of a DMA operation | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------------|-------|-------|--------|-------|-------|-------|-------|-------|--|--| | Read/Write | R | | R/W | | | | | | | | | Description | RFU_0 | | ENABLE | | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |-------------|--------|--------|--------|--------|--------|--------|-------|-------| | Read/Write | | R/W | | | | | | | | Description | GMASK | EDGE | | MASK | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit No. | Description | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5-0 | ENABLE. For each bit in this field: | | | 1: Enables the respective bit in the STATUS field of the Interrupt Status register to latch activity and cause an interrupt if the corresponding MASK bit is set. | | | <b>0</b> : Holds the respective bit in the STATUS field in the cleared state. To clear a pending interrupt and re-enable further interrupts on that channel, the respective ENABLE bit must be cleared and then set. | | 7-6 | Reserved for future use. | | 13-8 | MASK. For each bit in this field: | | | 1: Enables the respective bit in the STATUS field of the Interrupt Status register to generate an interrupt by asserting the IRQ# output. | | | <b>0</b> : Prevents the respective STATUS bit from generating an interrupt. | | 14 | EDGE. Selects edge or level triggered interrupts: | | | <b>0</b> : Specifies level-sensitive interrupts in which the IRQ# output remains asserted until the interrupt is cleared. | | | 1: Specifies edge-sensitive interrupts in which the IRQ# output pulses low and return to logic 1. | | Bit No. | Description | |---------|----------------------------------------------------------------------------------------------------------------------------------| | 15 | GMASK (Global Mask). | | | 1: Enables the IRQ# output to be asserted. Setting this bit while one or more interrupts are pending will generate an interrupt. | | | <b>0</b> : Forces the IRQ# output to the negated state. | # 7.12 Interrupt Status Register Description: This register indicates which interrupt source created an interrupt. | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|-------|-------|-------|-------|-------| | Read/Write | R | | | | | | | | | Description | RFU_0 | | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit No. | Description | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5-0 | STATUS. Indicates which interrupt sources created an interrupt. For a list of the interrupt sources, please refer to the description of the Interrupt Control register. | | 7-6 | Reserved for future use. | # 7.13 Output Control Register Description: This register controls the behavior of certain output signals. This register is reset by a hardware reset, not by entering Reset mode. Note: When multiple devices are cascaded, writing to this register will affect all devices regardless of the value of the ID[1:0] inputs. | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------------|-------|-------|-------|-------|-------|-------|--------|---------|--|--| | Read/Write | | R | | | | | R/W | | | | | Description | | RFU_0 | | | | Turbo | PU_DIS | BUSY_EN | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | Bit No. | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | BUSY_EN (Busy Enable). Controls the assertion of the BUSY# output during a download initiated by a soft reset. | | | 1: Enables the assertion of the BUSY# output | | | 0: Disables the assertion of the BUSY# output | | | Upon the assertion of the RSTIN# input, this bit will be set automatically and the BUSY# output signal will be asserted until the completion of the download process. | | 1 | PU_DIS (Pull-Up Disable). Controls the pull-up resistors D[15:8] as follows: | | | 1: Always disable the pull-ups | | | <b>0</b> : Enable the pull-ups when IF_CFG = 0 | | 2 | TURBO. Activates turbo operation. | | | <b>0</b> : DiskOnChip is used in normal operation, without improved access time. Output buffers are enabled only after a long enough delay to guarantee that there will be no more than a single transition on each bit. | | | 1. DiskOnChip is used in Turbo operation. Output buffers are enabled immediately after the assertion of OE# and CE#, resulting in improved access time. Read cycles from the Programmable Boot Block may result in additional noise and power dissipation due to multiple transitions on the data bus. | | 7-3 | Reserved for future use. | # 7.14 DPD Control Register Description: This register specifies the behavior of the DPD input signal. Address (hex): 107C | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------|-------|-----------|-------|-------|-------|-------|--------|-------|--| | Read/Write | R | | | | R/W | | | | | | Description | PD_OK | OOK RFU_0 | | | | MOD | E[0:3] | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit No. | Description | |---------|----------------------------------------------------------------------------------------------------------------------------------| | 3-0 | MODE[0:3]. Controls the behavior of the DPD input: | | | 0000: DPD input is not used to control DPD mode | | | 0001: DPD mode exited on rising edge of DPD input | | | 0010: DPD mode exited on falling edge of DPD input | | | 0100: DPD mode is entered when DPD=1 and exited when DPD=0 | | | 1000: DPD mode is entered when DPD=0 and exited when DPD=1 | | 6-4 | Reserved for future use. | | 7 | PD_OK (Power- Down OK). This read-only bit indicates that it is currently possible to put DiskOnChip G3 in Deep Power-Down mode. | # 7.15 DMA Control Register [1:0] Description: These two 16-bit registers specify the behavior of the DMA operation. Address (hex): 1078/107A | DMA Control Register [o] | | | | | | | | | | |--------------------------|-------|-------|-------------------------------------------|---|---|---|---|---|--| | | Bit 7 | Bit 6 | Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | Read/Write | R | | R/W | | | | | | | | Description | RFU_0 | | SECTOR_COUNT | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | |-------------|--------|-------------------------|--------|--------|--------|--------|-------|-------|--| | Read/Write | R | | R/W | | | R | | | | | Description | DMA_EN | PAUSE EDGE POLRTY RFU_0 | | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit No. | Description | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-0 | SECTOR_COUNT. Specifies the number of 512-byte sectors to be transferred plus one. Writing a value of 0 indicates a transfer of one sector. Reading a value of 0 indicates that there is still one sector to be transferred). This field is decremented by DiskOnChip G3 after reading the ECC checksum from each sector. In the event of an ECC error, this field indicates the number of sectors remaining to be transferred. | | 11-7 | Reserved for future use. | | 12 | POLRTY (Polarity). Specifies the polarity of the DMARQ# output: | | | 0: DMARQ# is normally logic -1 and falls to initiate DMA | | | 1: DMARQ# is normally logic -0 and rises to initiate DMA | | 13 | EDGE. Controls the behavior of the DMARQ# output: | | | 1: DMARQ# pulses to the asserted state for 250 nS (typical) to initiate the block transfer. | | | 0: DMARQ# switches to the active state to initiate the block transfer and returns to the<br>negated state at the beginning of the cycle in which the DCNT field of the ECC Control<br>register[0] reaches the value specified by the NEGATE_COUNT field of the DMA Control<br>register[1]. | | 14 | PAUSE. This bit is set in the event of an ECC error during a DMA operation. After reading the ECC parity registers and correcting the errors, the software must clear this bit to resume the DMA operation. | | 15 | DMA_EN (DMA Enable). Setting this bit enables DMA operation. | | | | | DMA Cont | trol Registe | er [1] | | | | |-------------|-------|---------|----------|--------------|--------|--------|--------|---| | | | Bits ' | 15-10 | | | Bits | 9-0 | | | Read/Write | R | | | | R/W | | | | | Description | RFU_0 | | | | | NEGATE | _COUNT | | | Reset Value | 0 | 0 0 0 0 | | | | 0 | 0 | 0 | | Bit No. | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9-0 | NEGATE_COUNT. When the EDGE bit of the DMA Control register[0] is 0, this field must be programmed to specify the bus cycle in which DMARQ# will be negated, as follows: | | | NEGATE_COUNT = BYTES_REMAINING + 16 + BYTES_PER_CYCLE. | | | Example: To negate DMARQ# at the beginning of the cycle in which the last word is to be transferred by a 16-bit host: NEGATE_COUNT = 2 + 16 + 2 = 20. | | 15-10 | Reserved for future use. | # 7.16 MultiBurst Mode Control Register Description: This 16-bit register controls the behavior of DiskOnChip G3 during MultiBurst mode read cycles. Address (hex): 101C | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|-------|---------|--------|-------|-------| | Read/Write | | | R | R/W | | | | | | Description | | | RFU_0 | HOLD | CLK_INV | BST_EN | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit 15 | Bit 14 | Bit 13 | 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |-------------|----------------|--------|--------|----|--------|--------|-------|-------| | Read/Write | | R/W | | | | | | | | Description | LENGTH LATENCY | | | | | | | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit No. | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | BST_EN (MultiBurst Mode Enable). Enables MultiBurst mode read cycles. | | | <ul><li>0: The CLK input is disabled and may be left floating. Burst read cycles are not supported.</li><li>1: The CLK input is enabled. Subsequent read cycles must be MultiBurst mode.</li></ul> | | 1 | CLK_INV (Clock Invert). Selects the edge of the CLK input on which CE# and OE# are sampled. | | | 0: CE# and OE# are sampled on the rising edge of CLK. | | | 1: CE# and OE# are sampled on the falling edge of CLK, and there will be an additional ½ clock delay from CE#/OE# asserted until the first data word may be latched on D[15:0]. | | 2 | HOLD. Specifies if the data output on D[15:0] during MultiBurst mode read cycles should be held for an additional clock cycle. | | | 0: Data on the D[15:0] outputs is held for one clock cycle | | | 1: Data on the D[15:0] outputs is held for two clock cycles | | 3-7 | Reserved for future use. | | 8-11 | LATENCY. Controls the number of clock cycles between when DiskOnChip G3 samples OE# and CE# asserted and the first word of data is available to be latched by the host. This number of clock cycles is equal to 2 + LATECNCY. If HOLD = 1, then the data is available to be latched on this clock and on the subsequent clock. | | 12-15 | LENGTH. Specifies the number of byte/words (depending on IF_CFG) to be transferred in each burst cycle: | | | HOLD=0: Number of bytes/words = 2 ^ LENGTH | | | HOLD=1: Number of bytes/words = 2 ^ (LENGTH – 1) | | | Note: The maximum value of LENGTH is 10. | ## 8. BOOTING FROM DISKONCHIP G3 #### 8.1 Introduction DiskOnChip G3 can function both as a flash disk and as the system boot device. DiskOnChip G3 default firmware contains drivers to enable it to perform as the OS boot device under DOS (see Section 8.2). For other OSs, please refer to the readme file of the TrueFFS driver. If DiskOnChip G3 is configured as a flash disk and as the system boot device, it contains the boot loader, an OS image and a file system. In such a configuration, DiskOnChip G3 can serve as the only non-volatile device on board. Refer to Section 8.3.2 for further information on boot replacement. ## 8.2 Boot Procedure in PC-Compatible Platforms When used in PC-compatible platforms, DiskOnChip G3 is connected to an 8KB memory window in the BIOS expansion memory range, typically located between 0C8000H to 0EFFFFH. During the boot process, the BIOS loads the TrueFFS firmware into the PC memory and installs DiskOnChip G3 as a disk drive in the system. When the operating system is loaded, DiskOnChip G3 is recognized as a standard disk. No external software is required to boot from DiskOnChip G3. Figure 20 illustrates the location of the DiskOnChip G3 memory window in the PC memory map. Figure 20: DiskOnChip G3 Memory Window in PC Memory Map After reset, the BIOS code first executes the Power On Self-Test (POST) and then searches for all expansion ROM devices. When DiskOnChip G3 is located, the BIOS code executes from it the IPL code, located in the XIP portion of the Programmable Boot Block. This code loads the TrueFFS driver into system memory, installs DiskOnChip G3 as a disk in the system, and then returns control to the BIOS code. The operating system subsequently identifies DiskOnChip G3 as an available disk. TrueFFS responds by emulating a hard disk. From this point onward, DiskOnChip G3 appears as a standard disk drive. It is assigned a drive letter and can be used by any application, without any modifications to either the BIOS set-up or the autoexec.bat/config.sys files. DiskOnChip G3 can be used as the only disk in the system, with or without a floppy drive, and with or without hard disks. The drive letter assigned depends on how DiskOnChip G3 is used in the system, as follows: - If DiskOnChip G3 is used as the only disk in the system, the system boots directly from it and assigns it drive C. - If DiskOnChip G3 is used with other disks in the system: - o DiskOnChip G3 can be configured as the last drive (the default configuration). The system assigns drive C to the hard disk and drive D to DiskOnChip G3. - o Alternatively, DiskOnChip G3 can be configured as the system's first drive. The system assigns drive D to the hard disk and drive C to DiskOnChip G3. If DiskOnChip G3 is used as the OS boot device when configured as drive C, it must be formatted as a bootable device by copying the OS files onto it. This is done by using the SYS command when running DOS. ## 8.3 Boot Replacement #### 8.3.1 PC Architectures In current PC architectures, the first CPU fetch (after reset is negated) is mapped to the boot device area, also known as the *reset vector*. The reset vector in PC architectures is located at address FFFF0, by using a Jump command to the beginning of the BIOS chip (usually F0000 or E0000). The CPU executes the BIOS code, initializes the hardware and loads DiskOnChip G3 software using the BIOS expansion search routine (e.g. D0000). Refer to Section 8.2 for a detailed explanation on the boot sequence in PC-compatible platforms. DiskOnChip G3 implements both disk and boot functions when it replaces the BIOS chip. To enable this, DiskOnChip G3 requires a location at two different addresses: - After power-up, DiskOnChip G3 must be mapped in F segment, so that the CPU fetches the reset vector from address FFFF0, where DiskOnChip G3 is located. - After the BIOS code is loaded into RAM and starts execution, DiskOnChip G3 must be reconfigured to be located in the BIOS expansion search area (e.g. D0000) so it can load the TrueFFS software. This means that the CS# signal must be remapped between two different addresses. For further information on how to achieve this, refer to application note AP-DOC-047, *Designing DiskOnChip as a Flash Disk and Boot Device Replacement*. #### 8.3.2 Non-PC Architectures In non-PC architectures, the boot code is executed from a boot ROM, and the drivers are usually loaded from the storage device. When using DiskOnChip G3 as the system boot device, the CPU fetches the first instructions from the DiskOnChip G3 Programmable Boot Block, which contains the IPL. Since in most cases this block cannot hold the entire boot loader, the IPL runs minimum initialization, after which the Secondary Program Loader (SPL) is copied to RAM from flash. The remainder of the boot loader code then runs from RAM. The SPL is located in a separate (binary) partition on DiskOnChip G3, and can be hardware protected if required. . #### 8.3.3 Asynchronous Boot Mode Platforms that host CPUs that wake up in MultiBurst mode should use Asynchronous Boot mode when using DiskOnChip G3 as the system boot device. During platform initialization, certain CPUs wake up in 32-bit mode and issue instruction fetch cycles continuously. An XScale CPU, for example, initiates a 16-bit read cycle, but after the first word is read, it continues to hold CE# and OE# asserted while it increments the address and reads additional data as a burst. A StrongARM CPU wakes up in 32-bit mode and issues double-word instruction fetch cycles. Once in Asynchronous Boot mode, the CPU can fetch its instruction cycles from the DiskOnChip G3 Programmable Boot Block. After reading from this block and completing boot, DiskOnChip G3 returns to derive its internal clock signal from the CE#, OE#, and WE# inputs. Please refer to Section 10.3 for read timing specifications for Asynchronous Boot mode. ### 9. DESIGN CONSIDERATIONS #### 9.1 General Guidelines A typical RISC processor memory architecture is shown in Figure 21. It may include the following devices: - **DiskOnChip G3**: Contains the OS image, applications, registry entries, back-up data, user files and data, etc. It can also be used to perform boot operation, thereby replacing the need for a separate boot device. - **CPU**: DiskOnChip G3 is compatible with all major CPUs in the mobile phone, Digital TV (DTV) and Digital Still Camera (DSC) markets, including: - o ARM-based CPUs - o Texas Instruments OMAP - o Intel StrongARM SA-1100/1 and XScale - o Emblaze ER4525 application processor - o Renesas SH mobile - o SuperH SH-3/4 - o Motorola PowerPC MPC8xx and DragonBall MX1 - o Philips PR31700 - o NEC VRSeries VR3/4xxxx - **Boot Device**: ROM or NOR flash that contains the boot code required for system initialization, kernel relocation, loading the operating systems and/or other applications and files into the RAM and executing them. - **RAM/DRAM Memory**: This memory is used for code execution. - Other Devices: A DSP processor, for example, may be used in a RISC architecture for enhanced multimedia support. When used as a boot device, DiskOnChip G3 eliminates the need for a dedicated boot ROM/NOR device. Figure 21: Typical System Architecture Using DiskOnChip G3 ### 9.2 Standard NOR-Like Interface DiskOnChip G3 uses a NOR-like interface that can easily be connected to any microprocessor bus. With a standard interface, it requires 13 address lines, 8 data lines and basic memory control signals (CE#, OE#, WE#), as shown in Figure 22 below. Typically, DiskOnChip G3 can be mapped to any free 8KB memory space. In a PC-compatible platform, it is usually mapped into the BIOS expansion area. If the allocated memory window is larger than 8KB, an automatic anti-aliasing mechanism prevents the firmware from being loaded more than once during the ROM expansion search. (\*) Address A0 is multiplexed with the DPD signal. Figure 22: Standard System Interface - Notes: 1. The $0.1~\mu F$ and the 10~n F low-inductance, high-frequency capacitors must be attached to each of the device's VCC and VSS pins/balls. These capacitors must be placed as close as possible to the package leads. - 2. DiskOnChip G3 is an edge-sensitive device. CE#, OE#, and WE# should be properly terminated (according to board layout, serial parallel or both terminations) to avoid signal ringing. ## 9.3 Multiplexed Interface With a multiplexed interface, DiskOnChip G3 requires the signals shown in Figure 23 below. Figure 23: Multiplexed System Interface # 9.4 Connecting Control Signals ### 9.4.1 Standard Interface When using a standard NOR-like interface, connect the control signals as follows: - A[12:0] Connect these signals to the host's address signals (see Section 9.8 for platform-related considerations). Address signal A[0] is multiplexed with the DPD signal. - D[15:0] Connect these signals to the host's data signals (see Section 9.8 for platform-related considerations). - Output Enable (OE#) and Write Enable (WE#) Connect these signals to the host RD# and WR# signals, respectively. - Chip Enable (CE#) Connect this signal to the memory address decoder. Most RISC processors include a programmable decoder to generate various Chip Select (CS) outputs for different memory zones. These CS signals can be programmed to support different wait states to accommodate DiskOnChip G3 timing specifications. - Power-On Reset In (RSTIN#) Connect this signal to the host active-low Power-On Reset signal. - Chip Identification (ID[1:0]) Connect these signals as shown in Figure 22. Both signals must be connected to VSS if the host uses only one DiskOnChip. If more than one device is being used, refer to Section 9.6 for more information on device cascading. - Busy (BUSY#) This signal indicates when the device is ready for first access after reset. It may be connected to an input port of the host, or alternatively it may be used to hold the host in a wait-state condition. The later option is required for hosts that boot from DiskOnChip G3. - DMARQ# (DMA Request) Output used to control multi-page DMA operations. Connect this output to the DMA controller of the host platform. - IRQ# (Interrupt Request) Connect this signal to the host interrupt. - Lock (LOCK#) Connect to a logical **0** to prevent the usage of the protection key to open a protected partition. Connect to logical **1** in order to enable usage of protection keys. - Deep-Power Down (DPD) multiplexed with A[0]. - 8/16 Bit Interface Configuration (IF\_CFG) This signal is required for configuring the device for 8- or 16-bit access mode. When negated, the device is configured for 8-bit access mode. When asserted, 16-bit access mode is operative. - Clock (CLK) This input is used to support MultiBurst operation when reading flash data. Refer to Section 4.1 for further information on MultiBurst operation. ### 9.4.2 Multiplexed Interface DiskOnChip G3 can use a multiplexed interface to connect to the multiplexed bus (asynchronous read/write protocol). In this configuration, the ID[1] input is driven by the host's AVD# signal, and the D[15:0] pins/balls, used for both address inputs and data, are connected to the host AD[15:0] bus. As with a standard interface, only address bits [12:0] are significant. This mode is automatically entered when a falling edge is detected on ID[1]. This edge must occur after RSTIN# is negated and before OE# and CE# are both asserted; i.e., the first read cycle made to DiskOnChip must observe the multiplexed mode protocol. See Section 10.3 for more information about the related timing requirements. Please refer to Section 2.4 for pinout and signal descriptions, and to Section 10.3 for timing specifications for a multiplexed interface. # 9.5 Implementing the Interrupt Mechanism ### 9.5.1 Hardware Configuration To configure the hardware for working with the interrupt mechanism, connect the IRQ# pin/ball to the host interrupt input. Note: A nominal 10 K $\Omega$ pull-up resistor must be connected to this pin/ball. ## 9.5.2 Software Configuration Configuring the software to support the IRQ# interrupt is performed in two stages. ### Stage 1 Configure the software so that when the system is initialized, the following steps occur: - 1. The correct value is written to the Interrupt Control register to configure DiskOnChip G3 for: - Interrupt source: Flash ready, data protection, last byte during DMA has been transferred, or BCH ECC error has been detected (used during multi-page DMA operations). - Output sensitivity: Either edge or level-triggered Note: Refer to Section 7 for further information on the value to write to this register. - 2. The host interrupt is configured to the selected input sensitivity, either edge or level-triggered. - 3. The handshake mechanism between the interrupt handler and the OS is initialized. - 4. The interrupt service routine to the host interrupt is connected and enabled. ### Stage 2 Configure the software so that for every long flash I/O operation, the following steps occur: - 1. The correct value is written to the Interrupt Control register to enable the IRQ# interrupt. Note: Refer to Section 7 for further information on the value to write to this register. - 2. The flash I/O operation starts. - 3. Control is returned to the OS to continue other tasks. When the IRQ# interrupt is received, other interrupts are disabled and the OS is flagged. - 4. The OS either returns control immediately to the TrueFFS driver, or waits for the appropriate condition to return control to the TrueFFS driver. # 9.6 Device Cascading When connecting DiskOnChip G3 64MB (512Mb) using a standard interface, up to four devices can be cascaded with no external decoding circuitry. Figure 24 illustrates the configuration required to cascade four devices on the host bus (only the relevant cascading signals are included in this figure, although all other signals must also be connected). All pins/balls of the cascaded devices must be wired in common, except for ID0 and ID1. The ID input pins/balls are strapped to VCC or VSS, according to the location of each DiskOnChip. The ID pin/ball values determine the identity of each device. For example, the first device is identified by connecting the ID pins/balls as 00, and the last device by connecting the ID pins/balls as 11. Systems that use only one DiskOnChip G3 64MB (512Mb) must connect the ID pins/balls as 00. Additional devices must be configured consecutively as 01, 10 and 11. When DiskOnChip G3 64MB (512Mb) uses a multiplexed interface, the value of ID[1] is set to logic 0. Therefore, only two devices can be cascaded using ID[0]. DiskOnChip G3 128MB (1Gb) devices cannot be cascaded when using a multiplexed interface. Figure 24: Standard Interface, Cascaded Configuration Note: When more than one DiskOnChip G3 is cascaded, a boot block of 4KB is available. The Programmable Boot Block of each device is mapped to a unique address space. # 9.7 Boot Replacement A typical RISC architecture uses a boot ROM for system initialization. The boot ROM is also required to access DiskOnChip G3 during the boot sequence in order to load OS images and the device drivers. M-Systems' Boot Software Development Kit (BDK) and DOS utilities enable full control of DiskOnChip G3 during the boot sequence. For a complete description of these products, refer to the *DiskOnChip Boot Software Development Kit (BDK)* developer guide and the *DiskOnChip Software Utilities* user manual. These tools enable the following operations: - Formatting DiskOnChip G3 - Creating multiple partitions for different storage needs (OS images files, registry entry files, backup partitions, and FAT partitions) - Loading the OS image file Figure 25 illustrates the system boot flow using DiskOnChip G3 in a RISC architecture. Figure 25: System Boot Flow with DiskOnChip G3 # 9.8 Platform-Specific Issues This section discusses hardware design issues for major embedded RISC processor families. #### 9.8.1 Wait State Wait states can be implemented only when DiskOnChip G3 is designed in a bus that supports a Wait state insertion, and supplies a WAIT signal. ### 9.8.2 Big and Little Endian Systems DiskOnChip G3 is a Little Endian device. Therefore, byte lane 0 (D[7:0]) is its Least Significant Byte (LSB) and byte lane 1 (D[15:8]) is its Most Significant Byte (MSB). Within the byte lanes, bit D0 and bit D8 are the least significant bits of their respective byte lanes. DiskOnChip G3 can be connected to a Big Endian device in one of two ways: - 1. Make sure to identify byte lane 0 and byte lane 1 of your processor. Then, connect the data bus so that the byte lanes of the CPU match the byte lanes of DiskOnChip G3. Pay special attention to processors that also change the bit ordering within the bytes (for example, PowerPC). Failing to follow these rules results in improper connection of DiskOnChip G3, and prevents the TrueFFS driver from identifying it. - 2. Set the bits SWAPH and SWAPL in the Endian Control register. This enables byte swapping when used with 16-bit hosts. # 9.8.3 Busy Signal The Busy signal (BUSY#) indicates that DiskOnChip G3 has not yet completed internal initialization. After reset, BUSY# is asserted while the IPL is downloaded into the internal boot block and the Data Protection Structures (DPS) are downloaded to the Protection State Machines. Once the download process is completed, BUSY# is negated. It can be used to delay the first access to DiskOnChip G3 until it is ready to accept valid cycles. Note: DiskOnChip G3 does NOT use this signal to indicate that the flash is in busy state (e.g. program, read, or erase). ### 9.8.4 Working with 8/16/32-Bit Systems DiskOnChip G3 uses a 16-bit data bus and supports 16-bit data access by default. However, it can be configured to support 8 or 32-bit data access mode. This section describes the connections required for each mode. The default of the TrueFFS driver for DiskOnChip G3 is set to work in 16-bit mode. It must be specially configured to support 8 and 32-bit mode. Please see TrueFFS documentation for further details. Note: The DiskOnChip data bus must be connected to the Least Significant Bits (LSB) of the system. The system engineer must verify whether the matching host signals are SD[7:0], SD[15:8] or D[31:24]. ## 8-Bit (Byte) Data Access Mode When configured for 8-bit operation, pin/ball IF\_CFG should be connected to VSS, and data lines D[15:8] are internally pulled up and may be left unconnected. The controller routes odd and even address accesses to the appropriate byte lane of the flash and RAM. Host address SA0 must be connected to DiskOnChip G3 A0, SA1 must be connected to A1, etc. ### 16-Bit (Word) Data Access Mode To set DiskOnChip G3 to work in 16-bit mode, the IF CFG pin/ball must be connected to VCC. In 16-bit mode, the Programmable Boot Block is accessed as a true 16-bit device. It responds with the appropriate data when the CPU issues either an 8-bit or 16-bit read cycle. The flash area is accessed as a 16/32-bit device, regardless of the interface bus width. This has no affect on the design of the interface between DiskOnChip G3 and the host. The TrueFFS driver handles all issues regarding moving data in and out of DiskOnChip G3. See Table 9 for A0 and IF\_CFG settings for various functionalities with 8/16-bit data access. A0 IF\_CFG Functionality 0 1 16-bit access through both buses 0 0 8-bit access to even bytes through low 8-bit bus 1 0 8-bit access to odd bytes through low 8-bit bus 1 1 Illegal Table 9: Active Data Bus Lines in 8/16-Bit Configuration ## 32-Bit (Double Word) Data Access Mode In a 32-bit bus system that cannot execute byte- or word-aligned accesses, the system address lines SA0 and SA1 are always 0. Consecutive double words (32-bit words) are differentiated by SA2 toggling. Therefore, in 32-bit systems that support only 32-bit data access cycles, DiskOnChip G3 signal A0 is connected to VSS and A1 is connected to the first system address bit that toggles; i.e., SA2. # System Host DiskOnChip G3 Note: The prefix "S" indicates system host address lines Figure 26: Address Shift Configuration for 32-Bit Data Access Mode # 9.9 Design Environment DiskOnChip G3 provides a complete design environment consisting of: - Evaluation boards (EVBs) for enabling software integration and development with DiskOnChip G3, even before the target platform is available. - Programming solutions: - o GANG programmer - o Programming house - o On-board programming - TrueFFS Software Development Kit (SDK) and Boot Software Development Kit (BDK) - DOS utilities: - o DFORMAT - o DIMAGE - o DINFO - Documentation: - o Data sheet - o Application notes - o Technical notes - o Articles - o White papers Please visit the M-Systems website (<u>www.m-systems.com</u>) for the most updated documentation, utilities and drivers. ## 10. PRODUCT SPECIFICATIONS # 10.1 Environmental Specifications ## 10.1.1 Operating Temperature Commercial temperature range: $0^{\circ}$ C to $+70^{\circ}$ C Extended temperature range: -40°C to +85°C #### 10.1.2 Thermal Characteristics Table 10: Thermal Characteristics | Thermal Resistance (°C/W) | | | | | |----------------------------|-------------------------------|--|--|--| | Junction to Case (θJC): 30 | Junction to Ambient (θJA): 85 | | | | ### 10.1.3 Humidity 10% to 90% relative, non-condensing ### 10.1.4 Endurance DiskOnChip G3 is based on MLC NAND flash technology, which guarantees a minimum of 100,000 erase cycles. Due to the TrueFFS wear-leveling algorithm, the life span of all DiskOnChip products is significantly prolonged. M-Systems' website (<a href="www.m-systems.com">www.m-systems.com</a>) provides an online life-span calculator to facilitate application-specific endurance calculations. # 10.2 Electrical Specifications ### 10.2.1 Absolute Maximum Ratings Table 11: Absolute Maximum Ratings | Symbol | Parameter | Rating1 | Unit | |------------------------------|--------------------------------------------------------------------|-----------------------------|------| | VCC | DC core supply voltage | -0.6 to 4.6 | V | | VCCQ | DC I/O supply voltage | -0.6 to 4.6 | V | | T <sub>1SUPPLY</sub> | Maximum duration of applying VCCQ without VCC, or VCC without VCCQ | 1000 | msec | | I <sub>IN</sub> | Input pin/ball current (25 °C) | -10 to 10 | mA | | V <sub>IN</sub> <sup>2</sup> | Input pin/ball voltage | -0.6 to VCCQ+0.3V, 4.6V max | V | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | | ESD: Charged Device Model | ESD <sub>CDM</sub> | 1000 | V | | ESD: Human Body Model | ESD <sub>HBM</sub> | 2000 | V | <sup>1.</sup> Permanent device damage may occur if absolute maximum ratings are exceeded. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2.</sup> The voltage on any ball may undershoot to -2.0 V or overshoot to 6.6V for less than 20 ns. <sup>3.</sup> When operating DiskOnChip G3 with separate power supplies for VCC and VCCQ, it is recommended to turn both supplies on and off simultaneously. Providing power separately (either at power-on or power-off) can cause excessive power dissipation. Damage to the device may result if this condition persists for more than 1 second. ## 10.2.2 Capacitance Table 12: Capacitance | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|----------------------------------------|----------------------|-----|-----|-----|------| | C | Input capacitance (64MB/512Mb device) | V <sub>IN</sub> = 0V | | TBD | 10 | pF | | C <sub>IN</sub> | Input capacitance (128MB/1Gb device) | V <sub>IN</sub> – OV | | TBD | 20 | рF | | C | Output capacitance (64MB/512Mb device) | V <sub>0</sub> = 0V | | TBD | 10 | pF | | C <sub>OUT</sub> | Output capacitance (128MB/1Gb device) | 0 - 0 0 | | TBD | 20 | pF | Capacitance is not 100% tested. ## 10.2.3 DC Electrical Characteristics over Operating Range See Table 13 and Table 14 for DC characteristics for VCCQ ranges 1.65-2.0V and 2.5-3.6V I/O, respectively. Table 13: DC Characteristics, VCCQ = 1.65-2.0V I/O | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------------|----------------------------------------|----------|-------------------|------|------| | VCC | Core supply voltage | | 2.5 | 3.0 | 3.6 | V | | VCCQ | Input/Output supply voltage | | 1.65 | 1.8 | 2.00 | V | | V <sub>IH</sub> | High-level input voltage | | VCCQ-0.4 | | | V | | $V_{IL}$ | Low-level input voltage | | | | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -100 μA | VCCQ-0.1 | | | V | | $V_{OL}$ | Low-level output voltage | D[15:0] I <sub>OL</sub> = 100 μA | | | 0.1 | V | | V OL | Low-level output voltage | IRQ#, BUSY#, DMARQ# 4 mA | | | 0.3 | V | | | Input leakage current <sup>2</sup> (64MB/512Mb device) | | | | ±10 | μΑ | | I <sub>ILK</sub> | Input leakage current <sup>2</sup> (128MB/1Gb device) | | | | ±20 | μΑ | | | Output leakage current (64MB/512Mb device) | | | | ±10 | μΑ | | I <sub>IOLK</sub> | Output leakage current (128MB/1Gb device) | | | | ±20 | μΑ | | I <sub>cc</sub> | Active supply current <sup>1</sup> | Read Program Erase Cycle Time = 100 ns | | 4.2<br>7.2<br>7.2 | 25 | mA | | 1 | Standby supply current, (64MB/512Mb device) | Deep Power-Down mode <sup>3</sup> | | 10 | 40 | μA | | I <sub>ccs</sub> | Standby supply current, (128MB/1Gb device) | Deep Power-Down mode <sup>3</sup> | | 20 | 80 | μA | <sup>1.</sup> VCC = 3V, VCCQ = 1.8V, Outputs open <sup>2.</sup> The CE# input includes a pull-up resistor which sources 0.3~1.4 (TBD) uA at Vin=0V <sup>3.</sup> Deep Power-Down mode is achieved by asserting RSTIN# (when in Normal mode) or writing the proper write sequence to the DiskOnChip registers, and asserting the CE# input = VCCQ. Table 14: DC Characteristics, VCCQ = 2.5V-3.6V | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|--------------------------------------------------------------|------------------------------------------------------------|--------------|-------------------|-----|------| | VCC | Core supply voltage | | 2.5 | 3.3 | 3.6 | V | | VCCQ | Input/Output supply voltage | | 2.5 | 3.3 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | | 2.1 | | | V | | $V_{IL}$ | Low-level input voltage | | | | 0.7 | V | | 1 | Maximum high level output | 3.0V < VCCQ < 3.6V | -4 | | | mA | | I <sub>OHmax</sub> | current | 2.5V < VCCQ < 3.0V | -4 | | | mA | | 1 | Maximum low-level output | 3.0V < VCCQ < 3.6V | 8 | | | mA | | I <sub>OLmax</sub> | current | 2.5V < VCCQ < 3.0V | 5 | | | mA | | 1 | Input leakage current <sup>2</sup> (64MB/512Mb device) | | | | ±10 | μΑ | | I <sub>ILK</sub> | Input leakage current <sup>2</sup> (128MB/1Gb device) | | | | ±20 | μΑ | | 1 | Output leakage current (64MB/512Mb device) | | | | ±10 | μΑ | | l <sub>IOLK</sub> | Output leakage current (128MB/1Gb device) | | | | ±20 | μΑ | | V | High level output valtage | I <sub>OH</sub> = I <sub>Ohmax</sub><br>2.5V < VCCQ < 2.7V | VCCQ-<br>0.3 | | | | | $V_{OH}$ | High-level output voltage | I <sub>OH</sub> = I <sub>Ohmax</sub><br>2.5V < VCCQ < 3.6V | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL=</sub> I <sub>OLmax</sub> | | | 0.4 | V | | I <sub>CC</sub> | Active supply current <sup>1</sup> | Read Program Erase Cycle Time = 100 ns | | 4.2<br>7.2<br>7.2 | 25 | mA | | 1 | Standby supply current,<br>(64MB/512Mb single-die<br>device) | Deep Power-Down mode <sup>3</sup> | | 10 | 40 | μΑ | | I <sub>ccs</sub> | Standby supply current,<br>(128MB/1Gb dual-die<br>device) | Deep Power-Down mode <sup>3</sup> | | 20 | 80 | μΑ | <sup>1.</sup> VCC = VCCQ = 3.3V, Outputs open <sup>2.</sup> The CE# input includes a pull-up resistor which sources 0.3~1.4 (TBD) μA at Vin=0V <sup>3.</sup> Deep Power-Down mode is achieved by asserting RSTIN# (when in Normal mode) or writing the proper write sequence to the DiskOnChip registers, and asserting the CE# input = VCCQ. # 10.2.4 AC Operating Conditions Timing specifications are based on the conditions defined below. Table 15: AC Characteristics | Parameter | VCCQ = 1.65-2.0V | VCCQ = 2.5-3.6V | |---------------------------|------------------|-----------------| | Ambient temperature (TA) | -40°C to +85°C | -40°C to +85°C | | Core supply voltage (VCC) | 2.5V to 3.6V | 2.5V to 3.6V | | Input pulse levels | 0.2/VCCQ-0.2V | 0V/2.5V | | Input rise and fall times | 3 ns | 3 ns | | Input timing levels | 0.9V | 1.5V | | Output timing levels | 0.9V | 1.5V | | Output load | 30 pF | 100 pF | # 10.3 Timing Specifications # 10.3.1 Read Cycle Timing Standard Interface Figure 27: Standard Interface, Read Cycle Timing Figure 28: Standard Interface Read Cycle Timing – Asynchronous Boot Mode Table 16: Standard Interface Read Cycle Timing Parameters | | | | | Q=VCC | 1 | .65-2.0V | | |----------|----------------------------------|------------------------------------|-------|----------|-------|----------|-------| | Symbol | Descrip | otion | VCC=2 | 2.5-3.6V | VCC=2 | .5-3.6V | Units | | | | | Min | Max | Min | Max | | | Tsu(A) | Address to OE# | Address to OE# ✓ setup time | | | -5 | | ns | | Tho(A) | OE# | I time <sup>1</sup> | 24 | | 24 | | ns | | Tsu(CE0) | CE# | time <sup>2</sup> | _ | | _ | | ns | | Tho(CE0) | OE# ↑ to CE# ↑ hold | time <sup>3</sup> | _ | | _ | | ns | | Tho(CE1) | OE# or WE# ↑ to CE# | | 5 | | 5 | | ns | | Tsu(CE1) | CE# ↑ to WE# ↓ or O | CE# ↑ to WE# ↓ or OE# ↓ setup time | | | 5 | | ns | | Trec(OE) | OE# negated to start of | OE# negated to start of next cycle | | | 20 | | ns | | | Read access time | Turbo operation | | 87 | | 88 | | | Tacc | (RAM) <sup>1</sup> | Normal operation | | 84 | | 85 | 200 | | Tacc | Read access time (all | Turbo operation | | 33 | | 34 | ns | | | other addresses)3 | Normal operation | | 55 | | 56 | | | Tloz(D) | OE# | Turbo operation | 5 | | 5 | | ns | | Tloz(D) | OE# | Normal operation | 14 | | 14 | | ns | | Thiz(D) | OE# 介 to D Hi-Z delay⁴ | | | 30 | | 30 | ns | | tacc(A) | RAM Read access time from A[9:0] | Asynchronous<br>Boot mode | | 76 | | 77 | ns | | tho(A-D) | Data hold time from A[9:0] (RAM) | Asynchronous<br>Boot mode | 0 | | 0 | | ns | <sup>1.</sup> Add 600 ns on the first read cycle when exiting Power-Down mode. See Section 6.3 for more information. <sup>2.</sup> CE# may be asserted any time before or after OE# is asserted. If CE# is asserted after OE#, all timing relative to when OE# was asserted will be referenced to the time CE# was asserted. <sup>3.</sup> CE# may be negated any time before or after OE# is negated. If CE# is negated before OE#, all timing relative to when OE# was negated will be referenced to the time CE# was negated. <sup>4.</sup> No load ( $C_L = 0 \text{ pF}$ ). # 10.3.2 Write Cycle Timing Standard Interface Figure 29: Standard Interface Write Cycle Timing Table 17: Standard Interface Write Cycle Parameters | Symbol | Description | VCCQ=VCC<br>VCC=2.5-3.6V | | VCCQ=1.65-2.0V<br>VCC=2.5-3.6V | | Units | |----------|------------------------------------------|--------------------------|-----|--------------------------------|-----|-------| | | | Min | Max | Min | Max | | | Tsu(A) | Address to WE# | -5 | | -5 | | ns | | Tho(A) | WE# | 24 | | 24 | | ns | | Tw(WE) | WE# asserted width (RAM) | 38 | | 38 | | ns | | | WE# asserted width (all other addresses) | 36 | | 36 | | ns | | Tsu(CE0) | CE# | | | | | ns | | Tho(CE0) | WE# ↑ to CE# ↑ hold time² | | | | | ns | | Tho(CE1) | OE# or WE# ↑ to CE# ↓ hold time | 5 | | 5 | | ns | | Tsu(CE1) | CE# ↑ to WE# ↓ or OE# ↓ setup time | 5 | | 5 | | ns | | Trec(WE) | WE# ↑ to start of next cycle | 20 | | 20 | | ns | | Tsu(D) | D to WE# ↑ setup time | 27 | | 27 | | ns | | Tho(D) | WE# ↑ to D hold time | 0 | | 0 | | | <sup>1.</sup> CE# may be asserted any time before or after WE# is asserted. If CE# is asserted after WE#, all timing relative to WE# asserted should be referenced to the time CE# was asserted. <sup>2.</sup> CE# may be negated any time before or after WE# is negated. If CE# is negated before WE#, all timing relative to WE# negated will be referenced to the time CE# was negated. ## 10.3.3 Read Cycle Timing Multiplexed Interface Figure 30: Multiplexed Interface Read Cycle Timing Table 18: Multiplexed Interface Read Cycle Parameters | Symbol | Descrip | otion | | =VCC<br>:.5-3.6V | | 1.65-2.0V<br>2.5-3.6V | Units | |-------------|-------------------------|----------------------|-----|------------------|-----|-----------------------|-------| | | | | Min | Max | Min | Max | | | tsu(AVD) | Address to AVD# | etup time | 5 | | 5 | | ns | | tho(AVD) | Address to AVD# ↑ h | old time | 7 | | 7 | | ns | | Tw(AVD) | AVD# low pulse width | | 12 | | 12 | | ns | | tHO(AVD-OE) | AVD# ↑ to OE# ↓ ho | ld time <sup>1</sup> | 0 | | 0 | | ns | | tsu(CE0) | CE# | p time <sup>1</sup> | _ | | | | ns | | tho(CE0) | OE# 个 to CE# 个 hold | time <sup>2</sup> | _ | | _ | | ns | | tho(CE1) | OE# or WE# 个 to CE | # | 5 | | 5 | | ns | | tsu(CE1) | CE# ↑ to WE# ↓ or C | E# | 5 | | 5 | | ns | | trec(OE) | OE# negated to start of | of next cycle | 20 | | 20 | | ns | | | Read access time | Turbo operation | | 87 | | 88 | | | Toos | (RAM) | Normal operation | | 84 | | 85 | | | Tacc | Read access time | Turbo operation | | 33 | | 34 | ns | | | (all other addresses) | Normal operation | | 55 | | 56 | | | tloz(D) | OE# | Turbo operation | 5 | | 5 | | | | | OE# V to D driven | Normal operation | 14 | | 14 | | ns | | Thiz(D) | OE# ↑ to D Hi-Z dela | y <sup>3</sup> | | 30 | | 30 | ns | <sup>1.</sup> CE# may be asserted any time before or after OE# is asserted. If CE# is asserted after OE#, all timing relative to OE# asserted will be referenced instead to the time of CE# asserted. <sup>2.</sup> CE# may be negated any time before or after OE# is negated. If CE# is negated before OE#, all timing relative to OE# negated will be referenced instead to the time of CE# negated. <sup>3.</sup> No load ( $C_L = 0 \text{ pF}$ ). # 10.3.4 Write Cycle Timing Multiplexed Interface Figure 31: Multiplexed Interface Write Cycle Timing Table 19: Multiplexed Interface Write Cycle Parameters | | | | eVCC | VCCQ=1. | 65-2.0V | | |-------------|------------------------------------------|-------|----------|---------|---------|-------| | Symbol | Description | VCC=2 | 2.5-3.6V | VCC=2. | 5-3.6V | Units | | | | Min | Max | Min | Max | | | tsu(AVD) | Address to AVD# | 5 | | 5 | | ns | | tho(AVD) | Address to AVD# ↑ hold time | 7 | | 7 | | ns | | Tw(AVD) | AVD# low pulse width | 12 | | 12 | | ns | | tsu(AVD-WE) | AVD# | 4 | | 4 | | ns | | tw(WE) | WE# asserted width (RAM) <sup>3</sup> | 38 | | 38 | | 20 | | (w(vv⊏) | WE# asserted width (all other addresses) | 36 | | 36 | | ns | | tsu(CE0) | CE# | _ | | _ | | ns | | tho(CE0) | WE# ↑ to CE# ↑ hold time² | | | _ | | ns | | tho(CE1) | OE# or WE# ↑ to CE# ↓ hold time | 5 | | 5 | | ns | | tsu(CE1) | CE# ↑ to WE# ↓ or OE# ↓ setup time | 5 | | 5 | | ns | | trec(WE) | WE# ↑ to start of next cycle | | | 20 | | ns | | Tsu(D) | D to WE# ↑ setup time | | | 27 | | ns | | Tho(D) | WE# ↑ to D hold time | 0 | | 0 | | ns | <sup>1.</sup> CE# may be asserted any time before or after WE# is asserted. If CE# is asserted after WE#, all timing relative to WE# asserted will be referenced instead to the time of CE# asserted. <sup>2.</sup> CE# may be negated any time before or after WE# is negated. If CE# is negated before WE#, all timing relative to WE# negated will be referenced instead to the time of CE# negated. <sup>3.</sup> WE# may be asserted before or after the rising edge of AVD#. The beginning of the WE# asserted pulse width spec is measured from the later of the falling edge of WE# or the rising edge of AVD#. # 10.3.5 Read Cycle Timing MultiBurst In Figure 32, the MultiBurst Control register values are: LATENCY=0, LENGTH=4, CLK\_INV=0. Figure 32: MultiBurst Read Timing Note: Shown with Burst Mode Controller register values: LATENCY=0, LENGTH=4. Table 20: MultiBurst Read Cycle Parameters | | | | | =VCC | VCCQ= | I.65-2.0V | | |---------------|-------------------------------------------------|---------------------------|-------|---------|-------|-----------|-------| | Symbol | Descr | iption | VCC=2 | .5-3.6V | VCC=2 | 2.5-3.6V | Units | | | | | Min | Max | Min | Max | | | tsu(OE0-CLK1) | OE# | etup time <sup>1, 4</sup> | 10 | | 10 | | ns | | tsu(OE0-CLK0) | OE# | etup time <sup>1, 5</sup> | 10 | | 10 | | ns | | tHO(OE0-CLK1) | CLK ↑ to OE# ↓ h | old time <sup>1, 4</sup> | 1 | | 1 | | ns | | tHO(OE0-CLK0) | CLK ↓ to OE# ↓ h | old time <sup>1, 5</sup> | 1 | | 1 | | ns | | tP(CLK-D) | CLK ↑ to D delay | | | 26 | | 27 | ns | | tw/CLK1) | CLK high pulse wid | th <sup>6</sup> | 7 | | 7 | | ns | | tw(CLK1) | CLK high pulse wid | th <sup>7</sup> | 7 | | 7 | | ns | | hw(CL KO) | CLK low pulse widtl | n <sup>6</sup> | 8 | | 8 | | ns | | tw(CLK0) | CLK low pulse widtl | n <sup>7</sup> | 8 | | 8 | | ns | | +/CL (C) | CLK period <sup>6, 7</sup> | | 29 | | 30 | | ns | | t(CLK) | CLK period <sup>7</sup> | | 29 | | 29 | | ns | | trec(OE) | OE# negated to start of next cycle <sup>2</sup> | | 9 | | 9 | | ns | | tLOZ(D) | OE# ↓ to D driven <sup>1, 3</sup> | Turbo operation | | 5 | | 5 | ns | | Symbol | Descr | Description | | =VCC<br>.5-3.6V | | .65-2.0V<br>.5-3.6V | Units | |---------|-----------------------------------|------------------------------------|-----|-----------------|-----|---------------------|-------| | | | | Min | Max | Min | Max | | | | OE# ↓ to D driven <sup>1, 3</sup> | Normal operation | | 14 | | 14 | ns | | tHIZ(D) | OE# ↑ to D Hi-Z de | OE# 个 to D Hi-Z delay <sup>1</sup> | | 30 | | 30 | ns | - 1. CE# may be asserted any time before or after OE# is asserted. If CE# is asserted after OE#, all timing relative to OE# asserted will be referenced instead to the time of CE# asserted. - 2. CE# may be negated any time before or after OE# is negated. If CE# is negated before OE#, all timing relative to OE# negated will be referenced instead to the time of CE# negated. - 3. No load (CL = 0 pF). - 4. Applicable only if the CLK\_INV bit of the MultiBurst Mode Control register is 0. - 5. Applicable only if the CLK INV bit of the MultiBurst Mode Control register is 1. - 6. Applicable only if the HOLD bit of the MultiBurst Mode Control register is 0. - 7. Applicable only if the HOLD bit of the MultiBurst Mode Control register is 1 - 8. 25 nsec cycle time during Burst can be achieved at Vcc=Vccq=2.7~3.6v). #### 10.3.6 Flash Characteristics Table 21: Flash Program, Erase, and Read Timing | Symbol | Description | Ra | Hoit | | |--------|------------------------|-----|------|------| | Symbol | Description | Тур | Max | Unit | | tprog | Page programming time | 900 | 6000 | uS | | tERASE | Block erasing time | 3 | 10 | mS | | tDEAD. | Even page reading time | 32 | 40 | uS | | tread | Odd page reading time | 16 | 20 | uS | ### 10.3.7 Power Supply Sequence When operating DiskOnChip G3 with separate power supplies powering the VCCQ and VCC rails, it is desirable to turn both supplies on and off simultaneously. Providing power to one supply rail and not the other (either at power-on or power-off) can cause excessive power dissipation. Damage to the device may result if this condition persists for more than 1000 msec. ### 10.3.8 Power-Up Timing DiskOnChip G3 is reset by assertion of the RSTIN# input. When this signal is negated, DiskOnChip G3 initiates a download procedure from the flash memory into the internal Programmable Boot Block. During this procedure, DiskOnChip G3 does not respond to read or write accesses. Host systems must therefore observe the requirements described below for first access to DiskOnChip G3. Any of the following methods may be employed to guarantee first-access timing requirements: - Use a software loop to wait at least Tp (BUSY1) before accessing the device after the reset signal is negated. - Poll the state of the BUSY# output. - Poll the DL\_RUN bit of the Download Status register until it returns 0. The DL\_RUN bit will be 0 when BUSY# is negated. - Use the BUSY# output to hold the host CPU in wait state before completing the first access which will be a RAM read cycle. The data will be valid when BUSY# is negated. Hosts that use DiskOnChip G3 to boot the system must employ option 4 above or use another method to guarantee the required timing of the first-time access. Figure 33: Reset Timing Table 22: Power-Up Timing Parameters | Symbol | Description | Min | Max | Units | |--------------------------------|------------------------------------------|-----|------|-------| | TREC (VCC-RSTIN) | VCC/VCCQ stable to RSTIN# ↑¹ | 500 | | μs | | Tw (RSTIN) | RSTIN# asserted pulse width | 30 | | ns | | TP (BUSY0) | RSTIN# ↓ to BUSY# ↓ | | 50 | ns | | TP (BUSY1) | RSTIN# ↑ to BUSY# ↑² | | 1055 | μs | | Tsu (D-BUSY1) | Data valid to BUSY# ↑³ | 0 | | ns | | tP(VCC-BUSY0) | VCC/VCCQ stable to BUSY# ↓ | | 500 | μs | | tsu(DPD/RSTIN-AVD)4,6 | DPD transition or RSTIN# ↑ to AVD# ↑ | 600 | | nS | | tp(DPD/RSTIN-D) <sup>5,6</sup> | DPD transition or RSTIN# ↑ to Data valid | 660 | | nS | - 1. Specified from the final positive crossing of VCC above 2.5V and VCCQ above 1.65 or 2.5V. - 2. If the assertion of RSTIN# occurs during a flash erase cycle, this time could be extended by up to $500 \, \mu S$ . - 3. Normal read/write cycle timing applies. This parameter applies only when the cycle is extended until the negation of the BUSY# signal. - 4. Applies to multiplexed interface only. - 5. Applies to SRAM mode only. - 6. DPD transition refers to exiting Deep Power Down mode by toggling DPD (A[0]). - 7. When operating DiskOnChip G3 with separate power supplies for VCC and VCCQ, it is recommended to turn both supplies on and off simultaneously. Providing power separately (either at power-on or power-off) can cause excessive power dissipation. Damage to the device may result if this condition persists for more than 1 second. ## 10.3.9 Interrupt Timing Figure 34: IRQ# Pulse Width in Edge Mode Table 23: Interrupt Timing | Symbol | Description | Min | Max | Unit | |----------|---------------------------------------|-----|-----|------| | Tw(IRQ#) | IRQ# asserted pulse width (Edge mode) | 250 | 500 | nsec | ## 10.3.10 DMA Request Timing Note: Polarity of DMARQ# may be inverted based on the NORMAL bit of DMA Control Register[0]. Figure 35: DMARQ# Pulse Width Table 24: DMA Request Timing | Symbol | Description | Min | Max | Unit | |---------------|-----------------------------------|-----|-----|------| | Tw(DMARQ#) | DMARQ# asserted pulse width | 250 | 500 | nSec | | Tho(DMARQ-OE) | DMARQ# asserted to start of cycle | 0 | | nSec | | tP(OE-DMARQ) | Start of cycle to DMARQ# negated | | TBD | nSec | # 10.4 Mechanical Dimensions # 10.4.1 DiskOnChip G3 64MB (512Mb) TSOP-I dimensions: $20.0 \pm 0.25 \text{ mm x } 12.0 \pm 0.10 \text{ mm x } 1.1 \pm 0.10 \text{ mm}$ TSOP-I weight: 555 mg Figure 36: Mechanical Dimensions TSOP-I Package FBGA dimensions: $7.0 \pm 0.20 \text{ mm x } 10.0 \pm 0.20 \text{ mm x } 1.1 \pm 0.1 \text{ mm}$ Ball pitch: 0.8 mm FBGA weight: 135 mg Figure 37: Mechanical Dimensions 7x10 FBGA Package # 10.4.2 DiskOnChip G3 128MB (1Gb) FBGA dimensions: $9.0 \pm 0.20 \text{ mm x } 12.0 \pm 0.20 \text{ mm x } 1.3 \pm 0.1 \text{ mm}$ Ball pitch: 0.8 mm FBGA weight: 240 mg Figure 38: Mechanical Dimensions 9x12 FBGA Package #### 11. **ORDERING INFORMATION** Figure 39: Ordering Information Structure Table 25: Available Combinations Refer to Table 25 for combinations currently available and the associated order numbers. | Ordering Code | Capacity | | Pookaga | | Temperature | | |-----------------------|----------|---------|----------------------------------|----------------------------------------------------|-------------|--| | Ordering Code | МВ | Mb | - Package | | Range | | | MD4811-d512-V3Q18 | | 512 | 49 nin TSOD I | | Commercial | | | MD4811-d512-V3Q18-X | | | 48-pin TSOP-I | | Extended | | | MD4811-d512-V3Q18-P | 64 | | 48-pin TSOP-I | Pb-free | Commercial | | | MD4811-d512-V3Q18-X-P | 04 | | 40-piii 130F-i | Pb-free | Extended | | | MD4832-d512-V3Q18-X | | | 85-ball FBGA 7x10 | | Extended | | | MD4832-d512-V3Q18-X-P | | | 85-ball FBGA 7x10 | Pb-free | Extended | | | MD4331-d1G-V3Q18-X | 128 1024 | 1024 | 69-ball FBGA 9x12 | | Extended | | | MD4331-d1G-V3Q18-X-P | 120 | (1Gbit) | 69-ball FBGA 9x12 | Pb-free | Extended | | | MD4331-d00-DAISY | 00 | 000 | 69-ball FBGA 9x12<br>Daisy-Chain | Daisy-chain format for package reliability testing | | | | MD4832-d00-DAISY | 00 | 000 | 85-ball FBGA 7x10<br>Daisy-Chain | | | | ## A. SAMPLE CODE This appendix provides sample code to verify basic DiskOnChip G3 64MB (512Mb) operations in the system. This code is useful for the initial integration stages. ``` /*----*/ Identify DiskOnChip G3 512Mb(64MB) * / /* * / /* The target of this sequence is to make sure that DiskOnChip G3 /* 64MB (512Mb) is alive and responds to basic commands. * / /* * / /* The sample code will set DiskOnChip in Normal mode, then check * / /* ChipID, and then Write/Read to the internal SRAM of DiskOnChip */ /* in order to confirm that the DiskOnChip is connected correctly */ /*----*/ /* Read DiskOnChip G3 512Mb(64MB) ID before setting to Normal mode */ Read from offset 0x1000 /* Data undefined */ /* Set DiskOnChip G3 512Mb(64MB) to Normal mode */ Write 0x0505 to offset 0x100C /* Write to DiskOnChip Control Register: Enter normal mode sequence */ Write 0xFAFA to offset 0x1072 /* Write to DiskOnChip Confirmation Register: Enter normal mode sequence */ Write 0x1000 to offset 0x101A /* Prepare to read Chip ID[0] register from address 0x1000 by setting the address of ChipID[0] register that will be read in the READ address register */ Read from offset 0x1000 into temp /* DiskOnChip ID[0] should be 0x0200 */ If temp!=0x0200 return (FALSE) Write 0x1074 to offset 0x101A /* Prepare to read Chip ID[1] register from address 0x1074 by setting the address of ChipID[1] register that will be read in the READ address register */ ``` # **How to Contact Us** #### USA M-Systems Inc. 8371 Central Ave, Suite A Newark CA 94560 Phone: +1-510-494-2090 Fax: +1-510-494-5545 #### Japan M-Systems Japan Inc. Asahi Seimei Gotanda Bldg., 3F 5-25-16 Higashi-Gotanda Shinagawa-ku Tokyo, 141-0022 Phone: +81-3-5423-8101 Fax: +81-3-5423-8102 #### **Taiwan** M-Systems Asia Ltd. 14 F, No. 6, Sec. 3 Minquan East Road Taipei, Taiwan, 104 Tel: +886-2-2515-2522 Fax: +886-2-2515-2295 #### China M-Systems China Ltd. Room 121-122 Bldg. 2, International Commerce & Exhibition Ctr. Hong Hua Rd. Futian Free Trade Zone Shenzhen, China Phone: +86-755-8348-5218 Fax: +86-755-8348-5418 #### **Europe** M-Systems Ltd. 7 Atir Yeda St. Kfar Saba 44425, Israel Tel: +972-9-764-5000 Fax: +972-3-548-8666 #### Internet www.m-systems.com #### **General Information** info@m-sys.com ### **Sales and Technical Information** techsupport@m-sys.com This document is for information use only and is subject to change without prior notice. M-Systems Flash Disk Pioneers Ltd. assumes no responsibility for any errors that may appear in this document. No part of this document may be reproduced, transmitted, transcribed, stored in a retrievable manner or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise, without prior written consent of M-Systems. M-Systems products are not warranted to operate without failure. Accordingly, in any use of the Product in life support systems or other applications where failure could cause injury or loss of life, the Product should only be incorporated in systems designed with appropriate and sufficient redundancy or backup features. Contact your local M-Systems sales office or distributor, or visit our website at <a href="www.m-systems.com">www.m-systems.com</a> to obtain the latest specifications before placing your order. © 2004 M-Systems Flash Disk Pioneers Ltd. All rights reserved. M-Systems, DiskOnChip, DiskOnChip Millennium, DiskOnKey, DiskOnKey MyKey, FFD, Fly-By, iDiskOnChip, iDOC, mDiskOnChip, mDOC, Mobile DiskOnChip, Smart DiskOnKey, SmartCaps, SuperMAP, TrueFFS, uDiskOnChip, uDOC, and Xkey are trademarks or registered trademarks of M Systems Flash Disk Pioneers, Ltd. Other product names or service marks mentioned herein may be trademarks or registered trademarks of their respective owners and are hereby acknowledged. All specifications are subject to change without prior notice.