## **DEVICE VARIATIONS** **Table 1. Device Variations** | Part No.<br>(Add an R2 suffix for Tape and Reel<br>orders) | Maximum Baud Rate | Temperature Range (T <sub>A</sub> ) | Package | |------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------|---------| | MC33662LEF <sup>(1)</sup><br>MC33662BLEF | 20 kbps | | | | MC33662SEF <sup>(1)</sup><br>MC33662BSEF | 20 kbps with restricted limits for transmitter and receiver symmetry | 40 1- 405 00 | | | MC33662JEF <sup>(1)</sup><br>MC33662BJEF | 10 kbps | | | #### Notes 1. In Sleep mode, the total module current consumption may be higher than expected if the external pull-up resistor on the RxD pin is implemented. There may be an unexpected glitch on RxD as INH goes low. ## **INTERNAL BLOCK DIAGRAM** Figure 2. 33662 Simplified Internal Block Diagram ## **PIN CONNECTIONS** Figure 3. 33662 8-SOICN Pin Connections Table 2. 33662 8-SOICN Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 21. | Pin | PIN NAME | Pin Function | Formal Name | Definition | |-----|----------|--------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RXD | Output | Data Output | This pin is the receiver output of the LIN interface which reports the state of the bus voltage to the MCU interface. | | 2 | EN | Input | Enable Control | This pin controls the operation mode of the interface. | | 3 | WAKE | Input | Wake Input | This pin is a high-voltage input used to wake-up the device from Sleep mode. | | 4 | TXD | Input | Data Input | This pin is the transmitter input of the LIN interface which controls the state of the bus output. | | 5 | GND | Ground | Ground | This pin is the device ground pin. | | 6 | LIN | Input/Output | LIN Bus | This bidirectional pin represents the single-wire bus transmitter and receiver. | | 7 | VSUP | Power | Power Supply | This pin is the device battery level power supply. | | 8 | INH | Output | Inhibit Output | This pin can have two main functions: controlling an external switchable voltage regulator having an inhibit input, or driving an external bus resistor in the master node application. | ## **ELECTRICAL CHARACTERISTICS** ## **MAXIMUM RATINGS** ## Table 3. Maximum Ratings All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------|------| | ELECTRICAL RATINGS | | | | | Power Supply Voltage | | | V | | Normal Operation (DC) | V <sub>SUP(SS)</sub> | -0.3 to 27 | | | Transient input voltage with external component (according to ISO7637-2 & ISO7637-3 & "Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications" specification Rev1.1 / December 2nd, 2009) (See <a href="Table 4">Table 4</a> and <a href="Figure 4">Figure 4</a> ) | | | | | - Pulse 1 (test up to the limit for Damage - Class A <sup>(2)</sup> ) | V <sub>SUP(S1)</sub> | -100 | | | - Pulse 2a (test up to the limit for Damage - Class A <sup>(2)</sup> ) | V <sub>SUP(S2A)</sub> | +75 | | | - Pulse 3a (test up to the limit for Damage - Class A <sup>(2)</sup> ) | V <sub>SUP(S3A)</sub> | -150 | | | - Pulse 3b (test up to the limit for Damage - Class A <sup>(2)</sup> ) | V <sub>SUP(S3B)</sub> | +100 | | | - Pulse 5b (Class A) <sup>(2)</sup> | V <sub>SUP(S5B)</sub> | -0.3 to 40 | | | WAKE | | | V | | Normal Operation within series 2*18 kΩ resistor (DC) | V <sub>WAKE(SS)</sub> | -27 to 40 | | | Transient input voltage with external component (according to ISO7637-2 & ISO7637-3 & "Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications" specification Rev1.1 / December 2nd, 2009) (See <a href="Table 4">Table 4</a> and <a href="Figure 5">Figure 5</a> ) | W # (E(OO) | | | | - Pulse 1 (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>WAKE(S1)</sub> | -100 | | | - Pulse 2a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>WAKE(S2A)</sub> | +75 | | | - Pulse 3a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>WAKE(S3A)</sub> | -150 | | | - Pulse 3b (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>WAKE(S3B)</sub> | +100 | | | Logic Voltage (RXD, TXD, EN Pins) | $V_{LOG}$ | -0.3 to 5.5 | V | | LIN Bus Voltage | | | V | | Normal Operation (DC) | V <sub>BUS(SS)</sub> | -27 to 40 | | | Transient (Coupled Through 1.0 nF Capacitor, according to ISO7637-2 & ISO7637-3 & "Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications" specification Rev1.1 / December 2nd, 2009) (See <a href="Table 4">Table 4</a> and <a href="Figure 6">Figure 6</a> ) | , , | | | | - Pulse 1 (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>BUS(S1)</sub> | -100 | | | - Pulse 2a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>BUS(S2A)</sub> | +75 | | | - Pulse 3a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>BUS(S3A)</sub> | -150 | | | - Pulse 3b (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>BUS(S3B)</sub> | +100 | | | INH Voltage/Current | | | V | | DC Voltage | V <sub>INH</sub> | -0.3 to V <sub>SUP</sub> +0.3 | | | Transient (Coupled Through 1.0 nF Capacitor, according to ISO7637-2 & ISO7637-3 & "Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications" specification Rev1.1 / December 2nd, 2009) (See <a href="Table 4">Table 4</a> and <a href="Figure 7">Figure 7</a> ) | | | | | - Pulse 1 (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>INH(S1)</sub> | -100 | | | - Pulse 2a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>INH(S2A)</sub> | +75 | | | - Pulse 3a (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>INH(S3A)</sub> | -150 | | | - Pulse 3b (test up to the limit for Damage - Class D <sup>(3)</sup> ) | V <sub>INH(S3B)</sub> | +100 | | #### Notes - 2. Class A: All functions of a device/system perform as designed during and after exposure to disturbance. - 3. Class D: At least one function of the transceiver stops working properly during the test, and will return to proper operation automatically when the exposure to the disturbance has ended. No physical damage of the IC occurs. All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------|------| | ELECTRICAL RATINGS (CONTINUED) | | 1 | | | ESD Capability - AECQ100 | | | V | | Human Body Model - JESD22/A114 ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ) | | | | | LIN pin versus GND | V <sub>ESD1-1</sub> | ±10.0 k | | | Wake pin versus GND | V <sub>ESD1-2</sub> | ±8.0 k | | | All other pins | V <sub>ESD1-4</sub> | ±4.0 k | | | Charge Device Model - JESD22/C101 (C <sub>ZAP</sub> = 4.0 pF) | | | | | Corner pins (Pins 1, 4, 5 and 8) | V <sub>ESD2-1</sub> | ±750 | | | All other pins (Pins 2, 3, 6 and 7) | V <sub>ESD2-2</sub> | ±500 | | | Machine Model - JESD22/A115 ( $C_{ZAP}$ = 220 pF, $R_{ZAP}$ = 0 $\Omega$ ) | | | | | All pins | V <sub>ESD3-1</sub> | ±200 | | | According to "Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications" specification Rev1.1 / December 2nd, 2009 ( $C_{ZAP}$ = 150 pF, $R_{ZAP}$ = 330 $\Omega$ ) | | | | | Contact Discharge, Unpowered | | | | | LIN pin without capacitor | V <sub>ESD4-1</sub> | ±15 k | | | LIN pin with 220 pF capacitor | V <sub>ESD4-2</sub> | ±15 k | | | VSUP (10 µF to ground) | V <sub>ESD4-3</sub> | ±25 k | | | WAKE (2*18 kΩ serial resistor) | V <sub>ESD4-4</sub> | ±20 k | | | INH pin | V <sub>ESD4-5</sub> | ±2.0 k | | | LIN pin with 220 pF capacitor and indirect ESD coupling (according to ISO10605 - Annex F) | V <sub>ESD4-6</sub> | >±15 k | | | According to ISO10605 - Rev 2008 test specification | | | | | (2.0 kΩ / 150 pF) - Unpowered - Contact discharge | V <sub>ESD5-1</sub> | ±20 k | | | LIN pin without capacitor | VESD5-1<br>V <sub>ESD5-2</sub> | ±25 k | | | LIN pin with 220 pF capacitor | | ±25 k | | | VSUP (10 μF to ground) | V <sub>ESD5-3</sub> | ±25 k | | | WAKE (2*18 kΩ serial resistor) | V <sub>ESD5-4</sub> | 123 K | | | (2.0 kΩ / 330 pF) - Powered - Contact discharge | ., | 101 | | | LIN pin without capacitor | V <sub>ESD6-1</sub> | ±8 k | | | LIN pin with 220 pF capacitor | V <sub>ESD6-2</sub> | ±10 k | | | VSUP (10 μF to ground) | V <sub>ESD6-3</sub> | ±12 k | | | WAKE (2*18 kΩ serial resistor) | V <sub>ESD6-4</sub> | ±15 k | | | THERMAL RATINGS | | | | | Operating Temperature | | | °C | | Ambient<br>Junction | T <sub>A</sub><br>T <sub>J</sub> | -40 to 125<br>-40 to 150 | | | Storage Temperature | T <sub>STG</sub> | -40 to 150 | °C | | Thermal Resistance, Junction to Ambient | $R_{\theta JA}$ | 150 | °C/W | | Peak Package Reflow Temperature During Solder Mounting (4) | T <sub>SOLDER</sub> | 240 | °C | | Thermal Shutdown Temperature | T <sub>SHUT</sub> | 150 to 200 | °C | | Thermal Shutdown Hysteresis Temperature | T <sub>HYST</sub> | 20 | °C | ## Notes 4. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. | Table 4. Limits / Maximum Test Voltage for Transient Immunity T | Table 4. | Limits | / Maximum | Test Voltage | for Transient | Immunity | Tests | |-----------------------------------------------------------------|----------|--------|-----------|--------------|---------------|----------|-------| |-----------------------------------------------------------------|----------|--------|-----------|--------------|---------------|----------|-------| | Test Pulse | V <sub>S</sub> [V] | Pulse repetition<br>frequency [Hz]<br>(1/T <sub>1</sub> ) | Test Duration [min] | <b>R</b> <sub>i</sub> [Ω] | Remarks | |------------|--------------------|-----------------------------------------------------------|-------------------------------------------|---------------------------|----------------------| | 1 | -100 | 2 | | 10 | t <sub>2</sub> = 0 s | | 2a | +75 | 2 | 1 for function test<br>10 for damage test | 2 | | | 3a | -150 | 10000 | | 50 | | | 3b | +100 | 10000 | | 50 | | Figure 4. Test Circuit for Transient Test Pulses (VSUP) Figure 5. Test Circuit for Transient Test Pulses (WAKE) Figure 6. Test Circuit for Transient Test Pulses (LIN) Figure 7. Test Circuit for Transient Test Pulses (INH) # ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS ## STATIC ELECTRICAL CHARACTERISTICS #### **Table 5. Static Electrical Characteristics** Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------|-------------------------------------|------|------|------|------| | SUP PIN (DEVICE POWER SUPPLY) | | | | | | | Nominal Operating Voltage | V <sub>SUP</sub> | 7.0 | 13.5 | 18.0 | V | | Functional Operating Voltage <sup>(5)</sup> | V <sub>SUPOP</sub> | 6.7 | - | 27 | V | | Load Dump | V <sub>SUPLD</sub> | _ | _ | 40 | V | | Power-On Reset (POR) Threshold | V <sub>POR</sub> | | | | V | | $V_{\mbox{\scriptsize SUP}}$ Ramp Down and INH goes High to Low | | 3.5 | _ | 5.3 | | | Power-On Reset (POR) Hysteresis | V <sub>PORHYST</sub> | _ | 270 | _ | mV | | V <sub>SUP</sub> Undervoltage Threshold (positive and negative) | V <sub>UVL</sub> , V <sub>UVH</sub> | | | | V | | Transmission disabled and LIN bus goes in recessive state | | 5.8 | _ | 6.7 | | | V <sub>SUP</sub> Undervoltage Hysteresis (V <sub>UVL</sub> - V <sub>UVH</sub> ) | V <sub>UVHYST</sub> | - | 130 | _ | mV | | Supply Current in Sleep Mode | | | | | μА | | V <sub>SUP</sub> ≤ 13.5 V, Recessive State | I <sub>S1</sub> | _ | 6.0 | 11 | | | 13.5 V < V <sub>SUP</sub> < 27 V | I <sub>S2</sub> | _ | _ | 20 | | | $V_{SUP} \le 13.5 \text{ V}$ , Shorted to GND | I <sub>S3</sub> | _ | 24 | 70 | | | Supply Current in Normal or Slow or Fast Mode | | | | | mA | | Bus Recessive, Excluding INH Output Current | I <sub>S(REC)</sub> | _ | 4.0 | 6.0 | | | Bus Dominant, Excluding INH Output Current | I <sub>S(DOM)</sub> | _ | 6.0 | 8.0 | | | RXD OUTPUT PIN (LOGIC) | | | | | | | Low Level Output Voltage | V <sub>OL</sub> | | | | V | | $I_{IN} \le 1.5 \text{ mA}$ | | 0 | _ | 0.9 | | | High Level Output Voltage | V <sub>OH</sub> | | | | V | | $V_{EN}$ = 5.0 V, $I_{OUT} \le 250 \mu A$ | | 4.25 | _ | 5.25 | | | $V_{EN}$ = 3.3 V, $I_{OUT} \le 250 \mu A$ | | 3.0 | _ | 3.5 | | | TXD INPUT PIN (LOGIC) | | | | | • | | Low Level Input Voltage | V <sub>IL</sub> | _ | _ | 0.8 | V | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | | Input Threshold Voltage Hysteresis | V <sub>INHYST</sub> | 100 | 300 | 600 | mV | | Pull-up Current Source | I <sub>PU</sub> | | | | μА | | $V_{EN}$ = 5.0 V, 1.0 V < $V_{TXD}$ < 3.5 V | | -60 | -35 | -20 | | | EN INPUT PIN (LOGIC) | | | 1 | l | | | Low Level Input Voltage | V <sub>IL</sub> | _ | _ | 0.8 | V | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | | Input Voltage Threshold Hysteresis | V <sub>INHYST</sub> | 100 | 400 | 600 | mV | | Pull-down Resistor | R <sub>PD</sub> | 100 | 230 | 350 | kohr | <sup>100 230 350</sup> kohm The functional operating voltage, the device is functional and all features are operating. The electrical parameters are noted under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125° C, GND = 0 V. ## Table 5. Static Electrical Characteristics (continued) Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|-----|-------|------------------| | LIN PHYSICAL LAYER - TRANSCEIVER LIN <sup>(6)</sup> | | | | | | | Operating Voltage Range <sup>(7)</sup> | V <sub>BAT</sub> | 8.0 | _ | 18 | V | | Supply Voltage Range | V <sub>SUP</sub> | 7.0 | _ | 18 | V | | Voltage Range (within which the device is not destroyed) | V <sub>SUP_NON_OP</sub> | -0.3 | _ | 40 | V | | Current Limitation for Driver Dominant State Driver ON, V <sub>BUS</sub> = 18 V | I <sub>BUS_LIM</sub> | 40 | 90 | 200 | mA | | Input Leakage Current at the Receiver Driver off; V <sub>BUS</sub> = 0 V; V <sub>BAT</sub> = 12 V | I <sub>BUS_PAS_DOM</sub> | -1.0 | - | _ | mA | | Leakage Output Current to GND $ \label{eq:Driver Off} \text{Driver Off; 8.0 V} < V_{BAT} < 18 \text{ V; 8.0 V} < V_{BUS} < 18 \text{ V; } V_{BUS} \geq V_{BAT}; \\ V_{BUS} \geq V_{SUP} $ | IBUS_PAS_REC | - | _ | 20 | μΑ | | Control Unit Disconnected from Ground <sup>(8)</sup> GND <sub>DEVICE</sub> = V <sub>SUP</sub> ; V <sub>BAT</sub> = 12 V; 0 < V <sub>BUS</sub> < 18 V | I <sub>BUS_NO_GND</sub> | -1.0 | _ | 1.0 | mA | | V <sub>BAT</sub> Disconnected; V <sub>SUP_DEVICE</sub> = GND; 0 V < V <sub>BUS</sub> < 18 V <sup>(9)</sup> | I <sub>BUSNO_BAT</sub> | _ | _ | 10 | μA | | Receiver Dominant State <sup>(10)</sup> | V <sub>BUSDOM</sub> | _ | - | 0.4 | V <sub>SUP</sub> | | Receiver Recessive State <sup>(11)</sup> | V <sub>BUSREC</sub> | 0.6 | - | - | V <sub>SUP</sub> | | Receiver Threshold Center<br>(V <sub>TH_DOM</sub> + V <sub>TH_REC</sub> )/2 | V <sub>BUS_CNT</sub> | 0.475 | 0.5 | 0.525 | V <sub>SUP</sub> | | Receiver Threshold Hysteresis (V <sub>TH_REC</sub> - V <sub>TH_DOM</sub> ) | V <sub>HYS</sub> | _ | - | 0.175 | V <sub>SUP</sub> | | LIN dominant level with 500 $\Omega,$ 680 $\Omega$ and 1.0 $k\Omega$ load on the LIN bus | V <sub>LINDOM_LEVEL</sub> | - | - | 0.25 | V <sub>SUP</sub> | | V <sub>BAT</sub> _SHIFT | V <sub>SHIFT_BAT</sub> | 0 | - | 11.5% | V <sub>BAT</sub> | | GND_SHIFT | V <sub>SHIFT_GND</sub> | 0 | - | 11.5% | V <sub>BAT</sub> | | LIN Wake-up Threshold from Sleep Mode | V <sub>BUSWU</sub> | _ | 4.3 | 5.3 | V | | LIN Pull-up Resistor to V <sub>SUP</sub> | R <sub>SLAVE</sub> | 20 | 30 | 60 | kΩ | | LIN Internal Capacitor <sup>(12)</sup> | C <sub>LIN</sub> | | | 30 | pF | | Overtemperature Shutdown <sup>(13)</sup> | T <sub>LINSD</sub> | 150 | 160 | 200 | °C | | Overtemperature Shutdown Hysteresis | T <sub>LINSD_HYS</sub> | _ | 20 | _ | °C | #### Notes - 6. Parameters guaranteed for 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V. - 7. Voltage range at the battery level, including the reverse battery diode. - 8. Loss of local ground must not affect communication in the residual network. - 9. Node has to sustain the current that can flow under this condition. The bus must remain operational under this condition. - 10. LIN threshold for a dominant state. - 11. LIN threshold for a recessive state. - 12. This parameter is guaranteed by process monitoring but not production tested. - 13. When an overtemperature shutdown occurs, the LIN transmitter and receiver are in recessive state and INH switched off. This parameter is tested with a test mode on ATE and characterized at laboratory. # ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS ## Table 5. Static Electrical Characteristics (continued) Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------|------------------------|------|-----|-----|------| | INH OUTPUT PIN | | | | | | | Driver ON Resistance (Normal Mode) | INH <sub>ON</sub> | | | | Ω | | I <sub>INH</sub> = 50 mA | | _ | _ | 50 | | | Current load capability | I <sub>INH_LOAD</sub> | | | | mA | | From 7.0 V < V <sub>SUP</sub> < 18 V | | _ | _ | 30 | | | Leakage Current (Sleep Mode) | I <sub>LEAK</sub> | | | | μА | | $0 < V_{INH} < V_{SUP}$ | | -5.0 | _ | 5.0 | | | Overtemperature Shutdown <sup>(14)</sup> | T <sub>INHSD</sub> | 150 | 160 | 200 | °C | | Overtemperature Shutdown Hysteresis | T <sub>INHSD_HYS</sub> | _ | 20 | _ | °C | | WAKE INPUT PIN | | | | | | | High to Low Detection Threshold (5.5 V < V <sub>SUP</sub> < 7 V) | V <sub>WUHL1</sub> | 2.0 | _ | 3.9 | V | | Low to High Detection Threshold (5.5 V < V <sub>SUP</sub> < 7 V) | V <sub>WULH1</sub> | 2.4 | _ | 4.3 | V | | Hysteresis (5.5 V < V <sub>SUP</sub> < 7 V) | V <sub>WUHYS1</sub> | 0.2 | _ | 0.8 | V | | High to Low Detection Threshold (7 V $\leq$ V <sub>SUP</sub> $<$ 27 V) | V <sub>WUHL2</sub> | 2.4 | _ | 3.9 | V | | Low to High Detection Threshold (7 V $\leq$ V <sub>SUP</sub> $<$ 27 V) | V <sub>WULH2</sub> | 2.9 | _ | 4.3 | V | | Hysteresis (7 V ≤ V <sub>SUP</sub> < 27 V) | V <sub>WUHYS2</sub> | 0.2 | _ | 0.8 | V | | Wake-up Input Current (V <sub>WAKE</sub> < 27 V) | I <sub>WU</sub> | _ | _ | 5.0 | μΑ | #### Notes <sup>14.</sup> When an overtemperature shutdown occurs, the INH high side is switched off and the LIN transmitter and receiver are in recessive state. This parameter is tested with a test mode on ATE and characterized at laboratory. #### **DYNAMIC ELECTRICAL CHARACTERISTICS** #### **Table 6. Dynamic Electrical Characteristics** Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-------------|--------------------------|------| | LIN PHYSICAL LAYER DRIVER CHARACTERISTICS FOR NORMAL SLEW RATE - 20.0 KBIT/SEC ACCORDING 33662L AND 33662S DEVICES | NG TO LIN PHYSI | CAL LAYER S | PECIFICATIO | ON <sup>(15), (16)</sup> | | | Duty Cycle 1: | D1 | | | | | |-----------------------------------------------------------------------------------------------------------|----|-------|---|-------|---| | $TH_{REC(MAX)} = 0.744 * V_{SUP}$ | | | | | | | $TH_{DOM(MAX)} = 0.581 * V_{SUP}$ | | | | | % | | D1 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 50 $\mu s$ , 7.0 $V \le V_{SUP} \le 18 V$ | | 0.396 | _ | _ | | | Duty Cycle 2: | D2 | | | | | | $TH_{REC(MIN)} = 0.422 * V_{SUP}$ | | | | | | | $TH_{DOM(MIN)} = 0.284 * V_{SUP}$ | | | | | | | D2 = $t_{BUS\_REC(MAX)}/(2 \text{ x } t_{BIT})$ , $t_{BIT}$ = 50 $\mu s$ , 7.6 $V \le V_{SUP} \le$ 18 $V$ | | | | 0.581 | | **LIN PHYSICAL LAYER** DRIVER CHARACTERISTICS FOR SLOW SLEW RATE - 10.4 KBIT/SEC ACCORDING TO LIN PHYSICAL LAYER SPECIFICATION (15), (16) 33662J DEVICE | Duty Cycle 3: | D3 | | | | | |----------------------------------------------------------------------------------------------------------------|----|-------|---|-------|---| | $TH_{REC(MAX)} = 0.778 * V_{SUP}$ | | | | | | | $TH_{DOM(MAX)} = 0.616 * V_{SUP}$ | | | | | % | | D3 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 96 $\mu s$ , 7.0 $V \le V_{SUP} \le$ 18 $V$ | | 0.417 | _ | _ | | | Duty Cycle 4: | D4 | | | | | | $TH_{REC(MIN)} = 0.389 * V_{SUP}$ | | | | | | | TH <sub>DOM(MIN)</sub> = 0.251 * V <sub>SUP</sub> | | | | | | | D4 = $t_{BUS\_REC(MAX)}/(2 \text{ x } t_{BIT})$ , $t_{BIT}$ = 96 $\mu$ s, 7.6 $V \le V_{SUP} \le 18 \text{ V}$ | | _ | _ | 0.590 | | #### **LIN PHYSICAL LAYER** #### DRIVER CHARACTERISTICS FOR FAST SLEW RATE | Fast Bit Rate (Programming Mode) | BR <sub>FAST</sub> | _ | _ | 100 | kBit/s | | |----------------------------------|--------------------|---|---|-----|--------|--| |----------------------------------|--------------------|---|---|-----|--------|--| ## **LIN PHYSICAL LAYER** TRANSMITTER CHARACTERISTICS FOR NORMAL SLEW RATE - 20.0 KBIT/SEC $^{(19)}$ 33662S DEVICE | Symmetry of Transmitter delay <sup>(18)</sup> | | | | | μS | |----------------------------------------------------------------------------------|-----------------------|-------|---|------|----| | $t_{TRAN\_SYM} = MAX (t_{TRAN\_SYM60\%}, t_{TRAN\_SYM40\%})$ | t <sub>TRAN_SYM</sub> | -7.25 | _ | 7.25 | | | t <sub>TRAN_SYM60%</sub> = t <sub>TRAN_PDF60%</sub> - t <sub>TRAN_PDR60%</sub> | | | | | | | t <sub>TRAN_SYM40%</sub> = t <sub>TRAN_PDF40%</sub> - t <sub>TRAN_PDR40%</sub> | | | | | | #### Notes - 15. Bus load R<sub>BUS</sub> and C<sub>BUS</sub> 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 8. - 16. See Figure 9. - 17. See Figure 10. - 18. See <u>Figure 11</u> - 19. $V_{SUP}$ from 7.0 to 18 V, bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 8. ## Table 6. Dynamic Electrical Characteristics (continued) Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-----|------|------| | LIN PHYSICAL LAYER RECEIVER CHARACTERISTICS ACCORDING to LIN 2.x and ISO 17987-4:2016 (12V) 33662L AND 33662J AND 33662S DEVICES | ) (20) | | | | | | Propagation Delay and Symmetry <sup>(21)</sup> | | | | | μS | | Propagation Delay of Receiver, t <sub>REC_PD</sub> = MAX (t <sub>REC_PDR</sub> , t <sub>REC_PDF</sub> ) | t <sub>REC_PD</sub> | _ | _ | 6.0 | | | Symmetry of Receiver Propagation Delay, t <sub>REC_PDF</sub> - t <sub>REC_PDR</sub> | t <sub>REC_SYM</sub> | -2.0 | _ | 2.0 | | | LIN PHYSICAL LAYER RECEIVER CHARACTERISTICS WITH TIGHTEN LIMITS <sup>(22)</sup> 33662S DEVICE | | | • | l | • | | Propagation Delay and Symmetry <sup>(23)</sup> | | | | | μS | | Propagation Delay of Receiver, t <sub>REC_PD</sub> = MAX (t <sub>REC_PDR</sub> , t <sub>REC_PDF</sub> ) | t <sub>REC_PD_S</sub> | _ | _ | 5.0 | | | Symmetry of Receiver Propagation Delay, t <sub>REC_PDF</sub> - t <sub>REC_PDR</sub> | t <sub>REC_SYM_S</sub> | -1.3 | _ | 1.3 | | | LIN PHYSICAL LAYER RECEIVER CHARACTERISTICS - LIN SLOPE 1.0 V/ns <sup>(22)</sup> 33662S DEVICE | | | • | | • | | Propagation Delay and Symmetry <sup>(24)</sup> | | | | | μS | | Propagation Delay of Receiver, t <sub>REC_PD_FAST</sub> = MAX (t <sub>REC_PDR_FAST</sub> , | tREC_PD_FAST | _ | _ | 6.0 | | | trec_pdf_fast) | | | | | | | Symmetry of Receiver Propagation Delay, t <sub>REC_PDF_FAST</sub> - t <sub>REC_PDR_FAST</sub> | t <sub>REC_SYM_FAST</sub> | -1.3 | _ | 1.3 | | | SLEEP MODE AND WAKE-UP TIMINGS | | | | | | | Sleep Mode Delay Time (25) | t <sub>SD</sub> | | | | μs | | after EN High to Low to INH High to Low with 100 $\mu A$ load on INH | | 50 | _ | 91 | | | WAKE-UP TIMINGS | - | | • | • | | | Bus Wake-up Deglitcher (Sleep Mode) (26) | t <sub>WUF</sub> | 40 | 70 | 100 | μS | | EN Wake-up Deglitcher (27) | t <sub>LWUE</sub> | | | | μS | | EN High to INH Low to High | | _ | _ | 15 | | | Wake-up Deglitcher (28) | t <sub>WF</sub> | | | | μS | | Wake state change to INH Low to High | | 10 | 48 | 70 | | | TXD TIMING | | | • | • | • | | TXD Permanent Dominant State Delay <sup>(29)</sup> | t <sub>TXDDOM</sub> | 3.75 | 5.0 | 6.25 | ms | | FIRST DOMINANT BIT VALIDATION | - | | L | 1 | 1 | | First dominate bit validation delay when device in Normal Mode <sup>(30)</sup> | t <sub>FIRST_DOM</sub> | _ | 50 | 80 | μs | | Notes | | | L | 1 | 1 . | #### Notes - $V_{SUP} \text{ from 7.0 to 18 V, bus load } R_{BUS} \text{ and } C_{BUS} \text{ 1.0 nF / 1.0 k} \Omega, \text{ 6.8 nF / 660 } \Omega, \text{ 10 nF / 500 } \Omega. \text{ Measurement thresholds: 50\% of TXD}$ 20. signal to LIN signal threshold defined at each parameter. See Figure 8. - See Figure 12. - 22. $V_{SUP}$ from 7.0 to 18 V, bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 8. - 23. See Figure 12 - 24. See Figure 13 - 25. See Figure 25 and 26 - 26. See Figure 16, 19, and Figure 20 - See Figure 14, 17, Figure 21, Figure 25 and Figure 26 - See Figure 15, 18, Figure 25 and Figure 26 - The LIN is in recessive state and the receiver is still active. - 30. See Figure 14, 17, 15, 18, 16, 19 and Figure 24 ## Table 6. Dynamic Electrical Characteristics (continued) Characteristics under conditions 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|------|------| | FAST BAUD RATE TIMING | | | | | | | EN Low Pulse Duration to Enter in Fast Baud Rate using Toggle Function (31) | t <sub>1</sub> | | | | μS | | EN High to Low and Low to High | | _ | _ | 45 | | | TXD Low Pulse Duration to Enter in Fast Baud Rate using Toggle Function (31) | t <sub>2</sub> | 12.5 | _ | _ | μs | | Delay Between EN Falling Edge and TXD Falling Edge to Enter in Fast Baud Rate Using Toggle Function (31) | t <sub>3</sub> | 12.5 | _ | _ | μs | | Delay Between TXD Rising Edge and EN Rising Edge to Enter in Fast Baud Rate Using Toggle Function <sup>(31)</sup> | t <sub>4</sub> | 12.5 | _ | _ | μs | | RXD Low Level duration after EN rising edge to validate the Fast Baud Rate entrance <sup>(31)</sup> | t <sub>5</sub> | 1.875 | | 6.25 | μs | #### Notes 31. See <u>Figure 22</u> and <u>23</u> ## **TIMING DIAGRAMS** Note R $_0$ and C $_0$ : 1.0 k $\Omega/1.0$ nF, 660 $\Omega/6.8$ nF, and 500 $\Omega/10$ nF. Figure 8. Test Circuit for Timing Measurements Figure 9. LIN Timing Measurements for Normal Baud Rate (33662L and 33662S) Figure 10. LIN Timing Measurements for Slow Baud Rate (33662J) Figure 11. LIN Transmitter Timing for 33662S Figure 12. LIN Receiver Timing Figure 13. LIN Receiver Timing LIN slope 1V/ns ## **FUNCTIONAL DIAGRAMS** Figure 14. EN Pin Wake-up with TXD High Figure 16. LIN Bus Wake-up with TXD High Figure 15. WAKE Pin Wake-up with TXD High Figure 17. EN Pin Wake-up with TXD Low Figure 18. WAKE Pin Wake-up with TXD Low Figure 19. LIN Bus Wake-up with TXD Low Figure 20. LIN Bus Wake-up with LIN bus in Dominant During the Preparation to Sleep Mode Figure 21. EN Pin Deglitcher Figure 22. Fast Baud Rate Selection (Toggle Function) Figure 23. Fast Baud Rate Mode Exit (back to Normal or Slow slew rate) Figure 24. Power Up and Down Sequences Figure 25. Sleep Mode Sequence Figure 26. Examples of Sleep Mode Sequences #### **FUNCTIONAL DESCRIPTION** #### INTRODUCTION The 33662L, 33662J, and 33662S are a physical layer component dedicated to automotive LIN sub-bus applications. The 33662L and 33662S features include a 20 kbps baud rate and the 33662J a 10 kbps baud rate. They integrate fast baud rate for test and programming modes, excellent ESD robustness, immunity against disturbance, and radiated emission performance. They have safe behavior in case of a LIN bus short-to-ground, or a LIN bus leakage during low power mode. Digital inputs are 5.0 and 3.3 V compatible without any external required components. The INH output can be used to control an external voltage regulator, or to drive a LIN bus pull-up resistor. #### **FUNCTIONAL PIN DESCRIPTION** #### **POWER SUPPLY PIN (VSUP)** The VSUP supply pin is the power supply pin for the 33662L, or 33662J, or 33662S. In an application, the pin is connected to a battery through a serial diode, for reverse battery protection. The DC operating voltage is from 7.0 to 18 V. This pin can sustain a standard automotive load dump condition up to 40 V. To avoid a false bus message, an undervoltage on VSUP disables the transmission path (from TXD to LIN) when $V_{SUP}$ falls below 6.7 V. Supply current in Sleep mode is typically 6.0 µA. ## **GROUND PIN (GND)** In case of a ground disconnection at the module level, the 33662L, 33662J, and 33662S do not have significant current consumption on the LIN bus pin when in the recessive state. #### LIN BUS PIN (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems, and is compliant with LIN bus specifications 1.3, 2.0, 2.1, 2.2, 2.2A, SAE J2602-2 and ISO 17987-4:2016 (12 V). The LIN interface is only active during Normal mode (See Figure 27). Figure 27. LIN Interface #### **Transmitter Characteristics** The LIN driver is a low side MOSFET with internal overcurrent thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated so no external pull-up components are required for the application in a slave node. An additional pull-up resistor of 1.0 k $\Omega$ must be added when the device is used in the master node. The LIN pin exhibits no reverse current from the LIN bus line to $V_{SUP}$ , even in the event of a GND shift or $V_{SUP}$ disconnection. The 33662 is tested according to the application conditions (i.e. in normal mode and recessive state during communication). The transmitter has a 20 kbps baud rate (Normal baud rate) for the 33662L and 33662S devices, or 10 kbps baud rate (Slow baud rate) for the 33662J device. As soon as the device enters in Normal mode, the LIN transmitter will be able to send the first dominant bit only after the $t_{\text{FIRST\_DOM}}$ delay. $t_{\text{FIRST\_DOM}}$ delay has no impact on the receiver. The receiver will be enabled as soon as the device enters in Normal mode. #### **Receiver Characteristics** The receiver thresholds are ratiometric with the device supply pin. If the $V_{SUP}$ voltage goes below the $V_{SUP}$ undervoltage threshold ( $V_{UVL}$ , $V_{UVH}$ ), the bus enters into a recessive state even if communication is sent to TXD. In case of LIN thermal shutdown, the transceiver and receiver are in recessive and INH turned off. When the temperature is below the $T_{LINSD}$ , INH and LIN will be automatically enabled. The Fast Baud Rate selection is reported by the RXD pin. Fast Baud Rate is activated by the toggle function (See Figure 22). At the end of the toggle function, just after EN rising edge, RXD pin is kept low for $t_5$ to flag the Fast Baud Rate entry (See Figure 22). To exit the Fast Baud Rate and return in Normal or Slow baud rate, a toggle function is needed. At the end of the toggle function, the RXD pin stays high to signal Fast Baud Rate exit (See <a href="Figure 23">Figure 23</a>). The device enters into Fast Baud Rate at room and hot temperature. ### **DATA INPUT PIN (TXD)** The TXD input pin is the MCU interface to control the state of the LIN output. When TXD is LOW (dominant), LIN output is LOW; when TXD is HIGH (recessive), the LIN output transistor is turned OFF. TXD pin thresholds are 3.3 V and 5.0 V compatible. This pin has an internal pull-up current source to force the recessive state if the input pin is left floating. If the pin stays low (dominant sate) more than 5.0 ms (typical value), the LIN transmitter goes automatically into recessive state. ## **DATA OUTPUT PIN (RXD)** RXD output pin is the MCU interface, which reports the state of the LIN bus voltage. In Normal or Slow baud rate, LIN HIGH (recessive) is reported by a high voltage on RXD; LIN LOW (dominant) is reported by a low voltage on RXD. The RXD output structure is a tristate output buffer (See Figure 28). Figure 28. RXD Interface The RXD output pin is the receiver output of the LIN interface. The low level is fixed. The high level is dependent on EN voltage. If EN is set at 3.3 V, RXD $V_{OH}$ is 3.3 V. If EN is set at 5.0 V, RXD $V_{OH}$ is 5.0 V. In Sleep mode, RXD is high-impedance. When a wake-up event is recognized from the WAKE pin or from the LIN bus pin, RXD is pulled LOW to report the wake-up event. An external pull-up resistor may be needed. #### **ENABLE INPUT PIN (EN)** EN input pin controls the operation mode of the interface. If EN = 1, the interface is in Normal mode, TXD to LIN after $t_{FIRST\_DOM}$ delay and LIN to RXD paths are both active. EN pin thresholds are 3.3 V and 5.0 V compatible. RXD $V_{OH}$ level follows EN pin high level. The device enters the Sleep mode by setting EN LOW for a delay higher than $t_{SD}$ (70 $\mu$ s typ. value) and if the WAKE pin state doesn't change during this delay (see Figure 25). A combination of the logic levels on the EN and TXD pins allows the device to enter into the Fast Baud Rate mode of operation (see <u>Figure 22</u>). ## **INHIBIT OUTPUT PIN (INH)** The INH output pin is connected to an internal high side power MOSFET. The pin has two possible main functions. It can be used to control an external switchable voltage regulator having an inhibit input. It can also be used to drive the LIN bus external resistor in the master node application, thanks to its high drive capability. This is illustrated in Figure 30 and 31. In Sleep mode, INH is turned OFF. If a voltage regulator inhibit input is connected to INH, the regulator will be disabled. If the master node pull-up resistor is connected to INH, the pull-up resistor will be unpowered and left floating. In case of a INH thermal shutdown, the high side is turned off and the LIN transmitter and receiver are in recessive state. An external 10 to 100 pF capacitor on INH pin is advised in order to improve EMC performances. ## **WAKE INPUT PIN (WAKE)** The WAKE pin is a high voltage input used to wake-up the device from the Sleep mode. WAKE is usually connected to an external switch in the application. The WAKE pin has a special design structure and allows wake-up from both HIGH to LOW or LOW to HIGH transitions. When entering into Sleep mode, the device monitors the state of the WAKE pin and stores it as a reference state. The opposite state of this reference state will be the wake-up event used by the device to enter again into Normal mode. If the Wake pin state changes during the Sleep mode Delay Time ( $t_{SD}$ ) or before EN goes low with a deglitcher lower than $t_{WF}$ , the device will not enter the Sleep mode, but will go into Awake mode (See Figure 26). An internal filter is implemented to avoid a false wake-up event due to parasitic pulses (See Figure 15 and 18). WAKE pin input structure exhibits a high-impedance, with extremely low input current when voltage at this pin is below 27 V. Two serial resistors should be inserted in order to limit the input current mainly during transient pulses and ESD. The total recommended resistor value is 33 k $\Omega$ . An external 10 to 100 nF capacitor is advised for better EMC and ESD performances. **Important** The WAKE pin should *not* be left open. If the wake-up function is not used, WAKE should be connected to ground to avoid a false wake-up. ## **FUNCTIONAL DEVICE OPERATION** #### **OPERATIONAL MODES** As described below and depicted in Figure 29 and Table 7, the 33662L, 33662J, and 33662S have two operational modes, Normal and Sleep. In addition, there are two transitional modes: Awake mode and Preparation to Sleep mode. The Awake mode allows the device to go into Normal mode. The Preparation to Sleep mode allows the device to go into Sleep mode. #### NORMAL OR SLOW BAUD RATE In the Normal mode, the LIN bus can transmit and receive information. The 33662L and 33662S (20 kbps) have a slew rate and timing compatible with Normal Baud Rate and LIN protocol specifications 1.3, 2.0, 2.1, 2.2, 2.2A and ISO17987-3:2016. The 33662J (10 kbps) has a slew rate and timing compatible with Low Baud Rate. From Normal mode, the three devices can enter into Fast Baud Rate (Toggle function). #### **FAST BAUD RATE** In Fast Baud Rate, the slew rate is around 10 times faster than the Normal Baud Rate. This allows very fast data transmission (>100 kbps) -- for instance, for electronic control unit (ECU) tests and microcontroller program download. The bus pull-up resistor might be adjusted to ensure a correct RC time constant in line with the high baud rate used. Fast Baud Rate is entered via a special sequence (called toggle function) as follows: - 1- EN pin set LOW while TXD is HIGH - 2- TXD stays HIGH for 12.5 µs min - 3- TXD set LOW for 12.5 µs min - 4- TXD pulled HIGH for 12.5 µs min - 5- EN pin set LOW to HIGH while TXD still HIGH The device enters into the Fast Baud Rate if the delay between Step 1 to Step 5 is 45 $\mu$ s maximum. The toggle function is described in Figures 22. Once in Fast Baud Rate, the same toggle function just described previously is used to bring the device back into Normal Baud Rate. Fast Baud Rate selection is reported to the MCU by RXD pin. Once the device enters in this Fast Baud Rate, the RXD pin goes at low level for $t_5$ . When the device returns in Normal Baud Rate with the same toggle function, the RXD pin stays high. Both sequences are illustrated in Figures 22 and 23. ## PREPARATION TO SLEEP MODE To enter the Preparation to Sleep mode, EN must be low for a delay higher than $\rm t_{LWUE}.$ If the WAKE pin state doesn't change during $t_{SD}$ and $t_{LWUE}$ then the 33662 goes into Sleep mode. If the WAKE pin state changes during $t_{SD}$ and if $t_{WF}$ is reached after end of $t_{SD}$ then the device goes into Sleep mode after the end of $t_{SD}$ timing. If the WAKE pin state changes during $t_{SD}$ and $t_{WF}$ delay has been reached before the end of $t_{SD}$ then the device goes into Awake mode. If the WAKE pin state changes before $t_{SD}$ and the delay $t_{WE}$ ends during $t_{SD}$ then the device goes into Awake mode. If EN goes high for a delay higher than $t_{\text{LWUE}}$ , the 33662 returns to Normal mode. #### **SLEEP MODE** To enter into Sleep mode, EN must be low for a delay longer than $t_{SD}$ and the Wake pin must stay in the same state (High or Low) during this delay. The device conditions to not enter in Sleep mode but enter in Awake mode are detailed in the Preparation into Sleep mode chapter. See Figure 26. In Sleep mode, the transmission path is disabled and the device is in Low Power mode. Supply current from $V_{SUP}$ is very low (6.0 $\mu A$ typical value). Wake-up can occur from LIN bus activity, from the EN pin and from the WAKE input pin. If during the preparation to Sleep mode delay ( $t_{SD}$ ), the LIN bus goes low due to LIN network communication, the device still enters into the Sleep mode. The device can be awakened by a recessive to dominant start, followed by a dominant to recessive state after t > $t_{WLIF}$ . After a Wake-up event, the device enters into Awake In the Sleep mode, the internal 725 kOhm pull-up resistor is connected and the 30 kOhm is disconnected. #### **DEVICE POWER-UP (Awake Transitional Mode)** At power-up ( $V_{SUP}$ rises from zero), when $V_{SUP}$ is above the Power On Reset voltage, the device automatically switches after a 160 $\mu$ s delay time to the Awake transitional mode. It switches the INH pin to a HIGH state and RXD to a LOW state. See Figure 24. ## **DEVICE WAKE-UP EVENTS** The 33662L, 33662J, and 33662S can be awakened from Sleep mode by three wake-up events: - · Remote wake-up via LIN bus activity - Via the EN pin - · Toggling the WAKE pin ## Remote Wake from LIN Bus (Awake Transitional Mode) The device is awakened by a LIN dominant pulse longer than $t_{WUF}$ . Dominant pulse means: a recessive to dominant transition, wait for t > $t_{WUF}$ , then a dominant to recessive transition. This is illustrated in Figure 16 and 19. Once the wake-up is detected (during the dominant to recessive transition), the device enters into Awake mode, with INH HIGH and RXD pulled LOW. Once in the Awake mode, the EN pin has to be set to 3.3 V or 5.0 V (depending on the system) to enter into Normal mode. Once in Normal mode, the device has to wait $t_{first\_dom}$ delay before transmitting the first dominant bit. #### Wake-up from EN pin The device can be waked-up by a LOW to HIGH transition of the EN pin. When EN is switched from LOW to HIGH and stays HIGH for a delay higher than $t_{LWUE}$ , the device is awakened and enters into Normal mode. See Figure 14 and 17. Once in Normal mode, the device has to wait t<sub>FIRST\_DOM</sub> delay before transmitting the first dominant bit. #### Wake-up from WAKE Pin (Awake Transitional Mode) Just before entering the Sleep mode, the WAKE pin state is stored. A change in the level longer than the deglitcher time (70 $\mu s$ maximum) will generate a wake-up, and the device enters into the Awake Transitional mode, with INH HIGH and RXD pulled LOW. See <u>Figure 15</u> and <u>18</u>. The device goes into Normal mode when EN is switched from LOW to HIGH and stays HIGH for a delay higher than $t_{LWUE}$ . Once in Normal mode, the device has to wait $t_{FIRST\_DOM}$ delay before transmitting the first dominant bit. #### **FAIL-SAFE FEATURES** The table below describes the 33662 protections. | BLOCK | FAULT | FUNCTIONAL<br>MODE | CONDITION | RESPONSE | RECOVERY<br>CONDITION | RECOVERY FUNCTIONALITY MODE | |-----------------|-------------------------------|-----------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------| | Power<br>Supply | Power on Reset<br>(POR) | All modes | V <sub>SUP</sub> < 3.5 V (min)<br>then power up | No internal supplies | Condition gone | Device goes in Awake<br>mode whatever the<br>previous device mode | | INH | INH Thermal<br>Shutdown | Normal,<br>Awake &<br>Preparation to<br>Sleep modes | Temperature > 160 °C (typ) | INH high side turned<br>off. LIN transmitter<br>and receiver in<br>recessive state | Condition gone | Device returns in same functional mode | | | V <sub>SUP</sub> undervoltage | Normal | V <sub>SUP</sub> < V <sub>UVL</sub> | LIN transmitter in recessive state | Condition gone | Device returns in same functional mode | | | TXD Pin Permanent<br>Dominant | Nomiai | TXD pin low for more than 5.0 ms (typ) | LIN transmitter in recessive state | Condition gone | Device returns in same functional mode | | LIN | LIN Thermal<br>Shutdown | Normal mode | Temperature > 160 °C (typ) | LIN transmitter and<br>receiver in recessive<br>state<br>INH high side turned<br>off | Condition gone | Device returns in same functional mode | #### Notes - 32. Internal WAKE is the WAKE signal filtered by t<sub>WF</sub> (WAKE deglitcher) - 33. See Figure 15 and Figure 18 - 34. See figures Figure 14 and Figure 17 - 35. The Toggle Function is guaranteed at ambient and hot temperature Figure 29. Operational and Transitional Modes State Diagram Table 7. Explanation of Operational and Transitional Modes State Diagram | Operational/<br>Transitional | LIN | INH | EN | TXD | RXD | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|---------------------------------------------------------------------|--------------------------------------------------------------------------------| | Sleep | Recessive state, driver off with 725 $k\Omega$ pull-up | OFF<br>(low) | LOW | Х | High-impedance. <sup>(36)</sup><br>HIGH if external pull-up to V <sub>DD</sub> | | Awake | Recessive state, driver off. 725 $k\Omega$ pull-up active | ON<br>(high) | LOW | Х | LOW. If external pull-up, HIGH-to-LOW transition reports wake-up | | Preparation to<br>Sleep mode | Recessive state, driver off with 725 $k\Omega$ pull-up | ON<br>(high) | LOW | Х | High-impedance. HIGH if external pull-up to V <sub>DD</sub> | | Normal mode | Driver active. $30 \text{ k}\Omega$ pull-up active Normal Baud Rate for $33662L$ and $33662S$ Slow Baud Rate for $33662J$ Fast Baud Rate (> $100 \text{ kbps}$ ) for $33662L$ , $33662S$ , & $33662J$ | ON<br>(high) | HIGH | LOW to drive LIN bus in dominant HIGH to drive LIN bus in recessive | Report LIN bus state: • Low LIN bus dominant • High LIN bus recessive | X = Don't care. #### Notes 36. Only applies to 33662B. The 33662 will have a leakage current of typically 95 µA if a pull-up resistor is implemented. #### **COMPATIBILITY WITH LIN1.3** Following the Consortium LIN specification Package, Revision 2.1, November 24, 2006, Chapter 1.1.7.1 Compatibility with LIN1.3, page 15. The LIN 2.x / ISO 17987-4:2016 (12 V) physical layer is backward compatible with the LIN 1.3 physical layer, but not the other way around. The LIN 2.x / ISO 17987-4:2016 (12 V) physical layer sets harder requirements, i.e. a node using the LIN 2.x / ISO 17987-4:2016 (12 V) physical layer can operate in a LIN 1.3 cluster. ## **TYPICAL APPLICATIONS** The 33662 can be configured for several applications. Figure 30 and 31 show master and slave node applications. An additional pull-up resistor of 1.0 k $\Omega$ in series with a diode between the INH and LIN pins must be added when the device is used in the master node. Figure 30. Master Node Typical Application Figure 31. Slave Node Typical Application optional. 2.2K ii impiomontou ## **PACKAGING** ## **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | L OUTLINE | PRINT VERSION NO | OT TO SCALE | | |------------------------------------------------------|-----------|------------------|---------------|-------------| | TITLE: | | DOCUMENT NO | : 98ASB42564B | REV: V | | 8LD SOIC NARROW | BODY | CASE NUMBER | 2: 751–07 | 20 NOV 2007 | | | | STANDARD: JE | DEC MS-012AA | | EF SUFFIX 8-PIN 98ASB42564B REVISION V #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANIC | | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |----------------------------------------------------------------|------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42564B | REV: V | | 8LD SOIC NARROW | BODY | CASE NUMBER | 2: 751–07 | 20 NOV 2007 | | | | STANDARD: JE | DEC MS-012AA | | EF SUFFIX 8-PIN 98ASB42564B REVISION V ## **REVISION HISTORY** | REVISION | DATE | DESCRIPTION OF CHANGES | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.0 | 8/2011 | Initial release | | 4.0 | 9/2011 | Changed the PC part numbers in the Ordering Information Table to MC | | 5.0 | 1/2014 | <ul> <li>Added MC33662BLEF, MC33662BJEF, and MC33662BSEF to the ordering information.</li> <li>Updated Device Variations table</li> <li>Changed LIN dominant level with 500 Ω, 680 Ω and 1.0 kΩ load on the LIN bus from 0.3 to 0.25</li> <li>Changed LIN Wake-up Threshold from Sleep Mode from 5.0 to 5.3</li> <li>MC33662LEF/MC33662SEF/MC33662JEF INH pin HBM level 8.0 KV removed to reflect performance</li> </ul> | | 6.0 | 1/2014 | <ul> <li>Corrected MC33662BLEF, MC33662BJEF, and MC33662BSEF to PC in the ordering information.</li> <li>Minor corrections to format.</li> </ul> | | 7.0 | 1/2014 | <ul> <li>Changed MC33662BLEF, MC33662BJEF, and MC33662BSEF to MC in the ordering<br/>information. Now qualified.</li> </ul> | | 8.0 | 12/2018 | <ul> <li>Compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A SAE J2602 and ISO 17987-4:2016<br/>(12 V).</li> </ul> | # **√**RoHS How to Reach Us: Home Page: http://www.nxp.com Sales Support: salesaddresses@nxp.com Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: www.nxp.com. NXP and the NXP logo are trademarks of n NXP Semiconductor. All other product or service names are the property of their respective owners. © NXP B.V. 2018. Document Number: MC33662 Rev. 8.0 12/2018