## PIN CONFIGURATIONS ### 48-Pin mini BGA (7.2mm x 8.7mm) ### **PIN DESCRIPTIONS** | A0-A18 | Address Inputs | |------------------|---------------------------------| | I/O0-I/O15 | Data Inputs/Outputs | | <u>CS1</u> , CS2 | Chip Enable Input | | ŌĒ | Output Enable Input | | WE | Write Enable Input | | ĪB | Lower-byte Control (I/O0-I/O7) | | <del>UB</del> | Upper-byte Control (I/O8-I/O15) | | NC | No Connection | | VDD | Power | | GND | Ground | ## 44-Pin TSOP (Type II) ## TRUTH TABLE | | | | | | | I/O PIN | | | | | |-----------------|----|-----------------|-----|-----------|----|---------------|-----------|--------------|-------------------------|--| | Mode | WE | CS <sub>1</sub> | CS2 | <b>OE</b> | LB | <del>UB</del> | 1/00-1/07 | I/O8-I/O15 | V <sub>DD</sub> Current | | | Not Selected | Х | Н | Χ | Χ | Χ | Х | High-Z | High-Z | ISB1, ISB2 | | | | Χ | Χ | L | Χ | Χ | Χ | High-Z | High-Z | ISB1, ISB2 | | | | Χ | Χ | Χ | Χ | Н | Н | High-Z | High-Z | ISB1, ISB2 | | | Output Disabled | Н | L | Н | Н | L | Х | High-Z | High-Z | Icc | | | | Н | L | Н | Н | Χ | L | High-Z | High-Z | Icc | | | Read | Н | L | Н | L | L | Н | Dout | High-Z | Icc | | | | Н | L | Н | L | Н | L | High-Z | <b>D</b> out | | | | | Н | L | Н | L | L | L | Dout | <b>D</b> оит | | | | Write | L | L | Н | Χ | L | Н | Din | High-Z | Icc | | | | L | L | Н | Χ | Н | L | High-Z | DIN | | | | | L | L | Н | Χ | L | L | DIN | Din | | | ## OPERATING RANGE (VDD) | Range | Ambient Temperature | IS62WV51216ALL (70ns) I | S62WV51216BLL (55ns, 70ns) | IS62WV51216BLL (45ns) | |------------|---------------------|-------------------------|----------------------------|-----------------------| | Commercia | al 0°C to +70°C | 1.65V - 2.2V | 2.5V - 3.6V | 3.0 - 3.6V | | Industrial | -40°C to +85°C | 1.65V - 2.2V | 2.5V - 3.6V | | ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-----------------|--------------------------------------|-----------------|------| | VTERM | Terminal Voltage with Respect to GND | -0.2 to VDD+0.3 | V | | TBIAS | Temperature Under Bias | -40 to +85 | °C | | V <sub>DD</sub> | VDD Related to GND | -0.2 to +3.8 | V | | Tstg | Storage Temperature | -65 to +150 | °C | | Рт | Power Dissipation | 1.0 | W | #### Note: ### DC ELECTRICAL CHARACTERISTICS (Over Operating Range) | Symbol | Parameter | <b>Test Conditions</b> | V <sub>DD</sub> | Min. | Max. | Unit | |--------------------|---------------------|-------------------------|------------------|------------|-----------------------|------| | Vон | Output HIGH Voltage | Iон = -0.1 mA | 1.65-2.2V | 1.4 | _ | V | | | , | IOH = -1 mA | 2.5-3.6V | 2.2 | _ | V | | Vol | Output LOW Voltage | IoL = 0.1 mA | 1.65-2.2V | _ | 0.2 | V | | | - | IoL = 2.1 mA | 2.5-3.6V | _ | 0.4 | V | | VIH | Input HIGH Voltage | | 1.65-2.2V | 1.4 | V <sub>DD</sub> + 0.2 | V | | | | | 2.5-3.6V | 2.2 | $V_{DD} + 0.3$ | V | | VIL <sup>(1)</sup> | Input LOW Voltage | | 1.65-2.2V | -0.2 | 0.4 | V | | | | | 2.5-3.6V | -0.2 | 0.6 | V | | ILI | InputLeakage | $GND \leq Vin \leq Vdd$ | | <b>–</b> 1 | 1 | μΑ | | Іго | Output Leakage | GND≤ Vout≤ Vdd, ( | Outputs Disabled | <b>–</b> 1 | 1 | μΑ | #### Notes: Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. <sup>1.</sup> $V_{IL}$ (min.) = -1.0V for pulse width less than 10 ns. ### CAPACITANCE(1) | Symbol Parameter | Conditions | Max. | Unit | | |-------------------------------|---------------|------|------|--| | CIN Input Capacitance | $V_{IN} = 0V$ | 8 | рF | | | Cout Input/Output Capacitance | Vout = 0V | 10 | pF | | #### Note: ### **AC TEST CONDITIONS** | Parameter | 62WV51216ALL<br>(Unit) | 62WV51216BLL<br>(Unit) | | |---------------------------------------------|------------------------|-------------------------------|--| | Input Pulse Level | 0.4V to VDD-0.2 | 0.4V to V <sub>DD</sub> -0.3V | | | Input Rise and Fall Times | 5 ns | 5ns | | | Input and Output Timing and Reference Level | VREF | VREF | | | Output Load | See Figures 1 and 2 | See Figures 1 and 2 | | | | 62WV51216ALL<br>(1.65V - 2.2V) | 62WV51216BLL<br>(2.5V - 3.6V) | |-------|--------------------------------|-------------------------------| | R1(Ω) | 3070 | 1029 | | R2(Ω) | 3150 | 1728 | | VREF | 0.9V | 1.5V | | Vтм | 1.8V | 2.8V | ### **AC TEST LOADS** Figure 1 Figure 2 <sup>1.</sup> Tested initially and after any design or process changes that may affect these parameters. ## IS62WV51216ALL, POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | Symbol | Parameter | <b>Test Conditions</b> | | Max.<br>70 | Unit | | |--------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|------|--| | lcc | VDD Dynamic Operating Supply Current | VDD=Max.,<br>IOUT=0 mA, f=fMAX | Com.<br>Ind. | 20<br>25 | mA | | | lcc1 | Operating Supply<br>Current | VDD=Max., <del>CS1</del> =0.2V<br><del>WE</del> =VDD-0.2V<br>CS2=VDD-0.2V, f=1мн | Com.<br>Ind. | 4 4 | mΑ | | | ISB1 | TTL Standby Current (TTL Inputs) | VDD=Max.,<br>VIN=VIHORVIL<br>CS1=VIH, CS2=VIL,<br>f=1 MHz | Com.<br>Ind. | 0.3<br>0.3 | mA | | | | OR | | | | | | | | ULB Control | $\frac{V_{DD} = Max., V_{IN} = V_{IH} \text{ or } V_{I}}{\overline{CS1}} = V_{IL}, f = 0, \overline{UB} = V_{I}$ | | | | | | ISB2 | CMOS Standby<br>Current (CMOS Inputs) | $V_{DD}$ =Max.,<br>$\overline{CS1}$ ≥ $V_{DD}$ − 0.2 $V$ ,<br>CS2 ≤ 0.2 $V$ ,<br>$V_{IN}$ ≥ $V_{DD}$ − 0.2 $V$ , or<br>$V_{IN}$ ≤ 0.2 $V$ , f = 0 | Com.<br>Ind.<br>typ. <sup>(1)</sup> | 15<br>21<br>3 | μA | | | | OR | | | | | | | | ULB Control | $V_{DD} = Max., \overline{CS1} = V_{V_{IN}} \ge V_{DD} - 0.2V, \text{ or } V_{IN} \le \overline{UB}/\overline{LB} = V_{DD} - 0.2V$ | | | | | #### Note: <sup>1.</sup> Typical values are measured at $V_{DD} = 1.8V$ , $T_A = 25^{\circ}C$ and not 100% tested. ## IS62WV51216BLL, POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | Symbol | Parameter | Test Conditions | | Max.<br>45 | Max.<br>55 | Max.<br>70 | Unit | | |--------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|---------------|---------------|------|--| | lcc | VDD Dynamic Operating Supply Current | VDD=Max.,<br>IOUT=0 mA,f=fMAX | Com.<br>Ind. | 35<br>40 | 30<br>35 | 25<br>30 | mA | | | loc1 | Operating Supply<br>Current | VDD=Max., <del>CS1</del> =0.2V<br><del>WE</del> =VDD-0.2V<br>CS2=VDD-0.2V, f=1MH | Com.<br>Ind. | 5<br>5 | 5<br>5 | 5<br>5 | mΑ | | | ISB1 | TTL Standby Current<br>(TTL Inputs) | VDD=Max.,<br>VIN=VIH Or VIL<br>CS1 = VIH, CS2 = VIL,<br>f = 1 MHz | Com.<br>Ind. | 0.3<br>0.3 | 0.3<br>0.3 | 0.3<br>0.3 | mA | | | | OR | | | | | | | | | | ULB Control | $\frac{V_{DD}=Max., V_{IN}=V_{IH} \text{ or } V_{IN}}{CS1} = V_{IL}, f = 0, \overline{UB} = V_{IN}$ | | | | | | | | ISB2 | CMOS Standby<br>Current (CMOS Inputs) | $\begin{array}{l} V_{DD} = Max., \\ \hline \textbf{CS1} \geq V_{DD} - 0.2V, \\ \textbf{CS2} \leq 0.2V, \\ V_{IN} \geq V_{DD} - 0.2V, \text{ or } \\ V_{IN} \leq 0.2V, \text{ f} = 0 \end{array}$ | Com.<br>Ind.<br>typ. <sup>(2)</sup> | 20<br>25<br>4 | 20<br>25<br>4 | 20<br>25<br>4 | μA | | | | OR | | | | | | | | | | ULB Control | $V_{DD} = Max., \overline{CS1} = V_{IN} \ge V_{DD} - 0.2V, \text{ or } V_{IN} = V_{DD} - 0.2V$ | | | | | | | #### Note: 12/13/2007 At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. Typical values are measured at VDD = 3.0V, TA = 25°C and not 100% tested. ## READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | 45 r | าร | 55 r | ıs | 70 r | าร | | |------------------------------|--------------------------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | trc | Read Cycle Time | 45 | _ | 55 | _ | 70 | _ | ns | | taa | Address Access Time | _ | 45 | _ | 55 | _ | 70 | ns | | toha | Output Hold Time | 10 | _ | 10 | _ | 10 | _ | ns | | tacs1/tacs2 | CS1/CS2 Access Time | _ | 45 | _ | 55 | _ | 70 | ns | | tDOE | OE Access Time | _ | 20 | _ | 25 | _ | 35 | ns | | thzoe(2) | OE to High-Z Output | _ | 15 | _ | 20 | _ | 25 | ns | | tlzoe <sup>(2)</sup> | OE to Low-Z Output | 5 | _ | 5 | _ | 5 | _ | ns | | thzcs1/thzcs2 <sup>(2)</sup> | CS1/CS2 to High-Z Output | 0 | 15 | 0 | 20 | 0 | 25 | ns | | tLZCS1/tLZCS2(2) | CS1/CS2 to Low-Z Output | 10 | _ | 10 | _ | 10 | _ | ns | | <b>t</b> BA | LB, UB Access Time | _ | 45 | _ | 55 | _ | 70 | ns | | <b>t</b> HZB | LB, UB to High-Z Output | 0 | 15 | 0 | 20 | 0 | 25 | ns | | <b>t</b> LZB | LB, UB to Low-Z Output | 0 | _ | 0 | _ | 0 | _ | ns | #### Notes: - 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1. - 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. #### **AC WAVEFORMS** **READ CYCLE NO.** $1^{(1,2)}$ (Address Controlled) ( $\overline{CS1} = \overline{OE} = V_{IL}$ , $CS2 = \overline{WE} = V_{IH}$ , $\overline{UB}$ or $\overline{LB} = V_{IL}$ ) ### **AC WAVEFORMS** READ CYCLE NO. 2<sup>(1,3)</sup> (CS1, CS2, OE, AND UB/LB Controlled) #### Notes: - 1. WE is HIGH for a Read Cycle. - 2. The device is continuously selected. $\overline{\text{OE}}$ , $\overline{\text{CS1}}$ , $\overline{\text{UB}}$ , or $\overline{\text{LB}} = \text{V}_{\text{IL}}$ . $\text{CS2} = \overline{\text{WE}} = \text{V}_{\text{IH}}$ . - 3. Address is valid prior to or coincident with CS1 LOW transition. ### WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,2)</sup> (Over Operating Range) | | | 45 | ns | 55 | ns | 70 | ns | | |----------------------|---------------------------------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | twc | Write Cycle Time | 45 | _ | 55 | _ | 70 | _ | ns | | tscs1/tscs2 | CS1/CS2 to Write End | 35 | _ | 45 | _ | 60 | _ | ns | | taw | Address Setup Time to Write End | 35 | _ | 45 | _ | 60 | _ | ns | | <b>t</b> HA | Address Hold from Write End | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> sa | Address Setup Time | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PWB | LB, UB Valid to End of Write | 35 | _ | 45 | _ | 60 | _ | ns | | tPWE <sup>(4)</sup> | WE Pulse Width | 35 | _ | 40 | _ | 50 | _ | ns | | tsd | Data Setup to Write End | 20 | _ | 25 | _ | 30 | _ | ns | | <b>t</b> HD | Data Hold from Write End | 0 | _ | 0 | _ | 0 | _ | ns | | thzwe <sup>(3)</sup> | WE LOW to High-Z Output | _ | 20 | _ | 20 | _ | 30 | ns | | tlzwe(3) | WE HIGH to Low-Z Output | 5 | _ | 5 | _ | 5 | _ | ns | #### Notes: - Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1. The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but - The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. - 3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. - 4. tpwe > thzwe + tsp when $\overline{OE}$ is LOW. #### **AC WAVEFORMS** ### WRITE CYCLE NO. $1^{(1,2)}$ ( $\overline{CS1}$ Controlled, $\overline{OE}$ = HIGH or LOW) #### Notes: - 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the $\overline{\text{CS1}}$ , CS2 and $\overline{\text{WE}}$ inputs and at least one of the $\overline{\text{LB}}$ and $\overline{\text{UB}}$ inputs being in the LOW state. - 2. WRITE = $(\overline{CS1})$ [ $(\overline{LB})$ = $(\overline{UB})$ ] $(\overline{WE})$ . ## WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle) ## WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle) ## WRITE CYCLE NO. 4 (UB/LB Controlled) ### **DATA RETENTION SWITCHING CHARACTERISTICS** | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |--------------|---------------------------|---------------------------------------------------|------|------|------| | VDR | VDD for Data Retention | See Data Retention Waveform | 1.2 | 3.6 | V | | IDR | Data Retention Current | $V_{DD} = 1.2V, \overline{CS1} \ge V_{DD} - 0.2V$ | _ | 20 | μΑ | | tsdr | Data Retention Setup Time | See Data Retention Waveform | 0 | _ | ns | | <b>t</b> RDR | Recovery Time | See Data Retention Waveform | trc | _ | ns | ## DATA RETENTION WAVEFORM (CS1 Controlled) ## DATA RETENTION WAVEFORM (CS2 Controlled) ## **ORDERING INFORMATION** IS62WV51216ALL (1.65V - 2.2V) Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|----------------------|----------------------------------| | 70 | IS62WV51216ALL-70TI | TSOP-II | | | IS62WV51216ALL-70BI | mini BGA(7.2mmx8.7mm) | | | IS62WV51216ALL-70BLI | mini BGA(7.2mmx8.7mm), lead-free | | | IS62WV51216ALL-70XI | DIE | ### **ORDERING INFORMATION** IS62WV51216BLL (2.5V - 3.6V) Commercial Range: 0°C to +70°C | Speed (ns) | Order Part No. | Package | |------------|--------------------|--------------------------| | 45 | IS62WV51216BLL-45B | mini BGA (7.2mm x 8.7mm) | Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | | | |------------|----------------------|-------------------------------------|--|--| | 55 | IS62WV51216BLL-55TI | TSOP-II | | | | | IS62WV51216BLL-55TLI | TSOP-II, Lead-free | | | | | IS62WV51216BLL-55BI | mini BGA (7.2mm x 8.7mm) | | | | | IS62WV51216BLL-55BLI | mini BGA (7.2mm x 8.7mm), Lead-free | | | | 70 | IS62WV51216BLL-70XI | DIE | | | ## Mini Ball Grid Array Package Code: B (48-pin) mBGA - 7.2mm x 8.7mm | | MILLIMETERS | | | INCHES | | | | | |--------------|-------------|--------|------|-------------------|--|--|--|--| | Sym. | Min. | Тур. | Max. | Min. Typ. Max. | | | | | | N0.<br>Leads | | 48 | | | | | | | | A | _ | _ | 1.20 | — — 0.047 | | | | | | A1 | 0 .24 | _ | 0.30 | 0.009 — 0.012 | | | | | | A2 | 0.60 | _ | _ | 0.024 — — | | | | | | D | 8.60 | 8.70 | 8.80 | 0.339 0.343 0.346 | | | | | | D1 | 5 | .25BS | 2 | 0.207BSC | | | | | | E | 7.10 | 7.20 | 7.30 | 0.280 0.283 0.287 | | | | | | E1 | 3 | 3.75BS | 0 | 0.148BSC | | | | | | е | C | .75BS | 0 | 0.030BSC | | | | | | b | 0.30 | 0.35 | 0.40 | 0.012 0.014 0.016 | | | | | #### Notes: 1. Controlling dimensions are in millimeters. # PACKAGING INFORMATION **Plastic TSOP** Package Code: T (Type II) #### Notes: - 1. Controlling dimension: millimieters, unless otherwise specified. - unless otherwise specified. 2. BSC = Basic lead spacing between centers. - Dimensions D and E1 do not include mold flash protrusions and should be measured from the bottom of the package. - Formed leads shall be planar with respect to one another within 0.004 inches at the seating plane. | Plastic TSOP (T - Type II) | | | | | | | | | | | | | | |----------------------------|-------------|-------|---------|--------|-------|-------------|-------|--------|-------|-------------|-------|--------|--| | | Millimeters | | Inche | Inches | | Millimeters | | Inches | | Millimeters | | Inches | | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Ref. Std. | | | | | | | | | | | | | | | No. Leads | (N) | 32 | 2 | | | 44 | , | | | | 50 | | | | Α | _ | 1.20 | _ | 0.047 | _ | 1.20 | _ | 0.047 | _ | 1.20 | _ | 0.047 | | | A1 | 0.05 | 0.15 | 0.002 | 0.006 | 0.05 | 0.15 | 0.002 | 0.006 | 0.05 | 0.15 | 0.002 | 0.006 | | | b | 0.30 | 0.52 | 0.012 | 0.020 | 0.30 | 0.45 | 0.012 | 0.018 | 0.30 | 0.45 | 0.012 | 0.018 | | | С | 0.12 | 0.21 | 0.005 | 0.008 | 0.12 | 0.21 | 0.005 | 0.008 | 0.12 | 0.21 | 0.005 | 0.008 | | | D | 20.82 | 21.08 | 0.820 | 0.830 | 18.31 | 18.52 | 0.721 | 0.729 | 20.82 | 21.08 | 0.820 | 0.830 | | | E1 | 10.03 | 10.29 | 0.391 | 0.400 | 10.03 | 10.29 | 0.395 | 0.405 | 10.03 | 10.29 | 0.395 | 0.405 | | | Е | 11.56 | 11.96 | 0.451 | 0.466 | 11.56 | 11.96 | 0.455 | 0.471 | 11.56 | 11.96 | 0.455 | 0.471 | | | е | 1.27 | BSC | 0.050 I | BSC | 0.80 | BSC | 0.032 | BSC | 0.80 | BSC | 0.031 | BSC | | | L | 0.40 | 0.60 | 0.016 | 0.024 | 0.41 | 0.60 | 0.016 | 0.024 | 0.40 | 0.60 | 0.016 | 0.024 | | | ZD | 0.95 | REF | 0.037 | 7 REF | 0.81 | REF | 0.03 | 2 REF | 0.88 | REF | 0.035 | REF | | | α | 0° | 5° | 0° | 5° | 0° | 5° | 0° | 5° | 0° | 5° | 0° | 5° | | Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.