

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

The Intel® LXT915 Simple Quad Ethernet Repeater may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at <a href="http://www.intel.com">http://www.intel.com</a>.

Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2005, Intel Corporation. All Rights Reserved.



| 1.0 | Pin A             | ssignments and Signal Descriptions                                                                                                                                       | 7                        |
|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 2.0 | Funct             | ional Description                                                                                                                                                        | . 11                     |
|     | 2.1<br>2.2        | Introduction External Interfaces 2.2.1 10BASE-T Ports 2.2.2 AUI Port 2.2.3 Inter-Repeater Backplane 2.2.3.1 Synchronous IRB Operation 2.2.3.2 Asynchronous IRB Operation | .11<br>.11<br>.11<br>.11 |
|     | 2.3<br>2.4<br>2.5 | Internal Repeater Circuitry Initialization                                                                                                                               | . 13<br>. 15<br>. 15     |
|     | 2.6               | 2.5.3 10BASE-T Link Integrity Testing                                                                                                                                    | . 15<br>. 15             |
|     | 2.7<br>2.8        | 2.6.1 AUI Reception                                                                                                                                                      | . 16<br>. 16             |
|     |                   | 2.8.1       LED Mode 0 (Default)                                                                                                                                         | . 16<br>. 17<br>. 17     |
| 3.0 | Appli             | cation Information                                                                                                                                                       | .20                      |
|     | 3.1               | Layout Requirements                                                                                                                                                      | . 20                     |
|     | 3.2<br>3.3        | Unmanaged Hub Application                                                                                                                                                | .24<br>.24               |
| 4.0 | Test S            | Specifications                                                                                                                                                           | . 25                     |
| 5.0 | Mech              | anical Specifications                                                                                                                                                    | . 29                     |
|     | 5.1               | Top Label Markings                                                                                                                                                       | . 30                     |
| 6.0 | Order             | ing Information                                                                                                                                                          | . 31                     |



# **Figures**

**Tables** 

20

| 1  | Block Diagram                                                    |     |
|----|------------------------------------------------------------------|-----|
| 2  | Pin Assignments                                                  |     |
| 3  | Global State Machine                                             |     |
| 4  | Partitioning State Diagram                                       |     |
| 5  | Integrated LED Driver Indications                                |     |
| 6  | 8-Port Unmanaged Hub Application, LED Mode 1 Selected (1 of 2)   |     |
| 7  | 8-Port Unmanaged Hub Application LED Mode 1 Selected (2 of 2)    |     |
| 8  | Inter-Repeater Bus Timing                                        | 28  |
| 9  | Package Specifications                                           |     |
| 10 | Sample HQFP Package – Intel® SLXT915QC Repeater                  | 30  |
| 11 | Sample Pb-Free (RoHS-Compliant) HQFP Package – Intel® EGLXT915QC | Re- |
| 40 | peater30                                                         | 00  |
| 12 | Ordering Information Matrix – Sample                             | 32  |
|    |                                                                  |     |
| 1  | Twisted-Pair Port Signal Descriptions                            |     |
| 2  | AUI Port Signal Descriptions                                     |     |
| 3  | Control, Status and Miscellaneous Signal Descriptions            |     |
| 4  | Inter-Repeater Backplane Signal Descriptions                     |     |
| 5  | Power Supply Signal Descriptions                                 |     |
| 6  | LED Mode Selection                                               |     |
| 7  | Mode 0 LED Truth Table (Default)                                 |     |
| 8  | Mode 1 LED Truth Table                                           |     |
| 9  | Mode 2 LED Truth Table                                           |     |
| 10 | Mode 3 LED Truth Table                                           | 18  |
| 11 | Manufacturers Magnetics List                                     |     |
| 12 | Absolute Maximum Ratings                                         |     |
| 13 | Recommended Operating Conditions                                 |     |
| 14 | I/O Electrical Characteristics1                                  | 25  |
| 15 | AUI Electrical Characteristics                                   | 26  |
| 16 | TP Electrical Characteristics                                    |     |
| 17 | IRB Electrical Characteristics                                   | 26  |
| 18 | Switching Characteristics                                        | 27  |
| 19 | Inter-Repeater Bus Timing                                        | 28  |



# **Revision History**

| Date          | Revision | Page Description                                       |                                                                                                                                                                                                                                                                                                                     |
|---------------|----------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Dec-2005   | 003      | 7                                                      | Modified Figure 2 "Pin Assignments" on page 7.                                                                                                                                                                                                                                                                      |
|               |          | 30 Added Section 5.1, "Top Label Markings" on page 30. |                                                                                                                                                                                                                                                                                                                     |
|               |          | 31                                                     | Added Table 20 "Product Information" on page 31.                                                                                                                                                                                                                                                                    |
|               |          | 32                                                     | Added Figure 12 "Ordering Information Matrix – Sample" on page 32.                                                                                                                                                                                                                                                  |
| February 2001 | 002      | 26                                                     | I/O Electrical Characteristics table: Supply current Under Max: Change value from 180 to 240. Under Test Conditions: Add text: "100 $\Omega$ test load, no LEDs". Add table note to value: Supply current may vary depending on the transformer, LED, and resistor selections. Swapped values for Vih and Vihreset. |



Figure 1. Block Diagram





# 1.0 Pin Assignments and Signal Descriptions

Figure 2. Pin Assignments





Table 1. Twisted-Pair Port Signal Descriptions

| Pin      | Symbol           | I/O    | Description                                                                                       |  |
|----------|------------------|--------|---------------------------------------------------------------------------------------------------|--|
| 44<br>45 | TPDOP1<br>TPDON1 | 0 0    |                                                                                                   |  |
| 42<br>41 | TPDOP2<br>TPDON2 | 0      | Twisted-Pair Data Outputs (Positive and Negative). These pins are the positive                    |  |
| 38<br>39 | TPDOP3<br>TPDON3 | 0      | (TPDOP1-4) and negative (TPDON1-4) outputs to the network from the respective twisted-pair ports. |  |
| 36<br>35 | TPDOP4<br>TPDON4 | 0      |                                                                                                   |  |
| 54<br>53 | TPDIP1<br>TPDIN1 | l<br>I |                                                                                                   |  |
| 52<br>51 | TPDIP2<br>TPDIN2 | l<br>I | Twisted-Pair Data Inputs (Positive and Negative). These pins are the positive (TPDIP1-            |  |
| 50<br>49 | TPDIP3<br>TPDIN3 | l<br>I | 4) and negative (TPDIN1-4) inputs from the network to the respective twisted-pair ports.          |  |
| 48<br>47 | TPDIP4<br>TPDIN4 | l<br>I |                                                                                                   |  |

#### **Table 2. AUI Port Signal Descriptions**

| Pin      | Symbol           | I/O | Description                                                                                                                     |
|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|
| 28<br>29 | AUIDOP<br>AUIDON | 0 0 | <b>AUI Data Outputs (Positive and Negative)</b> . These pins are the positive and negative data outputs from the AUI port.      |
| 30       | AUIDIP           | l   | <b>AUI Data Inputs (Positive and Negative).</b> These pins are the positive and negative data inputs to the AUI port.           |
| 31       | AUIDIN           | l   |                                                                                                                                 |
| 32       | AUICIP           | l   | <b>AUI Collision Inputs (Positive and Negative).</b> These pins are the positive and negative collision inputs to the AUI port. |
| 33       | AUICIN           | I   |                                                                                                                                 |

#### Table 3. Control, Status and Miscellaneous Signal Descriptions

| Pin     | Symbol         | 1/0    | Description                                                                                                                                                                                                                                                                                                                                             |  |
|---------|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2       | SYSCLK         | I      | <b>System Clock</b> . The required 20 MHz system clock is input at this pin. Clock must have a 40-60 duty cycle with <10 ns rise time.                                                                                                                                                                                                                  |  |
| 10      | RESET          | I      | <b>Reset</b> . This pin resets the LXT915 internal circuitry when pulled or driven High for ≥ 1 ms.                                                                                                                                                                                                                                                     |  |
| 11      | DSQE           | I      | Disable SQE. When High the SQE function is disabled.                                                                                                                                                                                                                                                                                                    |  |
| 7<br>24 | LEDM0<br>LEDM1 | l<br>I | <b>LED Mode Select 0 &amp; 1.</b> These two pins select one of four possible modes of LED operation. The Functional Description section describes the four modes and Table 6 lists the four settings.                                                                                                                                                   |  |
| 17      | LEDCF          | 0      | Collision & FIFO Error LED Driver. This tri-state LED driver pin reports collisions and FIFO errors. It pulses Low to report collisions, and pulses High to report FIFO errors. When this pin is connected to the anode of one LED and to the cathode of a second LED, the LXT915 will simultaneously monitor and report both conditions independently. |  |



Table 3. Control, Status and Miscellaneous Signal Descriptions (Continued)

| Pin                           | Symbol | I/O | Description                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------------------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 18                            | LEDTP1 | 0   | TP Port LED Drivers. These tri-state LED drivers use an alternating pulsed output to                                                                                                                                                                                                                                                                           |  |
| 19                            | LEDTP2 | 0   | report TP port status. Each pin should be tied to a pair of LEDs (to the anode of one LED                                                                                                                                                                                                                                                                      |  |
| 20                            | LEDTP3 | 0   | and the cathode of a second LED). When connected this way, each pin reports five                                                                                                                                                                                                                                                                               |  |
| 21                            | LEDTP4 | 0   | separate conditions (receive, transmit, link integrity, reverse polarity and auto partition).                                                                                                                                                                                                                                                                  |  |
| 22                            | LEDAUI | 0   | AUI Port LED Driver. This tri-state LED driver uses an alternating pulsed output to report AUI port status. This pin should be tied to a pair of LEDs (to the anode of one LED and the cathode of a second LED). When connected this way, this pin reports five separate conditions (receive, transmit, receive jabber, receive collision and auto partition). |  |
| 4<br>5<br>8<br>12<br>13<br>14 | NC     | -   | No Connects. Leave these pins unconnected (mandatory).                                                                                                                                                                                                                                                                                                         |  |

Table 4. Inter-Repeater Backplane Signal Descriptions

| Pin      | Symbol             | I/O        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|----------|--------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1        | BCLKIO             | I/O        | Backplane Clock. This 10 MHz clock synchronizes multiple repeaters on a common backplane. In the synchronous mode, BCLKIO must be supplied to all repeaters from a common external source. In the asynchronous mode, BCLKIO is supplied only when a repeater is outputting data to the bus. Each repeater outputs its internally recovered clock when it takes control of the bus. Other repeaters on the backplane then sync to BCLKIO for the duration of the transmission.                      |  |
| 3        | A/ <del>SYNC</del> | I          | Backplane Synch Mode Select. This pin selects the backplane synch mode. When this pin is left floating an internal pull-up defaults to the Asynchronous mode (A/SYNC High). In the asynchronous mode 12 or more LXT915s can be connected on the backplane, and an external 10 MHz backplane clock source is not required. When the synchronous mode is selected (A/SYNC tied Low), 32 or more LXT915s can be connected to the backplane and an external 10 MHz backplane clock source is required. |  |
| 59       | ĪRENA              | I/O        | Inter-Repeater Backplane Enable. This pin allows individual LXT915s to take control of the Inter-Repeater Backplane (IRB) data bus (IRDAT). The $\overline{\text{IRENA}}$ bus must be pulled up locally by a 330 $\Omega$ resistor. $^1$                                                                                                                                                                                                                                                           |  |
| 60       | IRDAT              | I/O        | IRB Data. This pin is used to pass data between multiple repeaters on the IRB. The IRDAT bus must be pulled up locally by a 330 $\Omega$ resistor. <sup>1</sup>                                                                                                                                                                                                                                                                                                                                    |  |
| 61       | ĪRDEN              | 0          | IRB Driver Enable. The $\overline{\text{IRDEN}}$ pin is used to enable external bus drivers which may be required in synchronous systems with large backplanes. This is an active low signal, maintained for the duration of the data transmission. $\overline{\text{IRDEN}}$ must be pulled up locally by 330 $\Omega$ resistor.                                                                                                                                                                  |  |
| 62<br>63 | IRCFS<br>IRCOL     | I/O<br>I/O | IRB Collision Flag Sense (IRCFS) and IRB Collision (IRCOL). These two pins are used for collision signalling between multiple LXT915 devices on the IRB. Both the IRCFS bus and the IRCOL bus must be pulled up globally with 330 $\Omega$ resistors. (IRCFS requires a precision resistor [±1%].) <sup>2</sup>                                                                                                                                                                                    |  |

<sup>1.</sup>  $\overline{\text{IRENA}}$  and IRDAT can be buffered between boards in multi-board configurations. Where buffering is used, a 330  $\Omega$  pull-up resistor can be used on each signal, on each board. Where no buffering is used, the total impedance should be no less than 330  $\Omega$ .

<sup>2.</sup> IRCFS and IRCOL cannot be buffered. In multi-board configurations, the total impedance on IRCOL should be no smaller than 330 W. IRCFS should be pulled up only once, by a single 330 Ω, 1% resistor.



**Table 5. Power Supply Signal Descriptions** 

| Pin                                              | Symbol | I/O | Description                                                                                                                                                                                                                                   |  |
|--------------------------------------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15<br>16<br>37<br>43<br>55<br>56<br>57<br>58     | VCC    | _   | <b>Power Supply.</b> These pins each require a +5 VDC power supply. These various pins may be supplied from a single power source, but special de-coupling requirements may apply. Each VCC pin must be within ±0.3 V of every other VCC pin. |  |
| 6<br>9<br>23<br>25<br>27<br>34<br>40<br>46<br>64 | GND    | -   | <b>Ground.</b> These pins provide ground return paths for the various VCC power supply pins. <i>Connect these pins to external ground (mandatory).</i>                                                                                        |  |
| 26                                               | RBIAS  | I   | <b>Bias</b> . This pin provides bias current for internal circuitry. Connect this pin to ground through an external 12.4k 1% resistor.                                                                                                        |  |



# 2.0 Functional Description

#### 2.1 Introduction

The LXT915 is an integrated hub repeater for 10BASE-T networks. The hub repeater is the central point for information transfer across the network. The LXT915 offers multiple operating modes to suit a broad range of applications from simple 4-, 8- or 16-port stand-alone models up to 128-port stackable hubs.

The main functions of the LXT915 are data recovery and retransmission and collision propagation. Data packets received at the AUI or 10BASE-T ports are detected and recovered by the port receivers before being passed to the repeater core circuitry for retiming and retransmission. Data packets received through the IRB port are essentially passed directly to the core for retransmission. After recovery of a valid data packet, the repeater broadcasts it to all enabled stations, except the originator station.

#### 2.2 External Interfaces

The LXT915 includes four 10BASE-T ports with internal filters. The LXT915 also includes an Attachment Unit Interface (AUI) port and an Inter-Repeater Backplane (IRB) port. The IRB port enables multiple LXT915 devices to be interconnected, creating a large, single-segment, multi-port repeater.

#### **2.2.1 10BASE-T Ports**

The four 10BASE-T transceiver ports are completely self-contained. Since the transmitters and receivers include the required filtering, only simple, inexpensive transformers are required to complete the 10BASE-T interface. Each individual Twisted-Pair (TP) port is implemented in accordance with the IEEE 802.3 10BASE-T standard. Refer to Table 1 for TP Port signal descriptions.

#### **2.2.2** AUI Port

The AUI port operates in standard DTE mode and allows connection of an external transceiver (10BASE-2, 10BASE-5, 10BASE-T or FOIRL) or a drop cable. Refer to Table 2 for AUI Port signal descriptions.

#### 2.2.3 Inter-Repeater Backplane

The Inter-Repeater Backplane (IRB) allows several LXT915s to function as a single repeater. The IRB also allows several multi-repeater boards to be integrated in a standard rack and to function as a single unit. The IRB supports "hot swapping" for easy maintenance and troubleshooting. Each individual repeater distributes recovered and retimed data to other repeaters on the IRB for broadcast on all ports simultaneously. This simultaneous rebroadcast allows the multi-repeater system to act as a single large repeater unit. The maximum number of repeaters on the IRB is



limited by bus loading factors such as parasitic capacitance. The IRB can be operated synchronously or asynchronously. Refer to Table 3 for control signals and to Table 4 for IRB signal descriptions.

#### 2.2.3.1 Synchronous IRB Operation

In the synchronous mode, a common external source provides the 10 MHz backplane clock (BCLKIO) and the 20 MHz system clock (SYSCLK) to all repeaters. (BCLKIO must be synchronous to SYSCLK and may be derived from SYSCLK using a divide-by-two circuit.) In the synchronous mode 32 or more LXT915s may be connected on the IRB, providing 128 10BASE-T ports and 32 AUI ports.

#### 2.2.3.2 Asynchronous IRB Operation

In the asynchronous mode an external BCLKIO source is not required. The repeaters run independently until one takes control of the IRB. The transmitting repeater then outputs its own 10 MHz clock onto the BCLKIO line. All other repeaters sync to that clock for the duration of the transmission. In the asynchronous mode, 12 or more LXT915s may be connected to the IRB, providing 48 10BASE-T ports and 12 AUI ports.

**Note:** The maximum number of repeaters which may be linked on the backplane is limited by board design factors. The numbers listed above are engineering estimates only. Stronger drivers and reduced capacitive loading in PCB layout may allow an increased device count.

### 2.3 Internal Repeater Circuitry

The basic repeater circuitry is shared among all the ports within the LXT915. It consists of a global repeater state machine, several timers and counters and the timing recovery circuit. The timing recovery circuit includes a FIFO for retiming and recovery of the clock which is used to clock the receive data out onto the IRB.

The shared functional blocks of the LXT915 are controlled by the global state machine shown in Figure 3. This diagram and all associated notations used are in strict accordance with section 9.6 of the IEEE 802.3 standard.

The LXT915 also implements the Partition State Diagram as defined by the IEEE 802.3 standard and shown in Figure 4. The value of CCLIMIT as implemented in the LXT915 is 64.

The CCLIMIT value sets the number of consecutive collisions that must occur before the port is subjected to automatic partitioning. Auto-partition/reconnection is also supported by the LXT915 with Tw5 conforming to the standard requirement of 450 to 560 bit times.





Figure 3. Global State Machine

#### 2.4 Initialization

The following description applies to the initial power-on reset and to any subsequent hardware reset. When a reset occurs (RESET pin pulled high for > 1 ms), the device senses the levels at the various control pins (Table 3 and Table 4) to determine the correct operating modes for the LEDs and the IRB.

Collin(ANY) = SQE + Tw1Done



Figure 4. Partitioning State Diagram





### 2.5 10BASE-T Port Operation

#### 2.5.1 10BASE-T Reception

Each LXT915 port receiver acquires data packets from its twisted-pair input (DIP/DIN). An internal RC filter and an intelligent squelch function discriminate noise from link test pulses and valid data streams. No external filters are required. The receive function is activated only by valid data streams (above the squelch level and with proper timing). If the differential signal at the DI circuit inputs falls below 75% of the threshold level (unsquelched) for eight bit times (typical), the port receiver enters the idle state.

#### 2.5.2 Polarity Detection and Correction

The LXT915 ports detect and correct for reversed polarity by monitoring link pulses and end-of-frame sequences. A reversed polarity condition is declared when the port receives sixteen or more incorrect link pulses consecutively, or four frames with reversed start-of-idle sequence. In these cases the receiver reverses the polarity of the signal and thereby corrects for this failure condition. If the port enters the link fail state and no valid data or link pulses are received within 96 to 128 ms, the polarity is reset to the default non-flipped condition. (If Link Integrity Testing is disabled, polarity detection is based only on received data.)

#### 2.5.3 10BASE-T Link Integrity Testing

The LXT915 fully supports the 10BASE-T Link Integrity test function. The link integrity test determines the status of the receive side twisted-pair cable. The receiver recognizes link integrity pulses transmitted in the absence of data traffic. With no data packets or link integrity pulses within  $100~(\pm 50)$  ms, the port enters a link fail state and disables its transmitter. The port remains in the link fail state until it detects three or more data packets or link integrity pulses.

#### 2.5.4 10BASE-T Transmission

Each LXT915 10BASE-T port receives NRZ data from the repeater core and passes it through a Manchester encoder. The encoded data is then transmitted to the twisted-pair network (the DO circuit). The advanced integrated pulse shaping and filtering network produces the pre-distorted and pre-filtered output signal to meet the 10 Base-T jitter template. An internal continuous resistor-capacitor filter is used to remove any high-frequency clocking noise from the pulse shaping circuitry. Integrated filters simplify the design work required for FCC compliant EMI performance.

During idle periods, the LXT915 ports transmit link integrity test pulses in accordance with the 802.3 10BASE-T standard.

Data packets transmitted by the LXT915 contain a minimum of 56 preamble bits before the start of frame delimiter (SFD). In the Asynchronous mode, preamble regeneration takes place on the transmit side. In the Synchronous mode, the preamble is regenerated on the receive side and distributed via the IRB. If the total packet is less than 96 bits including the preamble, the LXT915 extends the packet length to 96 bits by appending a Jam signal (1010...) at the end.



### 2.6 AUI Port Operation

#### 2.6.1 AUI Reception

The LXT915 AUI port receiver acquires data packets from the network (DIP/DIN). Only valid data streams above the squelch level activate the receive function. If the differential signal at the DI circuit inputs falls below 75% of the threshold level (unsquelched) for 8 bit times (typical), the AUI receiver enters the idle state.

#### 2.6.2 AUI Transmission

The LXT915 AUI port receives NRZ data from the repeater core, and passes it through a Manchester encoder. The encoded data then goes out on the network (DOP/DON).

### 2.7 Collision Handling

A collision occurs when two or more repeater ports receive simultaneously, or when the AUI CIP/CIN signal is active. The LXT915 fully complies with the IEEE 802.3 collision specifications, both in individual and multi-repeater applications. In multiple-repeater configurations, collision signaling on the IRB allows all repeaters to share collision parameters, acting as a single large repeater.

 $\overline{\text{IRCOL}}$  is a digital open-drain pin.  $\overline{\text{IRCFS}}$  is an analog/digital port. The  $\overline{\text{IRCOL}}$  and  $\overline{\text{IRCFS}}$  lines are pulled up globally (i.e., each signal requires one pull-up resistor for all boards). If there are eight 3-repeater boards in the system, all eight boards share a single pull-up resistor for  $\overline{\text{IRCOL}}$  and a single pull-up resistor for  $\overline{\text{IRCFS}}$ . The global pull-up may be located on one of the boards, or on the backplane. The  $\overline{\text{IRCFS}}$  line requires a precision ( $\pm$  1%) resistor.

The IRENA, IRDAT and IRDEN lines are each pulled up locally (one pull-up resistor per board) if external bus drivers are used. If no bus drivers are used then only one global pull-up per signal is used.

# 2.8 LED Display

The LED display interface consists of seven integrated LED drivers, one for each of the five network ports and two for common functions. Each pin provides a three-state pulsed output (+5 V, high Z, and 0 V) which allows multiple conditions to be monitored and reported independently. Table 6 shows the LED Mode selected with each LEDM1 and LEDM0 combination. Figure 5 shows the LED Driver output conditions and Table 7 through Table 10 list the repeater states associated with each of the five conditions.

#### 2.8.1 LED Mode 0 (Default)

This mode is selected when LEDM1 and LEDM0 are floated or pulled low. Refer to Table 7.



#### 2.8.2 **LED Mode 1**

This mode is selected when LEDM1 is tied, floated or pulled low and LEDM0 is pulled high by a pull-up resistor. Refer to Table 8.

#### 2.8.3 LED Mode 2

This mode is selected when LEDM1 is pulled high by a pull-up resistor and LEDM0 is floated or pulled low. Refer to Table 9.

#### 2.8.4 **LED Mode 3**

This mode is selected when LEDM1 is pulled high by a pull-up resistor and LEDM0 is also pulled high by a pull-up resistor. Refer to Table 10.

#### Table 6. LED Mode Selection

| LEDM1  | LEDM0 | LED Mode Selected |
|--------|-------|-------------------|
| Pin 24 | Pin 7 | LLD Mode Ociected |
| 0      | 0     | 0 (default)       |
| 0      | 1     | 1                 |
| 1      | 0     | 2                 |
| 1      | 1     | 3                 |

#### Table 7. Mode 0 LED Truth Table (Default)

| Condition | LEDTP 1-4         | LEDAUI          | LEDCF      |
|-----------|-------------------|-----------------|------------|
| 1         | Rx Link Pulse     | N/A             | FIFO Error |
| 2         | Tx Packet         | Tx Packet       | N/A        |
| 3         | Reversed Polarity | N/A             | Collision  |
| 4         | Rx Packet         | Rx Packet       | N/A        |
| 5         | Partitioned Out   | Partitioned Out | N/A        |

#### Table 8. Mode 1 LED Truth Table

| Condition | LEDTP 1-4     | LEDAUI    | LEDCF                               |
|-----------|---------------|-----------|-------------------------------------|
| 1         | Rx Link Pulse | N/A       | MAU Jabber Lockup Protection (MJLP) |
| 2         | N/A           | N/A       | N/A                                 |
| 3         | N/A           | N/A       | Collision                           |
| 4         | Rx Packet     | Rx Packet | N/A                                 |
| 5         | N/A           | N/A       | N/A                                 |



Table 9. Mode 2 LED Truth Table

| Condition | LEDTP 1-4       | LEDAUI          | LEDCF                               |
|-----------|-----------------|-----------------|-------------------------------------|
| 1         | Rx Link Pulse   | N/A             | MAU Jabber Lockup Protection (MJLP) |
| 2         | Partitioned Out | Partitioned Out | N/A                                 |
| 3         | N/A             | N/A             | Collision                           |
| 4         | Rx Packet       | Rx Packet       | N/A                                 |
| 5         | N/A             | N/A             | N/A                                 |

#### **Table 10. Mode 3 LED Truth Table**

| Condition | LEDTP 1-4       | LEDAUI          | LEDCF                               |
|-----------|-----------------|-----------------|-------------------------------------|
| 1         | Rx Link Pulse   | N/A             | MAU Jabber Lockup Protection (MJLP) |
| 2         | Rx Packet       | Rx Packet       | N/A                                 |
| 3         | Partitioned Out | Partitioned Out | Collision                           |
| 4         | N/A             | N/A             | N/A                                 |
| 5         | N/A             | N/A             | N/A                                 |



Figure 5. Integrated LED Driver Indications





# 3.0 Application Information

### 3.1 Layout Requirements

#### 3.1.1 The Twisted Pair Interface

The four, twisted-pair output circuits are identical. Each TPDOP/TPDON signal has a 24.9  $\Omega$ , 1%, series resistor and a 120 pF capacitor differentially across the positive and negative outputs. These signals go directly to a  $1:\sqrt{2}$  transformer creating the necessary 100  $\Omega$  termination for the cable. The TPDIP/TPDIN signals have a 100  $\Omega$  resistor across the positive and negative input signals to terminate the 100  $\Omega$  signal received from the line. To calculate the impedance on the output line interface, use:

$$(24.9 \ \Omega + 24.9 \ \Omega) * \sqrt{2}^2 \approx 100 \ \Omega.$$

The layout of the twisted-pair ports is critical in complex designs. Run the signals directly from the device to the discrete termination components (located close to the transformers).

The signals running from the transformers to the connector should run in close pairs directly to the connector. Be careful not to cross the transmit and receive pairs. One way to avoid a problem is to run the receive pairs on the component side and the transmit pairs on the solder side. Careful planning during the schematic and layout stages can avoid these problems.

The PCB layout should have no ground or power planes from the transformers to the connectors. The data signals should be the only traces in this area. Place the chassis ground for the connectors near the edge of the PCB, away from the signals, connecting the connector shield with the chassis.

#### 3.1.2 The RBIAS Pin

The RBIAS signal sets the levels for the output drivers of the LXT915. Any emissions or common mode noise entering the device here could be measured on the twisted pair output signals. The LXT915 requires a 12.4 k $\Omega$ , 1% resistor directly connected to RBIAS at pin 26. This connection should be as short as possible. The ground rails from pins 25 & 27 should come directly off of the device to enclose the resistor and pin forming a shielded area between the RBIAS connection and the switching signals on the PCB.

# 3.2 Unmanaged Hub Application

Figure 6 shows an eight-port unmanaged hub application. The application shows a pair of LXT915s connected using the Asynchronous IRB mode.

Figure 6 (Sheet 1) has the LXT915 set up with the LEDs in Mode 1 with one link LED per port and a single collision LED. In LED Mode 1, the twisted pair port LEDs display link integrity only (refer to Table 8). LED Mode 1 is selected by pulling LEDM0 High with a 1 k $\Omega$  resistor on pin 7 and pulling LEDM1 Low with pin 24 attached to ground.

# Intel® LXT915 Simple Quad Ethernet Repeater



Figure 7 (Sheet 2) shows the second LXT915 set up in the same LED Mode (Mode 1). The AC/DC plug and regulator circuits are commonly used in remote hub applications.

The VCC and GND pins are at the bottom of each diagram. All VCC pins use a single power supply with decoupling capacitors installed between the VCC and GND pins and their respective planes.





Figure 6. 8-Port Unmanaged Hub Application, LED Mode 1 Selected (1 of 2)





Figure 7. 8-Port Unmanaged Hub Application LED Mode 1 Selected (2 of 2)



## 3.3 Magnetics Requirements

#### 3.3.1 The Twisted Pair Interface

The LXT915 requires transformers with a 1:1 ratio for the receive pairs and  $1:\sqrt{2}$  on the transmit pairs. The transformer isolation voltage should be rated at 2 KV to protect the circuitry from static voltages across the connectors and cables. Magnetics suitable for the LXT915 are currently available, and are used on the LXT914 Quad Repeater. Available magnetics include the following options:

- simple per-port Rx/Tx pair transformers
- receive quad transformers and transmit quad transformers
- single 40 pin octal transformers

#### 3.3.2 Component Selection

Table 11 is a list of available Quad and Single port transformers with manufacturers and part numbers. This information was valid as of the printing date of this document. Before committing to a specific component, designers should contact the manufacturer for current product specifications, and should test and validate the magnetics for the specific application.

**Table 11. Manufacturers Magnetics List** 

| Manufacturer | Manufacturer Quad Transmit Qu |                            | Quad Port Tx/Rx                           |
|--------------|-------------------------------|----------------------------|-------------------------------------------|
| BEL          | S553-5999-02                  | S553-5999-03               |                                           |
| HALO         | TD54-1006L1<br>TG54-1006N2    | TD01-1006L1<br>TG01-1006N2 | TG44-S010NX<br>TG45-S010NX<br>TG46-S010NX |
| Nanopulse    | 5976                          | 5977                       |                                           |
| Карра        | TP4003P                       | TP497P101                  |                                           |
| PCA          | EPE6009                       | EPE6010                    |                                           |
| TDK          | TLA-3T107                     | TLA-3T106                  |                                           |
| VALOR        | PT4116                        | PT4117                     |                                           |



# 4.0 Test Specifications

Note: Table 12 through Table 19 and Figure 8 represent the performance specifications of the

LXT915. These specifications are guaranteed by test except where noted "by design." Minimum and maximum values listed in Table 14 through Table 19 apply over the recommended operating conditions specified in Table 13.

**Table 12. Absolute Maximum Ratings** 

| Parameter             | Symbol | Min  | Тур | Max  | Units |
|-----------------------|--------|------|-----|------|-------|
| Supply voltage        | Vcc    | -0.3 | _   | 6    | V     |
| Operating temperature | Тор    | 0    | _   | +70  | ° C   |
| Storage temperature   | Тѕт    | -65  | -   | +150 | ° C   |

NOTE: Exceeding these values may cause permanent damage.

Functional operation under these conditions is not implied.

Exposure to maximum rating conditions for extended periods may affect device reliability.

**Table 13. Recommended Operating Conditions** 

| Parameter                         | Symbol | Min  | Тур | Max  | Units |
|-----------------------------------|--------|------|-----|------|-------|
| Recommended supply voltage        | Vcc    | 4.75 | 5.0 | 5.25 | V     |
| Recommended operating temperature | Тор    | 0    | _   | 70   | ° C   |

Table 14. I/O Electrical Characteristics<sup>1</sup>

| Parameter                  | Symbol               | Min | $Typ^2$ | Max              | Units             | Test Conditions                        |
|----------------------------|----------------------|-----|---------|------------------|-------------------|----------------------------------------|
| Supply current             | Icc                  | _   | -       | 240 <sup>3</sup> | mA                | $100\Omega$ test load on TPOs, no LEDs |
| Input Low voltage          | VIL                  | _   | _       | 0.8              | V                 |                                        |
| Input Low voltage (RESET)  | V <sub>ILRESET</sub> | _   | _       | 0.8              | V                 | V <sub>CC</sub> = 5.25 V               |
| Input High voltage         | VIH                  | 2.0 | _       | _                | V                 |                                        |
| Input High voltage (RESET) | V <sub>IHRESET</sub> | 4.0 | _       | _                | V                 | V <sub>CC</sub> = 4.75 V               |
| Output Low voltage         | Vol                  | _   | _       | 0.4              | V                 | IOL = 1.6 mA                           |
| Output Low voltage         | Vol                  | _   | _       | 10               | % V <sub>CC</sub> | IOL < 10 μA                            |
| Output Low voltage (LED)   | Voll                 | _   | _       | 1.0              | V                 | IOLL = 5 mA                            |
| Output High voltage        | Voн                  | 2.4 | _       | _                | V                 | IOH = 40 μA                            |
| Output High voltage        | Voн                  | 90  | _       | _                | % V <sub>CC</sub> | IOH < 10 μA                            |
| Output High voltage (LED)  | Vohl                 | 4   | _       | _                | V                 | IOHL = -5 mA                           |
| Input Low current          | lı∟                  | _   | -       | 2                | mA                | Vol = .4 V                             |
| Output rise / fall time    | -                    | _   | 3       | 8                | ns                | CLOAD = 20 pF                          |
| RESET pulse width          | PWRESET              | 1.0 | -       | -                | ms                | V <sub>CC</sub> = 4.75 V               |
| RESET fall time            | TFRESET              | _   | -       | 20.0             | μs                | VIHRESET to VILRESET                   |

<sup>1.</sup> Not applicable to IRB signals; IRB electrical characteristics are specified in Table 17.

<sup>2.</sup> Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.

<sup>3.</sup> Supply current may vary depending on the transformer, LED, and resistor selections.



**Table 15. AUI Electrical Characteristics** 

| Parameter                      | Symbol | Min  | Typ <sup>1</sup> | Max   | Units | Test Conditions           |
|--------------------------------|--------|------|------------------|-------|-------|---------------------------|
| Input Low current              | lıL    | _    | _                | -700  | μΑ    |                           |
| Input High current             | Іін    | -    | -                | 500   | μΑ    |                           |
| Differential output voltage    | Vod    | ±550 | _                | ±1200 | mV    |                           |
| Receive input impedance        | ZIN    | -    | 20               | -     | kΩ    | Between CIP/CIN & DIP/DIN |
| Differential squelch threshold | VDS    | -    | 220              | -     | mV    |                           |

<sup>1.</sup> Typical values are at 25 °C and are for design aid only; they are not guaranteed and no subject to production testing.

#### **Table 16. TP Electrical Characteristics**

| Parameter                                                             | Symbol | Min | Typ <sup>1</sup> | Max   | Units | Test Conditions                                       |
|-----------------------------------------------------------------------|--------|-----|------------------|-------|-------|-------------------------------------------------------|
| Transmit output impedance                                             | Zout   | -   | 5                | -     | Ω     |                                                       |
| Peak differential output voltage                                      | Vod    | 3.3 | 3.5              | 3.7   | V     | Load = 100 $\Omega$ at TPOP and TPON                  |
| Transmit timing jitter addition                                       | =      | -   | ± 6.4            | ± 10  | ns    | 0 line length                                         |
| Transmit timing jitter added by the MAU and PLS sections <sup>2</sup> | -      | _   | ± 3.5            | ± 5.5 | ns    | After line model specified by IEEE 802.3 for 10BASE-T |
| Receive input impedance                                               | Zin    | -   | 20               | -     | kΩ    | Between TPIP/TPIN                                     |
| Differential squelch threshold                                        | VDS    | 300 | 420              | 565   | mV    | 5 MHz square wave input                               |

**Table 17. IRB Electrical Characteristics** 

| Parameter                                                                                                                  | Sym     | Min. | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |  |
|----------------------------------------------------------------------------------------------------------------------------|---------|------|------------------|-----|-------|--------------------|--|
| Output Low voltage                                                                                                         | Vol     | _    | 0.3              | 0.6 | V     |                    |  |
| Output rise or fall time                                                                                                   | TRF     | -    | 4                | 12  | ns    |                    |  |
| Input Low voltage: IRENA, IRCOL & IRDAT                                                                                    | VILIRB  | -    | _                | 0.8 | V     | RL = 330Ω          |  |
| Input High voltage: IRENA, IRCOL & IRDAT                                                                                   | VIHIRB  | 3.0  | _                | -   | V     | RL = 330Ω          |  |
| Input Low voltage: BCLKIO                                                                                                  | VILBCLK | -    | -                | 0.4 | V     | RL = 330Ω          |  |
| Input High voltage: BCLKIO                                                                                                 | VIHBCLK | 4.0  | -                | -   | V     | RL = 330Ω          |  |
| 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. |         |      |                  |     |       |                    |  |

Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing.
 IEEE 802.3 specifies maximum jitter additions at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU.



# Table 18. Switching Characteristics

|                                                                                                                            | Min                                              | Typ <sup>1</sup> | Max | Units |    |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------|-----|-------|----|--|--|
| Jabber Timing                                                                                                              | Maximum transmit time                            | 5.0              | -   | 5.5   | ms |  |  |
| Jabber Tilling                                                                                                             | Unjab time                                       | -                | 9.6 | _     | μs |  |  |
|                                                                                                                            | Time link loss                                   | -                | 60  | _     | ms |  |  |
| Link Integrity Timing                                                                                                      | Time between Link Integrity Pulses               | 10               | _   | 20    | ms |  |  |
|                                                                                                                            | Interval for valid receive Link Integrity Pulses | 4.1              | _   | 30    | ms |  |  |
| 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. |                                                  |                  |     |       |    |  |  |



Figure 8. Inter-Repeater Bus Timing



Table 19. Inter-Repeater Bus Timing

| Parameter                                               | Symbol                                                                                                                     | Min | Typical <sup>1</sup> | Max. | Units |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|-------|--|--|--|
| Start of Frame to IRDEN Low (active)                    | tIRB1                                                                                                                      | 10  | -                    | 150  | ns    |  |  |  |
| Start of Frame to IRENA Low (active)                    | tIRB2                                                                                                                      | 125 | _                    | 225  | ns    |  |  |  |
| BCLKIO to IRDAT valid (Synchronous mode)                | tIRB3                                                                                                                      | 5   | _                    | 30   | ns    |  |  |  |
| BCLKIO to IRDAT valid (Asynchronous mode)               | tIRB3                                                                                                                      | _   | 50                   | -    | ns    |  |  |  |
| IRENA Low (active) to TP outputs active                 | tIRB4                                                                                                                      | 525 | _                    | 600  | ns    |  |  |  |
| IRENA Low (active) to AUI output active                 | tIRB5                                                                                                                      | 475 | _                    | 525  | ns    |  |  |  |
| End of Frame clock to IRENA High (inactive)             | tIRB6                                                                                                                      | 5   | _                    | 30   | ns    |  |  |  |
| IRENA High (inactive) to IRDEN High (inactive)          | tIRB7                                                                                                                      | 95  | _                    | 105  | ns    |  |  |  |
| IRENA High (inactive) to TP outputs inactive            | tIRB8                                                                                                                      | 575 | -                    | 600  | ns    |  |  |  |
| IRENA High (inactive) to AUI output inactive            | tIRB9                                                                                                                      | 425 | -                    | 450  | ns    |  |  |  |
| 1. Typical values are at 25 °C and are for design aid o | 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. |     |                      |      |       |  |  |  |



# 5.0 Mechanical Specifications

Figure 9. Package Specifications

### P/N LXT915QC

- 64-pin Quad Flat Pack
- Temperature Range  $0^{\circ}$  C +70° C

|                | Inc   | hes       | Millimeters |       |  |
|----------------|-------|-----------|-------------|-------|--|
| Dim            | Min   | Max       | Min         | Max   |  |
| Α              | _     | 0.130     | -           | 3.30  |  |
| A <sub>1</sub> | 0.000 | 0.01      | 0.000       | 0.025 |  |
| A <sub>2</sub> | 0.100 | 0.110     | 2.55        | 3.05  |  |
| В              | 0.012 | 0.018     | 0.30        | 0.45  |  |
| D              | 0.695 | 0.715     | 17.65       | 18.15 |  |
| D <sub>1</sub> | 0.547 | 0.551     | 13.90       | 14.00 |  |
| Е              | 0.695 | 0.715     | 17.65       | 18.15 |  |
| E <sub>1</sub> | 0.547 | 0.555     | 13.90       | 14.10 |  |
| е              | 0.03  | 0.032 BSC |             | ) BSC |  |
| L              | 0.026 | 0.037     | 0.65        | 0.95  |  |
| L <sub>1</sub> | 0.07  | 7 REF     | 1.95        | REF   |  |
| θ              | 0°    | 7°        | 0°          | 7°    |  |
| $\theta_3$     | 5°    | 16°       | 5°          | 16°   |  |









# 5.1 Top Label Markings

Figure 10 shows a sample HQFP package for the LXT915 Repeater.

Notes:

- 1. In contrast to the Pb-Free (RoHS-compliant) HQFP package, the non-RoHS-compliant packages do not have the "e3" symbol in the last line of the package label.
- 2. Further information regarding RoHS and lead-free components can be obtained from your local Intel representative.

  For general information, see <a href="http://www.intel.com/technology/silicon/leadfree.htm">http://www.intel.com/technology/silicon/leadfree.htm</a>.

Figure 10. Sample HQFP Package – Intel® SLXT915QC Repeater



Figure 11 shows a sample Pb-free RoHS-compliant HQFP package for the LXT915 Repeater.

Figure 11. Sample Pb-Free (RoHS-Compliant) HQFP Package – Intel® EGLXT915QC Repeater





# 6.0 Ordering Information

Table 20 lists the LXT915 product ordering information. Figure 12 provides the ordering information matrix.

#### **Table 20. Product Information**

| Intel Number  | Revision | Package Type | Pin Count | RoHS Compliant |
|---------------|----------|--------------|-----------|----------------|
| SLXT915QC.B3  | В3       | HQFP         | 64        | No             |
| EGLXT915QC.B3 | B3       | HQFP         | 64        | Yes            |



Figure 12 shows an order matrix with sample information for the LXT915.

Figure 12. Ordering Information Matrix – Sample

