# AD5171\* PRODUCT PAGE QUICK LINKS

Last Content Update: 12/18/2017

## COMPARABLE PARTS 🖳

View a parametric search of comparable parts.

## **EVALUATION KITS**

· AD5171 Evaluation Board

## **DOCUMENTATION**

#### **Application Notes**

- AN-1291: Digital Potentiometers: Frequently Asked Questions
- AN-686: Implementing an I<sup>2</sup>C<sup>®</sup> Reset

#### **Data Sheet**

 AD5171: 64-Position OTP Digital Potentiometer Data Sheet

#### **User Guides**

 UG-394: Evaluation Board for the AD5171 Digital Potentiometer

# SOFTWARE AND SYSTEMS REQUIREMENTS $\Box$

· Digital Potentiometer Linux Driver

## **DESIGN RESOURCES**

- AD5171 Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- Symbols and Footprints

### **DISCUSSIONS**

View all AD5171 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## **TECHNICAL SUPPORT**

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK 🖳

Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.

# AD5171\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS 🖳

View a parametric search of comparable parts.

## **EVALUATION KITS**

· AD5171 Evaluation Board

## **DOCUMENTATION**

#### **Application Notes**

- AN-1291: Digital Potentiometers: Frequently Asked Questions
- AN-686: Implementing an I<sup>2</sup>C<sup>®</sup> Reset

#### **Data Sheet**

 AD5171: 64-Position OTP Digital Potentiometer Data Sheet

#### **User Guides**

 UG-394: Evaluation Board for the AD5171 Digital Potentiometer

## SOFTWARE AND SYSTEMS REQUIREMENTS $\Box$

· Digital Potentiometer Linux Driver

## **DESIGN RESOURCES**

- AD5171 Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- Symbols and Footprints

### **DISCUSSIONS**

View all AD5171 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## **TECHNICAL SUPPORT**

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK 🖳

Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.

| TABLE OF CONTENTS                                                                               |                                                           |    |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----|
| Features                                                                                        | Power-Up/Power-Down Sequences                             | 15 |
| Applications1                                                                                   | Controlling the AD5171                                    | 16 |
| General Description1                                                                            | Software Programming                                      | 16 |
| Functional Block Diagram                                                                        | Device Programming                                        | 16 |
| Revision History                                                                                | I <sup>2</sup> C Controller Programming                   | 17 |
| Specifications                                                                                  | I <sup>2</sup> C-Compatible 2-Wire Serial Bus             | 17 |
| Electrical Characteristics: 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ 3 | Controlling Two Devices on One Bus                        | 18 |
| Timing Characteristics: 5 kΩ, 10 kΩ, 50 kΩ, and 100 kΩ 5                                        | Applications Information                                  |    |
| Absolute Maximum Ratings 6                                                                      | DAC                                                       |    |
| ESD Caution                                                                                     | Gain Control Compensation                                 | 19 |
| Pin Configuration and Function Descriptions                                                     | Programmable Voltage Source with Boosted Output           |    |
| Typical Performance Characteristics                                                             | Level Shifting for Different Voltage Operation            |    |
| Theory of Operation                                                                             | Resistance Scaling                                        |    |
| One-Time Programming (OTP)                                                                      | Resolution Enhancement                                    |    |
| Variable Resistance and Voltage for Rheostat Mode                                               | RDAC Circuit Simulation Model                             |    |
| -                                                                                               | Evaluation Board                                          |    |
| Variable Resistance and Voltage for Potentiometer Mode 13                                       |                                                           |    |
| Power Supply Considerations                                                                     | Outline Dimensions                                        |    |
| ESD Protection                                                                                  | Ordering Guide                                            | 22 |
| Terminal Voltage Operating Range15                                                              |                                                           |    |
| REVISION HISTORY                                                                                |                                                           |    |
| 7/08—Rev. C to Rev. D                                                                           |                                                           |    |
| Changes to Power Supplies Parameter in Table 13                                                 | 1/05—Rev. A to Rev. B                                     |    |
| Updated Fuse Blow Condition to 400 ms Throughout5                                               | Change to Features                                        |    |
| 1/08—Rev. B to Rev. C                                                                           | Changes to Electrical Characteristics                     |    |
| Updated FormatUniversal                                                                         | Change to Table 3                                         |    |
| Deleted Note 1; Renumbered Sequentially 1                                                       | Changes to Power Supply Considerations Section            | 13 |
| Changes to Table 1                                                                              | Changes to Level Shifting for Different Voltage Operation | 10 |
| Changes to Table 25                                                                             | Section                                                   |    |
| Changes to Table 36                                                                             | Added Note to Ordering Guide                              | 22 |
| Changes to Table 4                                                                              | 11/04—Rev. 0 to Rev. A                                    |    |
| Changes to Figure 13 to Figure 169                                                              | Changes to Specifications                                 |    |
| Changes to Figure 17 and Figure 18                                                              | Changes to Table 3                                        |    |
| Inserted Figure 24                                                                              | Changes to One-Time Programming Section                   |    |
| Changes to One-Time Programming (OTP) Section and Power                                         | Changes to Power Supply Consideration Section             |    |
| Supply Considerations Section                                                                   | Changes to Figure 26 and Figure 27                        | 12 |
| Deleted Figure 25 and Figure 26                                                                 | 1/04—Revision 0: Initial Version                          |    |
| Updated Outline Dimensions                                                                      |                                                           |    |

# **SPECIFICATIONS**

## ELECTRICAL CHARACTERISTICS: 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , AND 100 k $\Omega$

 $V_{DD}$  = 3 V to 5 V  $\pm$  10%,  $V_{A}$  =  $V_{DD},$   $V_{B}$  = 0 V,  $-40^{\circ}C$  <  $T_{A}$  <  $+125^{\circ}C$ , unless otherwise noted.

Table 1.

| Parameter                                                                         | Symbol                            | Conditions                                                                                      | Min           | Typ <sup>1</sup> | Max            | Unit   |
|-----------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------|---------------|------------------|----------------|--------|
| DC CHARACTERISTICS RHEOSTAT MODE                                                  |                                   |                                                                                                 |               |                  |                |        |
| Resistor Differential Nonlinearity <sup>2</sup>                                   | R-DNL                             | $R_{WB}$ , $V_A$ = no connect,<br>$R_{AB}$ = 10 kΩ, 50 kΩ, and 100 kΩ                           | -0.5          | ±0.1             | +0.5           | LSB    |
|                                                                                   |                                   | $R_{WB}$ , $V_A$ = no connect, $R_{AB}$ = 5 k $\Omega$                                          | -1            | ±0.25            | +1             | LSB    |
| Resistor Integral Nonlinearity <sup>2</sup>                                       | R-INL                             | $R_{WB}$ , $V_A$ = no connect,<br>$R_{AB}$ = 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ | -1.5          | ±0.35            | +1.5           | LSB    |
|                                                                                   |                                   | $R_{WB}$ , $V_A = no$ connect, $R_{AB} = 5 \text{ k}\Omega$                                     | -1.5          | ±0.5             | +1.5           | LSB    |
| Nominal Resistor Tolerance <sup>3</sup>                                           | $\Delta R_{AB}/R_{AB}$            |                                                                                                 | -30           |                  | +30            | %      |
| Resistance Temperature Coefficient                                                | $(\Delta R_{AB}/R_{AB})/\Delta T$ |                                                                                                 |               | 35               |                | ppm/°C |
| Wiper Resistance                                                                  | Rw                                | $V_{DD} = 5 V$                                                                                  |               | 60               | 115            | Ω      |
| DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (SPECIFICATIONS APPLY TO ALL RDACs) |                                   |                                                                                                 |               |                  |                |        |
| Resolution                                                                        | N                                 |                                                                                                 |               |                  | 6              | Bits   |
| Differential Nonlinearity <sup>4</sup>                                            | DNL                               |                                                                                                 | -0.5          | ±0.1             | +0.5           | LSB    |
| Integral Nonlinearity <sup>4</sup>                                                | INL                               |                                                                                                 | -1            | ±0.2             | +1             | LSB    |
| Voltage Divider Temperature Coefficient                                           | $(\Delta V_W/V_W)/\Delta T$       | Code = 0x20                                                                                     |               | 5                |                | ppm/°C |
| Full-Scale Error                                                                  | V <sub>WFSE</sub>                 | Code = 0x3F, $R_{AB}$ = 10 kΩ,<br>50 kΩ, and 100 kΩ                                             | -1            | -0.5             | 0              | LSB    |
| Full-Scale Error                                                                  | V <sub>WFSE</sub>                 | Code = $0x3F$ , $R_{AB} = 5 k\Omega$                                                            | -1.5          |                  | 0              | LSB    |
| Zero-Scale Error                                                                  | V <sub>wzse</sub>                 | Code = 0x00, $R_{AB}$ =10 kΩ, 50 kΩ, and 100 kΩ                                                 | 0             | 0.5              | 1              | LSB    |
|                                                                                   |                                   | Code = $0x00$ , $R_{AB} = 5 k\Omega$                                                            | 0             |                  | 2              | LSB    |
| RESISTOR TERMINALS                                                                |                                   |                                                                                                 |               |                  |                |        |
| Voltage Range⁵                                                                    | $V_{A}, V_{B}, V_{W}$             | With respect to GND                                                                             |               |                  | $V_{DD}$       | V      |
| Capacitance A, B <sup>6</sup>                                                     | C <sub>A</sub> , C <sub>B</sub>   | f = 1 MHz, measured to GND, code = 0x20                                                         |               | 25               |                | pF     |
| Capacitance W <sup>6</sup>                                                        | Cw                                | f = 1 MHz, measured to GND, code = 0x20                                                         |               | 55               |                | pF     |
| Common-Mode Leakage                                                               | Ісм                               | $V_A = V_B = V_{DD}/2$                                                                          |               | 1                |                | nA     |
| DIGITAL INPUTS                                                                    |                                   |                                                                                                 |               |                  |                |        |
| Input Logic High (SDA and SCL) <sup>7</sup>                                       | V <sub>IH</sub>                   |                                                                                                 | $0.7  V_{DD}$ |                  | $V_{DD} + 0.5$ | V      |
| Input Logic Low (SDA and SCL) <sup>7</sup>                                        | VIL                               |                                                                                                 | -0.5          |                  | $+0.3V_{DD}$   | V      |
| Input Logic High (AD0)                                                            | V <sub>IH</sub>                   | $V_{DD} = 3 V$                                                                                  | 3.0           |                  | $V_{DD}$       | V      |
| Input Logic Low (AD0)                                                             | V <sub>IL</sub>                   | $V_{DD} = 3 V$                                                                                  | 0             |                  | 1.0            | V      |
| Input Current                                                                     | I <sub>IL</sub>                   | $V_{IN} = 0 V \text{ or } 5 V$                                                                  |               |                  | ±1             | μΑ     |
| Input Capacitance <sup>8</sup>                                                    | C <sub>IL</sub>                   |                                                                                                 |               | 3                |                | pF     |
| DIGITAL OUTPUTS                                                                   |                                   |                                                                                                 |               |                  |                |        |
| Output Logic Low (SDA)                                                            | V <sub>OL</sub>                   | $I_{OL} = 6 \text{ mA}$                                                                         |               |                  | 0.4            | V      |
| Three-State Leakage Current (SDA)                                                 | l <sub>OZ</sub>                   | $V_{IN} = 0 V \text{ or } 5 V$                                                                  |               |                  | ±1             | μΑ     |
| Output Capacitance <sup>8</sup>                                                   | Coz                               |                                                                                                 |               | 3                |                | pF     |
| POWER SUPPLIES                                                                    |                                   |                                                                                                 |               |                  |                |        |
| Power Supply Range                                                                | $V_{DD}$                          |                                                                                                 | 2.7           |                  | 5.5            | V      |
| OTP Power Supply <sup>7, 9</sup>                                                  | $V_{\text{DD\_OTP}}$              | T <sub>A</sub> = 25°C                                                                           | 4.75          | 5                | 5.25           | V      |
| Supply Current                                                                    | I <sub>DD</sub>                   | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$                                                 |               | 4                | 10             | μΑ     |
| OTP Supply Current <sup>7, 10, 11</sup>                                           | I <sub>DD_OTP</sub>               | $V_{DD\_OTP} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$                                           |               | 100              |                | mA     |
| Power Dissipation <sup>12</sup>                                                   | P <sub>DISS</sub>                 | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V, } V_{DD} = 5 \text{ V}$                          |               | 0.02             | 0.055          | mW     |
| Power Supply Sensitivity                                                          | PSSR                              |                                                                                                 | -0.025        | +0.001           | +0.025         | %/%    |

| Parameter                                    | Symbol            | Conditions                                                                                                                         | Min | Typ <sup>1</sup> | Max | Unit   |
|----------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|--------|
| DYNAMIC CHARACTERISTICS <sup>8, 13, 14</sup> |                   |                                                                                                                                    |     |                  |     |        |
| –3 dB Bandwidth                              | BW_5k             | $R_{AB} = 5 k\Omega$ , $code = 0x20$                                                                                               |     | 1500             |     | kHz    |
|                                              | BW_10k            | $R_{AB} = 10 \text{ k}\Omega$ , code = 0x20                                                                                        |     | 600              |     | kHz    |
|                                              | BW_50k            | $R_{AB} = 50 \text{ k}\Omega$ , code = 0x20                                                                                        |     | 110              |     | kHz    |
|                                              | BW_100k           | $R_{AB} = 100 \text{ k}\Omega$ , $code = 0x20$                                                                                     |     | 60               |     | kHz    |
| Total Harmonic Distortion                    | THD               | $\begin{aligned} V_A &= 1 \text{ V rms, } R_{AB} = 10 \text{ k}\Omega, \\ V_B &= 0 \text{ V dc, } f = 1 \text{ kHz} \end{aligned}$ |     | 0.05             |     | %      |
| Adjustment Settling Time                     | t <sub>S1</sub>   | $V_A = 5 V \pm 1 LSB$ error band,<br>$V_B = 0 V$ , measured at $V_W$                                                               |     | 5                |     | μs     |
| Power-Up Settling Time After Fuses Blown     | t <sub>S2</sub>   | $V_A = 5 V \pm 1 LSB$ error band,<br>$V_B = 0 V$ , measured at $V_W$                                                               |     | 5                |     | μs     |
| Resistor Noise Voltage                       | e <sub>N_WB</sub> | $R_{AB} = 5 \text{ k}\Omega, f = 1 \text{ kHz},$<br>code = 0x20                                                                    |     | 8                |     | nV/√Hz |
|                                              |                   | $R_{AB} = 10 \text{ k}\Omega, f = 1 \text{ kHz},$<br>code = 0x20                                                                   |     | 12               |     | nV/√Hz |

<sup>&</sup>lt;sup>1</sup> Typical specifications represent average readings at 25°C and  $V_{DD} = 5 \text{ V}$ .

<sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.

 $<sup>{}^{3}</sup>$   $V_{AB} = V_{DD}$ , Wiper  $(V_{W}) = \text{no connect.}$ 

<sup>&</sup>lt;sup>4</sup> INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output DAC. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>&</sup>lt;sup>5</sup> The A, B, and W resistor terminals have no limitations on polarity with respect to each other.

<sup>&</sup>lt;sup>6</sup> Guaranteed by design; not subject to production test.

<sup>&</sup>lt;sup>7</sup> The minimum voltage requirement on the  $V_{IH}$  is  $0.7 \text{ V} \times \text{V}_{DD}$ . For example,  $V_{IH}$  minimum = 3.5 V when  $V_{DD} = 5 \text{ V}$ . It is typical for the SCL and SDA resistors to be pulled up to VDD. However, care must be taken to ensure that the minimum VH is met when the SCL and SDA are driven directly from a low voltage logic controller without pullup resistors.

<sup>&</sup>lt;sup>8</sup> Guaranteed by design; not subject to production test.

<sup>&</sup>lt;sup>9</sup> Different from operating power supply; power supply for OTP is used one time only.

<sup>&</sup>lt;sup>10</sup> Different from operating current; supply current for OTP lasts approximately 400 ms for one-time need only.

<sup>&</sup>lt;sup>11</sup> See Figure 24 for the energy plot during the OTP program. <sup>12</sup>  $P_{DISS}$  is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation.

<sup>13</sup> Bandwidth, noise, and settling time depend on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption.

<sup>&</sup>lt;sup>14</sup> All dynamic characteristics use  $V_{DD} = 5 \text{ V}$ .

#### TIMING CHARACTERISTICS: 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , AND 100 k $\Omega$

 $V_{DD} = 3~V~to~5~V \pm 10\%, V_A = V_{DD}, V_B = 0~V, -40^{\circ}C < T_A < +125^{\circ}C, unless otherwise~noted.$ 

Table 2.

| Parameter                                                              | Symbol                | Conditions                                            | Min | Typ <sup>1</sup> | Max | Unit |
|------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|-----|------------------|-----|------|
| INTERFACE TIMING CHARACTERISTICS (APPLY TO ALL PARTS <sup>2, 3</sup> ) |                       |                                                       |     |                  |     |      |
| SCL Clock Frequency                                                    | f <sub>SCL</sub>      |                                                       |     |                  | 400 | kHz  |
| t <sub>BUF</sub> Bus Free Time Between Start and Stop                  | t <sub>1</sub>        |                                                       | 1.3 |                  |     | μs   |
| t <sub>HD,STA</sub> Hold Time (Repeated Start)                         | t <sub>2</sub>        | After this period, the first clock pulse is generated | 0.6 |                  |     | μs   |
| t <sub>LOW</sub> Low Period of SCL Clock                               | t <sub>3</sub>        |                                                       | 1.3 |                  |     | μs   |
| t <sub>HIGH</sub> High Period of SCL Clock                             | t <sub>4</sub>        |                                                       | 0.6 |                  | 50  | μs   |
| t <sub>SU;STA</sub> Setup Time for Start Condition                     | <b>t</b> <sub>5</sub> |                                                       | 0.6 |                  |     | μs   |
| t <sub>HD;DAT</sub> Data Hold Time                                     | t <sub>6</sub>        |                                                       |     |                  | 0.9 | μs   |
| t <sub>SU;DAT</sub> Data Setup Time                                    | <b>t</b> <sub>7</sub> |                                                       | 0.1 |                  |     | μs   |
| $t_{\mbox{\tiny F}}$ Fall Time of Both SDA and SCL Signals             | t <sub>8</sub>        |                                                       |     |                  | 0.3 | μs   |
| t <sub>R</sub> Rise Time of Both SDA and SCL Signals                   | t <sub>9</sub>        |                                                       |     |                  | 0.3 | μs   |
| t <sub>SU;STO</sub> Setup Time for Stop Condition                      | t <sub>10</sub>       |                                                       | 0.6 |                  |     | μs   |
| OTP Program Time                                                       | t <sub>11</sub>       |                                                       |     | 400              |     | ms   |

 $<sup>^1</sup>$  Typical specifications represent average readings at 25°C and  $V_{DD}=5$  V.  $^2$  Guaranteed by design; not subject to production test.  $^3$  All dynamic characteristics use  $V_{DD}=5$  V.



Figure 3. Interface Timing Diagram

## **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                                                                   | Rating                 |  |  |  |  |
|-----------------------------------------------------------------------------|------------------------|--|--|--|--|
| V <sub>DD</sub> to GND                                                      | −0.3 V to +7 V         |  |  |  |  |
| $V_A$ , $V_B$ , and $V_W$ to GND                                            | GND to V <sub>DD</sub> |  |  |  |  |
| Maximum Current                                                             |                        |  |  |  |  |
| Iwb, Iwa Pulsed                                                             | ±20 mA                 |  |  |  |  |
| $I_{WB}$ Continuous $(R_{WB} \le 1 \text{ k}\Omega, A \text{ Open})^1$      | ±5 mA                  |  |  |  |  |
| $I_{WA}$ Continuous ( $R_{WA} \le 1 \text{ k}\Omega$ , B Open) <sup>1</sup> | ±5 mA                  |  |  |  |  |
| Digital Inputs and Output Voltage to GND                                    | $0 V to V_{DD}$        |  |  |  |  |
| Operating Temperature Range                                                 | −40°C to +125°C        |  |  |  |  |
| Maximum Junction Temperature (T <sub>J</sub> max)                           | 150°C                  |  |  |  |  |
| Storage Temperature Range                                                   | −65°C to +150°C        |  |  |  |  |
| Reflow Soldering                                                            |                        |  |  |  |  |
| Peak Temperature                                                            | 260°C                  |  |  |  |  |
| Time at Peak Temperature                                                    | 20 sec to 40 sec       |  |  |  |  |
| Thermal Resistance $\theta_{JA}^2$                                          | 230°C/W                |  |  |  |  |

 $<sup>^1</sup>$  Maximum terminal current is bounded by the maximum applied voltage across any two of the A, B, and W terminals at a given resistance; the maximum current handling of the switches, and the maximum power dissipation of the package.  $V_{\rm DD} = 5 \ V.$ 

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Package power dissipation =  $(T_J max - T_A)/\theta_{JA}$ .

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

#### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic        | Description                                                                                                                                                                                           |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | W               | Wiper Terminal W. GND $\leq V_W \leq V_{DD}$ .                                                                                                                                                        |
| 2       | V <sub>DD</sub> | Positive Power Supply. Specified for operation from 2.7 V to 5.5 V. For OTP programming, V <sub>DD</sub> needs to be within the 4.75 V and 5.25 V range and capable of driving 100 mA.                |
| 3       | GND             | Common Ground.                                                                                                                                                                                        |
| 4       | SCL             | Serial Clock Input. Requires a pull-up resistor. If it is driven direct from a logic controller without the pull-up resistor, ensure that the $V_{IH}$ minimum is $0.7 \text{ V} \times V_{DD}$ .     |
| 5       | SDA             | Serial Data Input/Output. Requires a pull-up resistor. If it is driven direct from a logic controller without a pull-up resistor, ensure that the $V_{IH}$ minimum is $0.7 \text{ V} \times V_{DD}$ . |
| 6       | AD0             | I <sup>2</sup> C Device Address Bit. Allows a maximum of two AD5171s to be addressed.                                                                                                                 |
| 7       | В               | Resistor Terminal B. GND $\leq V_B \leq V_{DD}$ .                                                                                                                                                     |
| 8       | Α               | Resistor Terminal A. GND $\leq V_A \leq V_{DD}$ .                                                                                                                                                     |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. R-INL vs. Code vs. Temperature



Figure 6. R-DNL vs. Code vs. Temperature



Figure 7. INL vs. Code vs. Temperature



Figure 8. DNL vs. Code vs. Temperature



Figure 9. Full-Scale Error (FSE) vs. Temperature



Figure 10. Zero-Scale Error (ZSE) vs. Temperature



Figure 11. IDD Supply Current vs. Temperature



Figure 12. Rheostat Mode Tempco (ΔR<sub>AB</sub>/R<sub>AB</sub>)/ΔT vs. Code



Figure 13. Potentiometer Mode Tempco  $(\Delta V_W/V_W)/\Delta T$  vs. Code



Figure 14. Gain vs. Frequency vs. Code,  $R_{AB} = 5 \text{ k}\Omega$ 



Figure 15. Gain vs. Frequency vs. Code,  $R_{AB} = 10 \text{ k}\Omega$ 



Figure 16. Gain vs. Frequency vs. Code,  $R_{AB} = 50 \Omega$ 



Figure 17. Gain vs. Frequency vs. Code,  $R_{AB} = 100 \text{ k}\Omega$ 



Figure 18. Power Supply Rejection Ratio vs. Frequency



Figure 19. Digital Feedthrough vs. Time



Figure 20. Settling Time



Figure 21. Midscale Glitch Energy



Figure 22. Power-Up Settling Time After Fuses Blown



Figure 23. Theoretical IwB\_MAX vs. Code



Figure 24. OTP Program Energy Plot for Single Fuse

## THEORY OF OPERATION



Figure 25. Detailed Functional Block Diagram

The AD5171 allows unlimited 6-bit adjustments, except for the one-time programmable, set-and-forget resistance setting. OTP technology is a proven, cost-effective alternative over EEMEM in one-time memory programming applications. The AD5171 employs fuse link technology to achieve the memory retention of the resistance setting function. It has six data fuses that control the address decoder for programming the RDAC, one user mode test fuse for checking setup error, and one programming lock fuse for disabling any further programming once the data fuses are blown.

#### **ONE-TIME PROGRAMMING (OTP)**

Prior to OTP activation, the AD5171 presets to midscale during initial power-on. After the wiper is set at the desired position, the resistance can be permanently set by programming the T bit high along with the proper coding (see Table 8 and Table 9) and one-time  $V_{\rm DD\_OTP}$ . The fuse link technology of the AD517x family of digital potentiometers requires  $V_{\rm DD\_OTP}$  between 4.75 V and 5.25 V to blow the fuses to achieve a given nonvolatile setting. On the other hand,  $V_{\rm DD}$  can be 2.7 V to 5.5 V during operation. As a result, a system supply that is lower than 4.75 V requires external supply for OTP. In addition, the user is only allowed one attempt in blowing the fuses. If the user fails to blow the fuses at the first attempt, the fuse structures may change so that they may never be blown regardless of the energy applied at subsequent events. For details, see the Power Supply Considerations section.

The device control circuit has two validation bits, E1 and E0, that can be read back to check the programming status (see Table 5). Users should always read back the validation bits to ensure that the fuses are properly blown. After the fuses are blown, all fuse latches are enabled upon subsequent power-on; therefore, the output corresponds to the stored setting.

**Table 5. Validation Status** 

| <b>E</b> 1 | EO | Status                                                                                                              |
|------------|----|---------------------------------------------------------------------------------------------------------------------|
| 0          | 0  | Ready for programming.                                                                                              |
| 0          | 1  | Test fuse not blown successfully. For factory setup checking purpose only. Users should not see these combinations. |
| 1          | 0  | Fatal error. Some fuses are not blown. Do not retry.<br>Discard the unit.                                           |
| 1          | 1  | Successful. No further programming is possible.                                                                     |

This section discusses the fuse operation in detail. When the OTP T bit is set, the internal clock is enabled. The program then attempts to blow a test fuse. The operation stops if the test fuse is not properly blown. The validation bits, E1 and E0, show 01. This status is intended for factory setup checking purposes only; users should not see this status. If the test fuse is properly blown, the data fuses can be programmed. The six data fuses are programmed in six clock cycles. The output of the fuses is compared with the code stored in the RDAC register. If they do not match, E1 and E0 of 10 are issued as fatal errors and the operation stops. Users should never try blowing the fuses more than once because the fuse structure may have changed prohibiting further programming. As a result, the unit must be discarded. This error status can also occur if the OTP supply voltage goes above or drops below the  $V_{\rm DD}$  of requirement, the OTP supply current is limited, or both the voltage and current ramp times are slow. If the output and stored code match, the programming lock fuse is blown so that no further programming is possible. In the meantime, E1 and E0 issue 11, indicating the lock fuse is properly blown. All the fuse latches are enabled at power-on; therefore, from this point on, the output corresponds to the stored setting. Figure 25 shows a detailed functional block diagram.

# VARIABLE RESISTANCE AND VOLTAGE FOR RHEOSTAT MODE

If only the W-to-B or W-to-A terminals are used as variable resistors, the unused terminal can be opened or shorted with Terminal W. This operation is called rheostat mode (see Figure 26).



Figure 26. Rheostat Mode Configuration

The nominal resistance ( $R_{AB}$ ) of the RDAC has 64 contact points accessed by the wiper terminal, plus Terminal B contact if  $R_{WB}$  is considered. The 6-bit data in the RDAC latch is decoded to select one of the 64 settings. Assuming that a 10 k $\Omega$  part is used, the first connection of the wiper starts at Terminal B for Data 0x00. Such a connection yields a minimum of 60  $\Omega$  resistance between Terminal W and Terminal B due to the 60  $\Omega$  wiper contact resistance. The second connection is the first tap point, which corresponds to 219  $\Omega$  ( $R_{WB} = 1 \times R_{AB}/63 + R_W$ ) for Data 0x01, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,060  $\Omega$  (63 ×  $R_{AB}/63 + R_W$ ). Figure 27 shows a simplified diagram of the equivalent RDAC circuit. The general equation determining  $R_{WB}$  is

$$R_{WB}(D) = \frac{D}{63} \times R_{AB} + R_W \tag{1}$$

where

D is the decimal equivalent of the 6-bit binary code.

 $R_{AB}$  is the end-to-end resistance.

 $R_W$  is the wiper resistance contributed by the on-resistance of the internal switch.

Table 6.  $R_{WB}$  vs. Codes:  $R_{AB} = 10 \text{ k}\Omega$ ; Terminal A Open

|         |                     | ·                                              |
|---------|---------------------|------------------------------------------------|
| D (Dec) | R <sub>WB</sub> (Ω) | Output State                                   |
| 63      | 10060               | Full-scale (R <sub>AB</sub> + R <sub>W</sub> ) |
| 32      | 5139                | Midscale                                       |
| 1       | 219                 | 1 LSB                                          |
| 0       | 60                  | Zero-scale (wiper contact resistance)          |

Because a finite wiper resistance of  $60~\Omega$  is present in the zero-scale condition, care should be taken to limit the current flow between Terminal W and Terminal B in this state to a maximum pulse current 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper (Terminal W) and Terminal A also produces a complementary resistance,  $R_{WA}$ . When these terminals are used, Terminal B can be opened or shorted to Terminal W. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$R_{WA}(D) = \frac{63 - D}{63} \times R_{AB} + R_{W} \tag{2}$$

Table 7.  $R_{WA}$  vs. Codes:  $R_{AB} = 10 \text{ k}\Omega$ ; Terminal B Open

| D (Dec) | R <sub>WA</sub> (Ω) | Output State |
|---------|---------------------|--------------|
| 63      | 60                  | Full-scale   |
| 32      | 4980                | Midscale     |
| 1       | 9901                | 1 LSB        |
| 0       | 10060               | Zero-scale   |

The typical distribution of the resistance tolerance from device to device is process-lot dependent; it is possible to have  $\pm 30\%$  tolerance.



Figure 27. AD5171 Equivalent RDAC Circuit

# VARIABLE RESISTANCE AND VOLTAGE FOR POTENTIOMETER MODE

If all three terminals are used, the operation is called the potentiometer mode. The most common configuration is the voltage divider operation (see Figure 28).



Figure 28. Potentiometer Mode Configuration

Ignoring the effect of the wiper resistance, the transfer function is simply

$$V_W(D) = \frac{D}{63} V_A \tag{3}$$

A more accurate calculation, which includes the wiper resistance effect, yields

$$V_W(D) = \frac{\frac{D}{63}R_{AB} + R_W}{R_{AB} + 2R_W}V_A \tag{4}$$

Unlike in rheostat mode where the absolute tolerance is high, potentiometer mode yields an almost ratiometric function of D/63 with a relatively small error contributed by the  $R_W$  terms; thus, the tolerance effect is almost cancelled. Although the thin film step resistor ( $R_S$ ) and CMOS switches resistance ( $R_W$ ) have very different temperature coefficients, the ratiometric adjustment also reduces the overall temperature coefficient effect to 5 ppm/°C, except at low value codes where  $R_W$  dominates.

Potentiometer mode includes other operations such as op amp input, feedback resistor networks, and voltage scaling applications. Terminal A, Terminal W, and Terminal B can, in fact, be input or output terminals provided that  $|V_{AB}|$ ,  $|V_{WA}|$ , and  $|V_{WB}|$  do not exceed  $V_{DD}$  to GND.

#### **POWER SUPPLY CONSIDERATIONS**

To minimize the package pin count, both the OTP and normal operating voltage supplies share the same  $V_{\rm DD}$  terminal of the AD5171. The AD5171 employs fuse link technology that requires 4.75 V to 5.25 V for blowing the internal fuses to achieve a given setting, but normal  $V_{\rm DD}$  can be anywhere between 2.7 V and 5.5 V after the fuse programming process. As a result, dual voltage supplies and isolation are needed if system  $V_{\rm DD}$  is lower than the required  $V_{\rm DD\_OTP}$ . The fuse programming supply (either an on-board regulator or rack-mount power supply) must be rated at 4.75 V to 5.25 V and able to provide a 100 mA current for 400 ms for successful one-time programming. Once fuse programming is complete, the  $V_{\rm DD\_OTP}$  supply must be removed to allow normal operation at 2.7 V to 5.5 V; the device then consumes current in the  $\mu A$  range.



Figure 29. 5 V OTP Supply Isolated from the 2.7 V Normal Operating Supply; the  $V_{DD\_OTP}$  supply must be removed once OTP is complete.

When operating at 2.7 V, use of the bidirectional low threshold P-Ch MOSFETs is recommended for the isolation of the supply. As shown in Figure 29, this assumes that the 2.7 V system voltage is applied first, and the P1 and P2 gates are pulled to ground, thus turning on P1 and, subsequently, P2. As a result,  $V_{\rm DD}$  of the AD5171 approaches 2.7 V. When the AD5171 setting is found, the factory tester applies the  $V_{\rm DD\_OTP}$  to both the  $V_{\rm DD}$  and the MOSFETs gates, thus turning off P1 and P2. The OTP command should be executed at this time to program the AD5171 while the 2.7 V source is protected. Once the fuse programming is complete, the tester withdraws the  $V_{\rm DD\_OTP}$  and the setting of the AD5171 is permanently fixed.

The AD5171 achieves the OTP function through blowing internal fuses. Users should always apply the 4.75 V to 5.25 V one-time program voltage requirement at the first fuse programming attempt. Failure to comply with this requirement may lead to a change in the fuse structures, rendering programming inoperable.

Care should be taken when SCL and SDA are driven from a low voltage logic controller. Users must ensure that the logic high level is between 0.7 V  $\times$  VDD and VDD. Refer to the Level Shifting for Different Voltage Operation section.

Poor PCB layout introduces parasitics that may affect the fuse programming. Therefore, it is recommended that a 10  $\mu F$  tantalum capacitor be added in parallel with a 1 nF ceramic capacitor as close as possible to the  $V_{\rm DD}$  pin. The type and value chosen for both capacitors are important. This combination of capacitor values provides both a fast response and larger supply current handling with minimum supply droop during transients. As a result, these capacitors increase the OTP programming success by not inhibiting the proper energy needed to blow the internal fuses. Additionally, C1 minimizes transient disturbance and low frequency ripple, while C2 reduces high frequency noise during normal operation.

#### **ESD PROTECTION**

Digital inputs SDA and SCL are protected with a series input resistor and parallel Zener ESD structures (see Figure 30).



Figure 30. ESD Protection of Digital Pins

#### **TERMINAL VOLTAGE OPERATING RANGE**

There are also ESD protection diodes between  $V_{\rm DD}$  and the RDAC terminals; therefore, the  $V_{\rm DD}$  of the AD5171 defines their voltage boundary conditions (see Figure 31). Supply signals present on Terminal A, Terminal B, and Terminal W that exceed  $V_{\rm DD}$  are clamped by the internal forward-biased diodes and should be avoided.



Figure 31. Maximum Terminal Voltages Set by V<sub>DD</sub>

#### POWER-UP/POWER-DOWN SEQUENCES

Similarly, because of the ESD protection diodes, it is important to power  $V_{\rm DD}$  first before applying any voltages to Terminal A, Terminal B, and Terminal W. Otherwise, the diode is forward-biased such that  $V_{\rm DD}$  is powered unintentionally and can affect the remainder of the users' circuits. The ideal power-up sequence is the following order: GND,  $V_{\rm DD}$ , digital inputs, and  $V_{\rm A}/V_{\rm B}/V_{\rm W}$ . The order of powering  $V_{\rm A}, V_{\rm B}, V_{\rm W}$ , and the digital inputs is not important as long as they are powered after  $V_{\rm DD}$ . Similarly,  $V_{\rm DD}$  should be powered down last.

### **CONTROLLING THE AD5171**

There are two ways of controlling the AD5171. Users can either program the devices with computer software or employ external I<sup>2</sup>C controllers.

#### SOFTWARE PROGRAMMING

Due to the advantage of the one-time programmable feature, users may consider programming the device in the factory before shipping it to the end users. Analog Devices offers device programming software that can be implemented in the factory on PCs running Windows 95 to Windows XP platforms. As a result, external controllers are not required, which significantly reduces development time.

The program is an executable file that does not require the user to know any programming languages or programming skills. It is easy to set up and use. Figure 32 shows the software interface. The software can be downloaded from the AD5171 product page.



Figure 32. Software Interface

#### Write

The AD5171 starts at midscale after power-up prior to the OTP programming. To increment or decrement the resistance, move the scrollbar on the left. To write any specific values, use the bit pattern control in the upper screen and click **Run**. The format of writing data to the device is shown in Table 8. Once the desired setting is found, click **Program Permanent** to blow the internal fuse links for permanent setting. The user can also set the programming bit pattern in the upper screen and click **Run** to achieve the same result.

#### Read

To read the validation bits and data from the device, click **Read**. The user may also set the bit pattern in the upper screen and click **Run**. The format of reading data out from the device is shown in Table 9.

#### **DEVICE PROGRAMMING**

To apply the device programming software in the factory, users need to modify a parallel port cable and configure Pin 2, Pin 3, Pin 15, and Pin 25 for SDA\_write, SCL, SDA\_read, and DGND, respectively, for the control signals (see Figure 33). In addition, lay out the PCB of the AD5171 with SCL and SDA pads, as shown in Figure 34, such that pogo pins can be inserted for the factory programming.



Figure 33. Parallel Port Connection: Pin 2 = SDA\_write, Pin 3 = SCL, Pin 15 = SDA\_read, and Pin 25 = DGND



Figure 34. Recommended AD5171 PCB Layout

#### **Table 8. SDA Write Mode Bit Format**

| S                  | 0 | 1 | 0 | 1 | 1 | 0 | AD0 | 0 | Α    | T    | X     | X   | X | X | X | X | X | Α | X   | X       | D5 | D4 | D3 | D2 | D1 | D0 | Α | Р |
|--------------------|---|---|---|---|---|---|-----|---|------|------|-------|-----|---|---|---|---|---|---|-----|---------|----|----|----|----|----|----|---|---|
| Slave Address Byte |   |   |   |   |   |   |     |   | Inst | ruct | ion E | yte |   |   |   |   |   |   | Dat | ta Byte | š  |    |    |    |    |    |   |   |

#### **Table 9. SDA Read Mode Bit Format**

| S | 0                  | 1 | 0 | 1 | 1 | 0 | AD0 | 1 | Α | E1 | E0 | D5   | D4     | D3 | D2 | D1 | D0 | Α | P |
|---|--------------------|---|---|---|---|---|-----|---|---|----|----|------|--------|----|----|----|----|---|---|
|   | Slave Address Byte |   |   |   |   |   |     |   |   |    |    | Data | a Byte |    |    |    |    |   |   |

Table 10. SDA Bits Definitions and Descriptions

| Bit                    | Description                                                                                                  |
|------------------------|--------------------------------------------------------------------------------------------------------------|
| S                      | Start Condition.                                                                                             |
| P                      | Stop Condition.                                                                                              |
| A                      | Acknowledge.                                                                                                 |
| AD0                    | I <sup>2</sup> C Device Address Bit. Allows a maximum of two AD5171s to be addressed.                        |
| Χ                      | Don't Care.                                                                                                  |
| T                      | OTP Programming Bit. Logic 1 programs the wiper position permanently.                                        |
| D5, D4, D3, D2, D1, D0 | Data Bits.                                                                                                   |
| E1, E0                 | OTP Validation Bits:                                                                                         |
|                        | 0, 0 = Ready to Program.                                                                                     |
|                        | 0, 1 = Test Fuse Not Blown Successfully. For factory setup checking purpose only. Users should not see these |
|                        | combinations.                                                                                                |
|                        | 1, 0 = Fatal Error. Do not retry. Discard the unit.                                                          |
|                        | 1, 1 = Programmed Successfully. No further adjustments are possible.                                         |

#### I<sup>2</sup>C CONTROLLER PROGRAMMING

#### **Write Bit Patterns**



Figure 35. Writing to the RDAC Register



Figure 36. Activating One-Time Programming

#### **Read Bit Pattern**



Figure 37. Reading Data from RDAC Register

#### **I<sup>2</sup>C-COMPATIBLE 2-WIRE SERIAL BUS**

For users who prefer to use external controllers, the AD5171 can be controlled via an I<sup>2</sup>C-compatible serial bus; the part is connected to this bus as a slave device. The following section describes how the 2-wire I<sup>2</sup>C serial bus protocol operates (see Figure 35, Figure 36, and Figure 37).

The master initiates data transfer by establishing a start condition, which is when SDA goes from high to low while SCL is high (see Figure 35 and Figure 36). The following byte is the slave address byte, which consists of the 6 MSBs as a slave address defined as 010110. The next bit is AD0, which is an I<sup>2</sup>C device address bit. Depending on the states of their AD0 bits, two

AD5171s can be addressed on the same bus (see Figure 38). The last LSB is the  $R/\overline{W}$  bit, which determines whether data is read from, or written to, the slave device.

The slave address corresponding to the transmitted address bit responds by pulling the SDA line low during the 9<sup>th</sup> clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, its serial register.

The write operation contains one instruction byte more than the read operation. The instruction byte in the write mode follows the slave address byte. The MSB of the instruction byte labeled T is the one-time programming bit. After acknowledging

Rev. D | Page 17 of 24

the instruction byte, the last byte in the write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 35).

In read mode, the data byte follows immediately after the acknowledgment of the slave address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (note the slight difference from the write mode; there are eight data bits followed by a no acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 37).

When all data bits are read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In the write mode, the master pulls the SDA line high during the 10<sup>th</sup> clock pulse to establish a stop condition (see Figure 35 and Figure 36). In the read mode, the master issues a no acknowledge for the 9<sup>th</sup> clock pulse, that is, the SDA line remains high. The master then brings the SDA line low before the 10<sup>th</sup> clock pulse, which goes high to establish a stop condition (see Figure 37).

A repeated write function gives the user flexibility to update the RDAC output a number of times, except after permanent programming, addressing, and instructing the part only once. During the write cycle, each data byte updates the RDAC output. For example, after the RDAC has acknowledged its slave address and instruction bytes, the RDAC output updates after these two bytes. If another byte is written to the RDAC while it is still addressed to a specific slave device with the same instruction, this byte updates the output of the selected slave device. If different instructions are needed, the write mode has to be started with a new slave address, instruction, and data bytes. Similarly, a repeated read function of the RDAC is also allowed.

#### **CONTROLLING TWO DEVICES ON ONE BUS**

Figure 38 shows two AD5171 devices on the same serial bus. Each has a different slave address because the state of each AD0 pin is different, which allows each device to be independently operated. The master device output bus line drivers are opendrain pull-downs in a fully I<sup>2</sup>C-compatible interface.



Figure 38. Two AD5171 Devices on One Bus

# APPLICATIONS INFORMATION

It is common to buffer the output of the digital potentiometer as a DAC unless the load is much larger than  $R_{WB}$ . The buffer can impede conversion and deliver higher current, if needed.



Figure 39. Programmable Voltage Reference (DAC)

#### **GAIN CONTROL COMPENSATION**

The digital potentiometers are commonly used in gain controls or sensor transimpedance amplifier signal conditioning applications (see Figure 40). To avoid gain peaking, or in worst-case oscillation due to step response, a compensation capacitor is needed. In general, C2 in the range of a few picofarads to a few tenths of a picofarad is adequate for the compensation.



Figure 40. Typical Noninverting Gain Amplifier

# PROGRAMMABLE VOLTAGE SOURCE WITH BOOSTED OUTPUT

For applications that require high current adjustment, such as a laser diode driver or tunable laser, a boosted voltage source can be considered (see Figure 41).



Figure 41. Programmable Booster Voltage Source

In this circuit, the inverting input of the op amp forces the  $V_{\text{OUT}}$  to be equal to the wiper voltage set by the digital potentiometer. The load current is then delivered by the supply via the N-Ch FET  $N_1$ .  $N_1$  power handling must be adequate to dissipate  $(V_I - V_O) \times I_L$  power. This circuit can source a maximum of 100 mA with a 5 V supply. For precision applications, a voltage reference, such as the ADR421, ADR03, or ADR370, can be applied at Terminal A of the digital potentiometer.

# LEVEL SHIFTING FOR DIFFERENT VOLTAGE OPERATION

If the SCL and SDA signals come from a low voltage logic controller and are below the minimum  $V_{IH}$  level (0.7 V ×  $V_{DD}$ ), level shift the signals for read/write communications between the AD5171 and the controller. Figure 42 shows one of the implementations. For example, when SDA1 is at 2.5 V, M1 turns off, and SDA2 becomes 5 V. When SDA1 is at 0 V, M1 turns on, and SDA2 approaches 0 V. As a result, proper level shifting is established. M1 and M2 should be low threshold N-Ch power MOSFETs, such as FDV301N.



Figure 42. Level Shifting for Different Voltage Operation

#### **RESISTANCE SCALING**

The AD5171 offers  $5 \ k\Omega$ ,  $10 \ k\Omega$ ,  $50 \ k\Omega$ , and  $100 \ k\Omega$  nominal resistances. For users who need to optimize the resolution with an arbitrary full range resistance, the following techniques can be used. By paralleling a discrete resistor, a proportionately lower voltage appears at Terminal A to Terminal B, which is applicable only to the voltage divider mode (see Figure 43).

This translates into a finer degree of precision because the step size at Terminal W is smaller. The voltage can be found as

$$V_{W}(D) = \frac{(R_{AB} || R2)}{R3 + R_{AB} || R2} \times \frac{D}{64} \times V_{DD}$$

$$V_{DD} \circ$$

$$R3 \downarrow W$$

$$R2 \downarrow R1 \downarrow W$$

$$R3 \downarrow W$$

$$R3 \downarrow W$$

$$R4 \downarrow W$$

$$R4 \downarrow W$$

$$R5 \downarrow W$$

$$R5 \downarrow W$$

$$R6 \downarrow W$$

$$R7 \downarrow W$$

$$R8 \downarrow W$$

$$R8 \downarrow W$$

$$R9 \downarrow W$$

$$R9$$

Figure 43. Lowering the Nominal Resistance

For log taper adjustment, such as volume control, Figure 44 shows another way of resistance scaling. In this circuit, the smaller the R2 with respect to  $R_{AB}$ , the more it behaves like the pseudo log taper characteristic. The wiper voltage is simply

$$V_{W}(D) = \frac{(R_{WB} || R2)}{R_{WA} + R_{WB} || R2} \times V_{I}$$

$$V_{IO}$$

$$R1 = V_{IO}$$

$$R2 = V_{IO}$$

$$R2 = V_{IO}$$

$$R2 = V_{IO}$$

Figure 44. Resistor Scaling with Log Adjustment Characteristics

#### RESOLUTION ENHANCEMENT

The resolution can be doubled in the potentiometer mode of operation by using three digital potentiometers. Borrowed from the Analog Devices patented RDAC segmentation technique, users can configure three AD5171s to double the resolution (see Figure 45). First, U3 must be parallel with a discrete resistor,  $R_P$ , which is chosen to be equal to a step resistance ( $R_P = R_{AB}/64$ ). Adjusting U1 and U2 together forms the coarse 6-bit adjustment, and adjusting U3 alone forms the finer 6-bit adjustment. As a result, the effective resolution becomes 12-bit.



Figure 45. Doubling the Resolution

#### RDAC CIRCUIT SIMULATION MODEL

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the digital potentiometers. Configured as a potentiometer divider, the -3 dB bandwidth of the AD5171 (5 k $\Omega$  resistor) measures 1.5 MHz at half scale. Figure 14 to Figure 17 provide the large signal BODE plot characteristics of the four available resistor versions: 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . A parasitic simulation model is shown in Figure 46. Listing 1 provides a macro model net list for the 10 k $\Omega$  device.



Figure 46. Circuit Simulation Model for RDAC =  $10 \text{ k}\Omega$ 

#### Listing 1. Macro Model Net List for RDAC

.PARAM D=64, RDAC=10E3 .SUBCKT DPOT (A,W,B) CA RWA {(1-D/64)\*RDAC+60} Α W CW W 0 55E-12 RWB {D/64\*RDAC+60} W В CB

.ENDS DPOT

## **EVALUATION BOARD**



Figure 47. Evaluation Board Schematic

The AD5171 evaluation board comes with a dual op amp AD822 and a 2.5 V reference ADR03. Users can configure many building block circuits with minimal components needed. Figure 48 shows one of the examples. There is space available on the board where users can build additional circuits for further evaluations as shown in Figure 49.





Figure 49. Evaluation Board

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-178-BA

Figure 50. 8-Lead Small Outline Transistor Package [SOT-23] (RJ-8) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| ONDERING GOIDE                |                      |                   |                         |                |                   |          |  |  |
|-------------------------------|----------------------|-------------------|-------------------------|----------------|-------------------|----------|--|--|
| Model <sup>1</sup>            | R <sub>AB</sub> (kΩ) | Temperature Range | Package Description     | Package Option | Ordering Quantity | Branding |  |  |
| AD5171BRJ5-R2                 | 5                    | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D12      |  |  |
| AD5171BRJ5-RL7                | 5                    | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D12      |  |  |
| AD5171BRJZ5-R2 <sup>2</sup>   | 5                    | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D12#     |  |  |
| AD5171BRJZ5-R7 <sup>2</sup>   | 5                    | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D12#     |  |  |
| AD5171BRJ10-R2                | 10                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D13      |  |  |
| AD5171BRJ10-RL7               | 10                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D13      |  |  |
| AD5171BRJZ10-R2 <sup>2</sup>  | 10                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D13#     |  |  |
| AD5171BRJZ10-R7 <sup>2</sup>  | 10                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D13#     |  |  |
| AD5171BRJ50-R2                | 50                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D14      |  |  |
| AD5171BRJ50-RL7               | 50                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D14      |  |  |
| AD5171BRJZ50-R2 <sup>2</sup>  | 50                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D14#     |  |  |
| AD5171BRJZ50-R7 <sup>2</sup>  | 50                   | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D14#     |  |  |
| AD5171BRJ100-R2               | 100                  | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D15      |  |  |
| AD5171BRJ100-RL7              | 100                  | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D15      |  |  |
| AD5171BRJZ100-R2 <sup>2</sup> | 100                  | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 250               | D15#     |  |  |
| AD5171BRJZ100-R7 <sup>2</sup> | 100                  | -40°C to +125°C   | 8-Lead SOT-23           | RJ-8           | 3000              | D15#     |  |  |
| AD5171EVAL <sup>3</sup>       | 10                   |                   | <b>Evaluation Board</b> |                | 1                 |          |  |  |

<sup>&</sup>lt;sup>1</sup> Parts have a YWW or #YWW marking on the bottom of the package. Y shows the year that the part was made, for example, Y = 5 for 2005. WW shows the work week that the part was made.

 $<sup>^2</sup>$  Z = RoHS Compliant Part, # denotes RoHS compliant part may be top or bottom marked.

 $<sup>^3</sup>$  The evaluation board is shipped with three pieces of 10 k $\Omega$  parts. Users should order extra samples or different resistance options if needed.

**NOTES** 

| NOTES |        |  |  |
|-------|--------|--|--|
| NOTES | AD5171 |  |  |
|       | NOTES  |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |
|       |        |  |  |

Purchase of licensed  $l^2C$  components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips  $l^2C$  Patent Rights to use these components in an  $l^2C$  system, provided that the system conforms to the  $l^2C$  Standard Specification as defined by Philips.

©2004–2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

D03437-0-7/08(D)



www.analog.com