Figure 1: Functional Diagram



**Design Notes:** A 1- $\mu$ F bypass capacitor must be connected between pins  $V_{DD}$  and  $V_{SS}$ .

Table 1: Truth Table - ACNU-3430

| LED | V <sub>DD</sub> – V <sub>SS</sub> POSITIVE GOING (i.e., TURN-ON) | V <sub>DD</sub> – V <sub>SS</sub> NEGATIVE GOING (i.e., TURN-OFF) | vo         |
|-----|------------------------------------------------------------------|-------------------------------------------------------------------|------------|
| OFF | 0V to 30V                                                        | 0V to 30V                                                         | LOW        |
| ON  | 0V to 11.9V                                                      | 0V to 10.9V                                                       | LOW        |
| ON  | 11.9V to 13.2V                                                   | 10.9V to 12.2V                                                    | TRANSITION |
| ON  | 13.2V to 30V                                                     | 12.2V to 30V                                                      | HIGH       |

# **Ordering Information**

ACNU-3430 is UL Recognized with 5000  $V_{RMS}$  for 1 minute per UL1577.

**Table 2: Ordering Information** 

|             | Option         |            |               |                         |               |
|-------------|----------------|------------|---------------|-------------------------|---------------|
| Part Number | RoHS Compliant | Package    | Tape and Reel | IEC/EN/DIN EN 60747-5-5 | Quantity      |
| ACNU-3430   | -000E          | 11-mm SSO8 |               | X                       | 80 per tube   |
|             | -500E          |            | X             | X                       | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example:

ACNU-3430-500E to order the product in tape and reel packaging with IEC/EN/DIN EN 60747-5-5 safety approval in RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

# **Package Outline Drawings**

Figure 2: ACNU-3430 Outline Drawing (11-mm SSO8 Package)



Lead Coplanarity = 0.10mm (0.004 inches)

Dimensions in mm [inch]

Maximum mold flash on each side 0.127mm [0.005]
Note: Floating lead protrusion is 0.15mm [0.006] Max if applicable

## **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non- Halide Flux should be used.

# **Regulatory Information**

The ACNU-3430 is approved by the following organizations.

| <b>UL</b> Recognized under UL 1577, component recognition program up to V <sub>ISO</sub> = 5000 V <sub>RMS</sub> , File E5 |                                                   |  |  |
|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|
| CSA                                                                                                                        | CSA Component Acceptance Notice #5, File CA 88324 |  |  |
| IEC/EN/DIN EN 60747-5-5 Maximum Working Insulation Voltage V <sub>IORM</sub> = 1414 V <sub>peak</sub>                      |                                                   |  |  |

# **Insulation Characteristics**

Table 3: IEC/EN/DIN EN 60747-5-5 Insulation Characteristics

| Description                                                                                          | Symbol                 | Characteristic   | Units             |
|------------------------------------------------------------------------------------------------------|------------------------|------------------|-------------------|
| Installation Classification per DIN VDE 0110/39, Table 1                                             |                        |                  |                   |
| For Rated Mains Voltage ≤ 600 V <sub>RMS</sub>                                                       |                        | I – IV           |                   |
| For Rated Mains Voltage ≤ 1000 V <sub>RMS</sub>                                                      |                        | I – III          |                   |
| Climatic Classification                                                                              |                        | 40/110/21        |                   |
| Pollution Degree (DIN VDE 0110/39)                                                                   |                        | 2                |                   |
| Maximum Working Insulation Voltage                                                                   | V <sub>IORM</sub>      | 1414             | V <sub>peak</sub> |
| Input to Output Test Voltage, Method b <sup>a</sup>                                                  | $V_{PR}$               | 2652             | $V_{peak}$        |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ sec, Partial Discharge < 5 pC |                        |                  |                   |
| Input to Output Test Voltage, Method a <sup>a</sup>                                                  | V <sub>PR</sub>        | 2262             | V <sub>peak</sub> |
| $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ sec, Partial Discharge < 5 pC      |                        |                  |                   |
| Highest Allowable Overvoltage <sup>a</sup>                                                           | V <sub>IOTM</sub>      | 8000             | V <sub>peak</sub> |
| (Transient Overvoltage tini = 60 sec)                                                                |                        |                  | ·                 |
| Safety-Limiting Values – maximum values allowed in the event of a failure <sup>b</sup>               |                        |                  |                   |
| Case Temperature                                                                                     | T <sub>S</sub>         | 175              | °C                |
| Input Current                                                                                        | I <sub>S, INPUT</sub>  | 230              | mA                |
| Output Power                                                                                         | P <sub>S, OUTPUT</sub> | 600              | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                     | R <sub>S</sub>         | >10 <sup>9</sup> | Ω                 |

a. Refer to IEC/EN/DIN EN 60747-5-5 Optoisolator Safety Standard section of the *Avago Regulatory Guide to Isolation Circuits*, AV02-2041EN for a detailed description of Method a and Method b partial discharge test profiles.

b. These optocouplers are suitable for *safe electrical isolation* only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits. Surface mount classification is Class A in accordance with CECC 00802.

# **Insulation and Safety-Related Specifications**

**Table 4: Insulation and Safety Related Specifications** 

| Parameter                                         | Symbol | ACNU-3430 | Units | Conditions                                                                                                                         |
|---------------------------------------------------|--------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)              | L(101) | 10.5      | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking (Creepage)              | L(102) | 11.0      | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap (Internal Clearance) |        | 0.5       | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Tracking Resistance (Comparative Tracking Index)  | CTI    | >300      | V     | DIN IEC 112/VDE 0303 Part 1.                                                                                                       |
| Isolation Group                                   |        | Illa      |       | Material Group (DIN VDE 0110, 1/89, Table 1).                                                                                      |

NOTE: All Broadcom data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered (the recommended Land Pattern does not necessarily meet the minimum creepage of the device). There are recommended techniques, such as grooves and ribs, that may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors, such as pollution degree and insulation level.

# **Absolute Maximum Ratings**

**Table 5: Absolute Maximum Ratings** 

| Parameter                                                 | Symbol                | Min.        | Max.                                     | Units | Note |
|-----------------------------------------------------------|-----------------------|-------------|------------------------------------------|-------|------|
| Storage Temperature                                       | T <sub>S</sub>        | <b>-</b> 55 | 125                                      | °C    |      |
| Operating Temperature                                     | T <sub>A</sub>        | -40         | 110                                      | °C    |      |
| Average Input Current                                     | I <sub>F(AVG)</sub>   | _           | 25                                       | mA    | а    |
| Peak Transient Input Current (<1 ms pulse width, 300 pps) | I <sub>F(TRAN)</sub>  | _           | 1                                        | Α     |      |
| Reverse Input Voltage                                     | $V_R$                 | _           | 5                                        | V     |      |
| High Peak Output Current                                  | I <sub>OH(PEAK)</sub> | _           | 5.0                                      | Α     | b    |
| Low Peak Output Current                                   | I <sub>OL(PEAK)</sub> | _           | 5.0                                      | Α     | b    |
| Total Output Supply Voltage                               | $(V_{DD} - V_{SS})$   | -0.5        | 35                                       | V     |      |
| Negative Output Supply Voltage                            | $(V_E - V_{SS})$      | -0.5        | 15                                       | V     |      |
| Positive Output Supply Voltage                            | $(V_{DD} - V_{E})$    | -0.5        | 35 – (V <sub>E</sub> – V <sub>SS</sub> ) | V     |      |
| Output Voltage                                            | V <sub>O(PEAK)</sub>  | -0.5        | $V_{DD}$                                 | V     |      |
| Output IC Power Dissipation                               | P <sub>O</sub>        | _           | 500                                      | mW    | С    |
| Total Power Dissipation                                   | P <sub>T</sub>        | _           | 550                                      | mW    | d    |

- a. Derate linearly above 70°C free-air temperature at a rate of 0.3 mA/°C.
- b. Maximum pulse width = 10 µs. This value is intended to allow for component tolerances for designs with I<sub>O</sub> peak minimum = 4A. See the Application Information section for additional details on limiting I<sub>OH</sub> peak.
- c. Derate linearly above 85°C free-air temperature at a rate of12.5 mW/°C.
- d. Derate linearly above 85°C free-air temperature at a rate of 13.75 mW/°C. The maximum LED junction temperature should not exceed 125°C.

### **Recommended Operating Conditions**

**Table 6: Recommended Operating Conditions** 

| Parameter                      | Symbol                              | Min  | Max.                                     | Units | Note |
|--------------------------------|-------------------------------------|------|------------------------------------------|-------|------|
| Operating Temperature          | T <sub>A</sub>                      | -40  | 110                                      | °C    |      |
| Output Supply Voltage          | $(V_{DD} - V_{SS})$                 | 15   | 30                                       | V     |      |
| Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>SS</sub> ) | 0    | 15                                       | V     |      |
| Positive Output Supply Voltage | $(V_{DD} - V_{E})$                  | 15   | 30 – (V <sub>E</sub> – V <sub>SS</sub> ) | V     |      |
| Input Current (ON)             | I <sub>F(ON)</sub>                  | 7    | 12                                       | mA    |      |
| Input Voltage (OFF)            | V <sub>F(OFF)</sub>                 | -3.6 | 0.5                                      | V     |      |

# **Electrical Specifications (DC)**

All typical values are at  $T_A$  = 25°C,  $V_{DD} - V_E$  = 15V,  $V_E - V_{SS}$  = 15V. All minimum and maximum specifications are at recommended operating conditions ( $T_A$  = -40°C to 110°C,  $I_{F(ON)}$  = 7 mA to 12 mA,  $V_{F(OFF)}$  = -3.6 V to 0.5 V,  $V_{DD} - V_E$  = 15V,  $V_E - V_{SS}$  = 15V), unless otherwise noted.

**Table 7: Electrical Specifications (DC)** 

| Parameter                                           | Symbol                    | Min.                  | Тур.                   | Max. | Units | Test Conditions                               | Figure | Note |
|-----------------------------------------------------|---------------------------|-----------------------|------------------------|------|-------|-----------------------------------------------|--------|------|
| High Level Peak Output Current                      | I <sub>OH</sub>           | -4.0                  | -7.5                   |      | Α     | $V_{DD} - V_{O} = 15$                         | 4, 5   | а    |
| Low Level Peak Output Current                       | I <sub>OL</sub>           | 4.0                   | 6.2                    |      | Α     | V <sub>O</sub> – V <sub>SS</sub> =15          | 7, 8   | а    |
| High Output Transistor RDS(ON)                      | R <sub>DS,OH</sub>        | 0.5                   | 0.9                    | 2.1  | Ω     | I <sub>OH</sub> = 4 A                         | 9      | b    |
| Low Output Transistor RDS(ON)                       | R <sub>DS,OL</sub>        | 0.2                   | 0.65                   | 1.3  | Ω     | I <sub>OL</sub> = -4 A                        | 10     | b    |
| High Level Output Voltage                           | V <sub>OH</sub>           | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> – 0.08 |      | V     | I <sub>O</sub> = -100 mA                      | 3      | c, d |
| High Level Output Voltage                           | V <sub>OH</sub>           | _                     | $V_{DD}$               |      | V     | I <sub>O</sub> = 0 mA, I <sub>F</sub> = 10 mA |        |      |
| Low Level Output Voltage                            | V <sub>OL</sub>           | _                     | 0.05                   | 0.25 | V     | I <sub>O</sub> = 100 mA                       | 6      |      |
| High Level Output Supply Current (V <sub>DD</sub> ) | I <sub>DDH</sub>          | _                     | 3                      | 5    | mA    | I <sub>F</sub> = 10 mA                        | 11     |      |
| Low Level Output Supply Current (V <sub>DD</sub> )  | I <sub>DDL</sub>          | _                     | 3                      | 5    | mA    | V <sub>F</sub> = 0V                           | 11     |      |
| V <sub>E</sub> High Level Output Supply Current     | I <sub>EH</sub>           | -1.3                  | -0.7                   |      | mA    | I <sub>F</sub> = 10 mA                        | 12     |      |
| V <sub>E</sub> Low Level Output Supply Current      | I <sub>EL</sub>           | -1.0                  | -0.65                  |      | mA    | V <sub>F</sub> = 0V                           | 12     |      |
| Threshold Input Current Low to High                 | I <sub>FLH</sub>          | 0.50                  | 2                      | 6    | mA    | V <sub>O</sub> > 5V                           | 13     |      |
| Threshold Input Voltage High to Low                 | V <sub>FHL</sub>          | 0.5                   | _                      |      | V     |                                               |        |      |
| Input Forward Voltage                               | V <sub>F</sub>            | 1.20                  | 1.45                   | 1.85 | V     | I <sub>F</sub> = 10 mA                        | 17     |      |
| Temperature Coefficient of Input Forward Voltage    | $\Delta V_F / \Delta T_A$ | _                     | -1.5                   | _    | mV/°C | I <sub>F</sub> = 10 mA                        |        |      |
| Input Reverse Breakdown Voltage                     | BV <sub>R</sub>           | 5                     | _                      |      | V     | I <sub>R</sub> = 100 mA                       |        |      |
| Input Capacitance                                   | C <sub>IN</sub>           | _                     | 23                     | _    | pF    | f = 1 MHz, V <sub>F</sub> = 0V                |        |      |
| UVLO Threshold                                      | V <sub>UVLO+</sub>        | 11.9                  | 12.6                   | 13.2 | V     | $V_O > 5V$ , $I_F = 10 \text{ mA}$            |        |      |
|                                                     | V <sub>UVLO</sub>         | 10.9                  | 11.6                   | 12.2 |       |                                               |        |      |
| UVLO Hysteresis                                     | UVLO <sub>HYS</sub>       | _                     | 1.0                    | _    | V     |                                               |        |      |

- a. Maximum pulse width = 10 ms.
- b. Output is sourced at -4.0A/4.0A with a maximum pulse width = 10  $\mu$ s.
- c. In this test,  $V_{OH}$  is measured with a DC load current. When driving capacitive loads,  $V_{OH}$  approaches  $V_{DD}$  as  $I_{OH}$  approaches zero amps.
- d. Maximum pulse width = 1 ms.

# **Switching Specifications (AC)**

All typical values are at  $T_A$  = 25°C,  $V_{DD} - V_E$  = 15V,  $V_E - V_{SS}$  = 15V. All minimum and maximum specifications are at recommended operating conditions ( $T_A$  = -40°C to 110°C,  $I_{F(ON)}$  = 7 mA to 12 mA,  $V_{F(OFF)}$  = -3.6V to 0.5V,  $V_{DD} - V_E$  = 15V,  $V_E - V_{SS}$  = 15V), unless otherwise noted.

Table 8: Switching Specifications (AC)

| Parameter                                             | Symbol                                        | Min. | Тур. | Max. | Unit  | Test Conditions                                               | Figure        | Note |
|-------------------------------------------------------|-----------------------------------------------|------|------|------|-------|---------------------------------------------------------------|---------------|------|
| Propagation Delay Time to High Output Level           | t <sub>PLH</sub>                              | 50   | 75   | 150  | ns    | $R_G = 7.5 \Omega$ ,<br>$C_G = 25 \text{ nF}$ ,               | 14, 15,<br>18 |      |
| Propagation Delay Time to Low Output Level            | t <sub>PHL</sub>                              | 50   | 70   | 150  | ns    | f = 10 kHz,<br>Duty Cycle = 50%,                              |               |      |
| Pulse Width Distortion                                | PWD                                           | _    | _    | 80   | ns    | $I_F = 10 \text{ mA},$                                        | 18            | a    |
| Propagation Delay Difference<br>Between Any Two Parts | PDD<br>(t <sub>PHL</sub> – t <sub>PLH</sub> ) | -90  | _    | 90   | ns    |                                                               | 18            | b    |
| Propagation Delay Skew                                | t <sub>PSK</sub>                              | _    | _    | 80   | ns    |                                                               | 18            | С    |
| Rise Time                                             | t <sub>R</sub>                                | _    | 20   | 50   | ns    |                                                               | 16, 18        |      |
| Fall Time                                             | t <sub>F</sub>                                | _    | 10   | 30   | ns    |                                                               |               |      |
| Output High Level Common<br>Mode Transient Immunity   | CM <sub>H</sub>                               | 100  | _    | _    | kV/µs | $T_A = 25^{\circ}C,$ $I_F = 10 \text{ mA},$ $V_{CM} = 1500V,$ | 19            | d, e |
| Output Low Level Common<br>Mode Transient Immunity    | CM <sub>L</sub>                               | 100  | _    | _    | kV/µs | $T_A = 25^{\circ}C, V_F = 0V,$<br>$V_{CM} = 1500V$            |               | d, f |

- a. Pulse Width Distortion (PWD) is defined as  $|t_{PHL} t_{PLH}|$  for any given device.
- b. The difference between t<sub>PH</sub>L and t<sub>PLH</sub> between any two ACNU-3430 parts under the same test condition.
- c. t<sub>PSK</sub> is equal to the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that will be seen between units at any given temperature and specified test conditions.
- d. Split resistor network in the ratio 1:1.5 with  $150\Omega$  at the anode and  $200\Omega$  at the cathode.
- Common mode transient immunity in the high state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to assure that the
  output remains in the high state (i.e., V<sub>C</sub> > 15.0V).
- f. Common mode transient immunity in a low state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to assure that the output remains in a low state (i.e., V<sub>CM</sub> < 1.0V).</p>

# **Package Characteristics**

All typical values are at  $T_A = 25$ °C. All minimum/maximum specifications are at recommended operating conditions, unless otherwise noted.

**Table 9: Package Characteristics** 

| Parameter                                | Symbol           | Min. | Тур.             | Max. | Unit             | Test<br>Conditions                                | Figure | Note |
|------------------------------------------|------------------|------|------------------|------|------------------|---------------------------------------------------|--------|------|
| Input-Output Momentary Withstand Voltage | V <sub>ISO</sub> | 5000 | _                | _    | V <sub>RMS</sub> | RH < 50%,<br>t = 1 min.,<br>T <sub>A</sub> = 25°C |        | a, b |
| Input-Output Resistance                  | R <sub>I-O</sub> | _    | 10 <sup>12</sup> | _    | Ω                | V <sub>I-O</sub> = 500 V <sub>DC</sub>            |        | b    |
| Input-Output Capacitance                 | C <sub>I-O</sub> | _    | 0.5              | _    | pF               | f = 1 MHz                                         |        |      |
| LED-to-Ambient Thermal Resistance        | R <sub>11</sub>  | _    | 103              | _    | °C/W             | See Thermal                                       |        | С    |
| LED-to-Detector Thermal Resistance       | R <sub>12</sub>  | _    | 19               | _    |                  | Model for<br>ACNU-3430 11-<br>mm SSO8             |        |      |
| Detector-to-LED Thermal Resistance       | R <sub>21</sub>  | _    | 36               | _    |                  |                                                   |        |      |
| Detector-to-Ambient Thermal Resistance   | R <sub>22</sub>  | _    | 43               | _    |                  | Package<br>Optocoupler.                           |        |      |

a. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 V<sub>RMS</sub> for 1 second (leakage detection current limit, I<sub>LO</sub> ≤ 5 µA).

b. The device is considered to be a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.

c. The device was mounted on a high conductivity test board as per JEDEC 51-7.

Figure 3: V<sub>OH</sub> vs. Temperature



Figure 4: I<sub>OH</sub> vs. Temperature



Figure 5: I<sub>OH</sub> vs. V<sub>OH</sub>



Figure 6: V<sub>OL</sub> vs. Temperature



Figure 7: I<sub>OL</sub> vs. Temperature



Figure 8: I<sub>OL</sub> vs. V<sub>OL</sub>



Figure 9: R<sub>DS.OH</sub> vs. Temperature



Figure 10:  $R_{DS,OL}$  vs. Temperature



Figure 11:  $I_{DD}$  vs. Temperature



Figure 12:  $I_E$  vs. Temperature



Figure 13: I<sub>FLH</sub> vs. Temperature



Figure 14: Propagation Delay vs. I<sub>F</sub>



Figure 15: Propagation Delay vs. Temperature



Figure 16: Rise and Fall Time vs. Temperature



Figure 17: Input Current vs. Forward Voltage



Figure 18:  $t_{PLH}$ ,  $t_{PHL}$ , PWD PDD,  $t_{PSK}$ ,  $t_r$ , and  $t_f$  Test Circuit and Waveforms



Figure 19: CMR Test Circuit with Split Resistors Network and Waveforms



# **Application Information**

#### **Product Overview Description**

The ACNU-3430 is an optically isolated power output stage capable of driving IGBT or power MOSFET. Based on BCDMOS technology, this gate drive optocoupler delivers higher peak output current, better rail-to-rail output voltage performance and faster speed than the previous generation products.

The high peak output current and short propagation delay are needed for fast IGBT switching to reduce dead time and improve system overall efficiency. Rail-to-rail output voltage ensures that the MOSFET's gate voltage is driven to the optimum intended level with no power loss across the MOSFET. This helps the designer lower the system power, which is suitable for bootstrap power supply operation.

The ACNU-3430 has a  $V_E$  pin that allows of use negative power supply without affecting the UVLO monitoring the positive power supply. It has very high CMR (common mode rejection) rating which allows the microcontroller and the MOSFET to operate at very large common mode noise found in industrial motor drives and other power switching applications. The input is driven by direct LED current and has a hysteresis that prevents output oscillation if insufficient LED driving current is applied. This eliminates the need of additional Schmitt trigger circuit at the input LED.

### **Recommended Application Circuit**

The recommended application circuit shown in Figure 20 illustrates a typical gate drive implementation using the ACNU-3430.

The supply bypass capacitors provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5.0 mA) power supply will be enough to power the device. The split resistors (in the ratio of 1:1.5) across the LED provide a high CMR response by providing a balanced resistance network across the LED.

The gate resistor R<sub>G</sub> serves to limit gate charge current and controls the IGBT switching times.

In PC board design, care should be taken to avoid routing the IGBT's collector or emitter traces close to the ACNU-3430 input as this can result in unwanted coupling of transient signals into ACNU-3430 and degrade performance.

Figure 20: Recommended Application Circuit with Split Resistors LED Drive



## **Recommended Supply and Ground Planes Layout**

At 5A rated high current switching, decoupling capacitor must be close to V<sub>DD</sub> and V<sub>SS</sub> pins.

And due to the fast switching, large  $V_{DD}$  and  $V_{SS}$  planes are recommended to prevent noise by lowering the parasitic inductance.

Figure 21: Recommended Supply and Ground Planes Layout



# Thermal Model for ACNU-3430 11-mm SSO8 Package Optocoupler

#### Definitions:

- R<sub>11</sub>: Junction to Ambient Thermal Resistance of LED due to heating of LED.
- R<sub>12</sub>: Junction to Ambient Thermal Resistance of LED due to heating of Detector (Output IC).
- R<sub>21</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of LED.
- R<sub>22</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of Detector (Output IC).
- P<sub>1</sub>: Power dissipation of LED (W).
- P<sub>2</sub>: Power dissipation of Detector/Output IC (W).
- T₁: Junction temperature of LED (°C).
- T<sub>2</sub>: Junction temperature of Detector (°C).
- T<sub>A</sub>: Ambient temperature.

Ambient Temperature: Junction to Ambient Thermal Resistances were measured approximately 1.25 cm above optocoupler at ~23°C in still air.

| Thermal Resistance | °C/W |
|--------------------|------|
| R <sub>11</sub>    | 103  |
| R <sub>12</sub>    | 19   |
| R <sub>21</sub>    | 36   |
| R <sub>22</sub>    | 43   |

This thermal model assumes that an 8-pin, single-channel plastic package optocoupler is soldered into a 7.62 cm x 7.62 cm printed circuit board (PCB) per JEDEC standards. The temperature at the LED and Detector junctions of the optocoupler can be calculated using the following equations:

#### **Equation 1:**

$$T_1 = (R_{11} * P_1 + R_{12} * P_2) + T_A$$

#### **Equation 2:**

$$T_2 = (R_{21} * P_1 + R_{22} * P_2) + T_A$$

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries, and/or the EU.

Copyright © 2016–2018 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.



