## **Functional Diagrams** Figure 1. General Figure 2. Detailed Figure 3. Electronic Potentiometer Implementation ## **Pin Description** ## **UP**: Step-Up Control Input When $\overline{DOWN}$ input is high, a high-to-low transition on $\overline{UP}$ input will cause the wiper to move one increment toward the A terminal. ## **DOWN:** Step-Down Control Input A high-to-low transition on $\overline{DOWN}$ input will cause the wiper to move one increment towards the B terminal. ## A: High End Potentiometer Terminal A is the high end terminal of the potentiometer. It is not required that this terminal be connected to a potential greater than the B terminal. Voltage applied to the A terminal cannot exceed the supply voltage, $V_{CC}$ or go below ground, GND. ## W: Wiper Potentiometer Terminal W is the wiper terminal of the potentiometer. Its position on the resistor array is controlled by the control inputs, $\overline{UP}$ and $\overline{DOWN}$ . Voltage applied to the W terminal cannot exceed the supply voltage, $V_{CC}$ or go below ground, GND. # **B:** Low End Potentiometer Terminal B is the low end terminal of the potentiometer. It is not required that this terminal be connected to a potential less than the A terminal. Voltage applied to the B terminal cannot exceed the supply voltage, $V_{CC}$ or go below ground, GND. B and A are electrically interchangeable. #### **Device Operation** The CAT5128 operates like a digitally controlled potentiometer with A and B equivalent to the high and low terminals and W equivalent to the mechanical potentiometer's wiper. There are 32 available tap positions including the resistor end points, A and B. There are 31 resistor elements connected in series between the A and B terminals. The wiper terminal is connected to one of the 32 taps and controlled by two inputs, $\overline{\text{UP}}$ and $\overline{\text{DOWN}}$ . These inputs control a five-bit up/down counter whose output is decoded to select the wiper position. A high-to-low transition on $\overline{DOWN}$ input will decrement one step the wiper position ( $R_{WB}$ will decrease with 1LSB and $R_{WA}$ will increase with 1LSB). If and only if $\overline{DOWN}$ input is high, a high-to-low transition on $\overline{UP}$ input will increment one step the wiper position ( $R_{WB}$ will increase with 1LSB and $R_{WA}$ will decrease with 1LSB). The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. When the CAT5128 is powered-down, the wiper position is reset. When power is restored, the counter is set to the mid point, tap 15. **Table 1. OPERATION MODES** | UP | DOWN | Operation | | | |-------------|-------------|----------------------------------|--|--| | High to Low | High | Wiper toward $A - R_W$ Increment | | | | X | Low | Wiper does not change | | | | High | High to Low | Wiper toward $B - R_W$ Decrement | | | | High to Low | High to Low | Wiper toward $B - R_W$ Decrement | | | | Low | Х | Wiper does not change | | | | High | High | Wiper does not change | | | Figure 4. Potentiometer Equivalent Circuit **Table 2. ABSOLUTE MAXIMUM RATINGS** | Parameters | Ratings | Units | |----------------------------------------------------------|----------------------------------------------------------------------------------------------|-------| | Supply Voltage V <sub>CC</sub> to GND | -0.5 to +7 V | V | | Inputs UP to GND DOWN to GND A, B, W to GND | -0.5 to V <sub>CC</sub> +0.5<br>-0.5 to V <sub>CC</sub> +0.5<br>-0.5 to V <sub>CC</sub> +0.5 | V | | Operating Ambient Temperature<br>Industrial ('I' suffix) | -40 to +85 | °C | | Junction Temperature | +150 | °C | | Storage Temperature | -65 to 150 | °C | | Lead Soldering (10 seconds max) | +300 | °C | | Thermal Resistance $\theta_{JA}$ | 230 | °C/W | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 3. DC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = +2.5 V to +5.5 V unless otherwise specified) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------|----------------------------|--------------------------------------------------------|-----|------|-----|-------| | POWER SUPPLY | | | | | | | | V <sub>CC</sub> | Operating Voltage Range | | 2.5 | = | 5.5 | V | | I <sub>CC1</sub> | Supply Current (Increment) | $V_{CC} = 5.5 \text{ V}, f = 1 \text{ MHz}, I_{W} = 0$ | _ | _ | 100 | μΑ | | | | $V_{CC} = 5.5 \text{ V}, f = 250 \text{ kHz}, I_W = 0$ | _ | _ | 50 | μΑ | | I <sub>SB1</sub> (Note 1) | Supply Current (Standby) | UP, DOWN = V <sub>CC</sub> or GND | = | 0.01 | 1 | μΑ | <sup>1.</sup> These parameters are periodically sampled and are not production tested. **Table 4. LOGIC INPUTS** ( $V_{CC} = +2.5 \text{ V to } +5.5 \text{ V unless otherwise specified}$ ) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-------------------------------|-----------------------------------------------------|-----------------------|-----|-----------------------|-------| | I <sub>IH</sub> | Input Leakage Current | $V_{IN} = V_{CC}$ | _ | _ | 10 | μΑ | | I <sub>IL</sub> | Input Leakage Current | V <sub>IN</sub> = 0 V | - | _ | -10 | μΑ | | V <sub>IH1</sub> | TTL High Level Input Voltage | $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ | 2 | _ | V <sub>CC</sub> | V | | V <sub>IL1</sub> | TTL Low Level Input Voltage | | 0 | _ | 0.8 | V | | V <sub>IH2</sub> | CMOS High Level Input Voltage | 2.5 V ≤ V <sub>CC</sub> ≤ 5.5 V | V <sub>CC</sub> x 0.7 | = | V <sub>CC</sub> + 0.3 | V | | V <sub>IL2</sub> | CMOS Low Level Input Voltage | | -0.3 | = | V <sub>CC</sub> x 0.2 | V | Table 5. POTENTIOMETER CHARACTERISTICS ( $V_{CC} = +2.5 \text{ V}$ to +5.5 V unless otherwise specified) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 2) | Max | Units | |------------------------------------------------|------------------------------|------------------------------------------------|------|-----------------|-----------------|--------| | R <sub>POT</sub> | Potentiometer Resistance | -10 Device | | 10 | | kΩ | | | | -50 Device | | 50 | | | | | | -00 Device | | 100 | | | | | Pot. Resistance Tolerance | | | | ±20 | % | | V <sub>A</sub> | Voltage on A pin | | 0 | | V <sub>CC</sub> | V | | V <sub>B</sub> | Voltage on B pin | | 0 | | V <sub>CC</sub> | V | | | Resolution | | | 3.2 | | % | | INL | Integral Linearity Error | I <sub>W</sub> ≤ 2 μA | -0.5 | 0.1 | 0.5 | LSB | | DNL | Differential Linearity Error | I <sub>W</sub> ≤ 2 μA | -0.5 | 0.05 | 0.5 | LSB | | R <sub>WI</sub> | Wiper Resistance | V <sub>CC</sub> = 5 V, I <sub>W</sub> = 1 mA | | 70 | | Ω | | | | V <sub>CC</sub> = 2.5 V, I <sub>W</sub> = 1 mA | | 150 | 300 | Ω | | I <sub>W</sub> | Wiper Current | (Note 3) | | | 1 | mA | | TC <sub>RPOT</sub> | TC of Pot Resistance | (Note 4) | | 50 | | ppm/°C | | TC <sub>RATIO</sub> | Ratiometric TC | (Note 4) | | 5 | 20 | ppm/°C | | V <sub>N</sub> (Note 4) | Noise | 100 kHz / 1 kHz | | 8/24 | | nV/√Hz | | C <sub>A</sub> /C <sub>B</sub> /C <sub>W</sub> | Potentiometer Capacitances | (Note 4) | | 8/8/25 | | pF | | fc (Note 4) | Frequency Response | Passive Attenuator, 10 kΩ | | 1.7 | | MHz | ## **Table 6. AC CONDITIONS OF TEST** | V <sub>CC</sub> Range | $2.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ | |---------------------------|-----------------------------------------------------| | Input Pulse Levels | 0.2 $V_{CC}$ to 0.7 $V_{CC}$ | | Input Rise and Fall Times | 10 ns | | Input Reference Levels | 0.5 V <sub>CC</sub> | Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. I<sub>W</sub> = source or sink. These parameters are periodically sampled and are not production tested. Table 7. AC OPERATING CHARACTERISTICS ( $V_{CC} = +2.5 \text{ V}$ to +5.5 V, $V_H = V_{CC}$ , $V_L = 0 \text{ V}$ , unless othewise specified) | Symbol | Parameter | Min | Typ (Note 5) | Max | Units | |----------------------------------------------------|--------------------------|-----|--------------|-----|-------| | t <sub>UP</sub> | UP LOW Period | 500 | _ | - | ns | | t <sub>DOWN</sub> | DOWN LOW Period | 500 | _ | _ | ns | | t <sub>UP_CYC</sub> | UP Cycle Time | 1 | - | 1 | μs | | t <sub>DOWN_CYC</sub> | DOWN Cycle Time | 1 | - | ı | μs | | t <sub>UP_R</sub> , t <sub>UP_F</sub> (Note 6) | UP Rise and Fall Time | + | - | 500 | ns | | t <sub>DOWN_R</sub> , t <sub>DOWN_F</sub> (Note 6) | DOWN Rise and Fall Time | + | - | 500 | ns | | tup_set | UP Settling Time | 200 | _ | _ | ns | | t <sub>DOWN</sub> _SET | DOWN Settling Time | 200 | _ | | ns | | t <sub>PU</sub> (Note 6) | Power-up to Wiper Stable | _ | _ | 1 | ms | <sup>5.</sup> Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. 6. This parameter is periodically sampled and not 100% tested. ### **Interface Timing Diagrams** Figure 5. Increment R<sub>W</sub> in Discrete Steps 7. MI in the A.C. Timing diagram refers to the minimum incremental change in the W output due to a change in the wiper position. ### **Table 8. ORDERING INFORMATION** | Orderable Part Number | Resistance (kΩ) | Lead Finish | Package | Shipping <sup>†</sup> | |----------------------------|-----------------|------------------------------|--------------------|-----------------------| | CAT5128TBI-10GT3 | 10 | | | | | CAT5128TBI-50GT3 | 50 | NiPdAu SOT-23-8 (Pb-Free) 30 | 3000 / Tape & Reel | | | CAT5128TBI-00GT3 (Note 12) | 100 | | , , | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>8.</sup> For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at <a href="https://www.onsemi.com">www.onsemi.com</a>. 9. All packages are RoHS-compliant (Pb-Free, Halogen-Free). <sup>10.</sup> The standard lead finish is NiPdAu. <sup>11.</sup> For additional package and temperature options, please contact your nearest ON Semiconductor Sales office. <sup>12.</sup> Contact factory for availability. #### PACKAGE DIMENSIONS SOT-23, 8 Lead CASE 527AK ISSUE A **TOP VIEW** | SYMBOL | MIN | NOM | MAX | | |--------|----------------|----------|------|--| | Α | 0.90 | | 1.45 | | | A1 | 0.00 | | 0.15 | | | A2 | 0.90 | 1.10 | 1.30 | | | АЗ | 0.60 | | 0.80 | | | b | 0.28 | | 0.38 | | | С | 0.08 | | 0.22 | | | D | 2.90 BSC | | | | | Е | 2.80 BSC | | | | | E1 | 1.60 BSC | | | | | е | | 0.65 BSC | | | | L | 0.30 0.45 0.60 | | | | | L1 | 0.60 REF | | | | | L2 | 0.25 REF | | | | | θ | 0° 8° | | | | #### Notes: - (1) All dimensions in millimeters. Angles in degrees. - (2) Complies with JEDEC standard MO-178. ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC which is a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licenses under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Af ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative CAT5128/D