### **TABLE OF CONTENTS** | Features | 1 | |--------------------------|---| | Applications | | | | | | Functional Block Diagram | | | General Description | | | Product Highlights | 1 | | Revision History | 2 | | Specifications | 3 | | Dual Supply | 3 | | Single Supply | 4 | |---------------------------------------------|----| | Absolute Maximum Ratings | | | ESD Caution | | | Pin Configuration and Function Descriptions | | | Typical Performance Characteristics | | | Test Circuits | | | Outline Dimensions | 10 | | Ordering Guide | 10 | #### **REVISION HISTORY** 7/10—Revision 0: Initial Version ## **SPECIFICATIONS** #### **DUAL SUPPLY** $V_{DD}$ = 15 V $\pm$ 10%, $V_{SS}$ = –15 V $\pm$ 10%, $V_{L}$ = 5 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 1. | Parameter | +25°C | −40°C to<br>+85°C | −55°C to<br>+125°C | Unit | Test Conditions/Comments | |-----------------------------------------------------|--------|-------------------|--------------------------------|--------------|----------------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $V_{\text{SS}}toV_{\text{DD}}$ | V | | | Ron | 25 | | | Ω typ | $V_D = \pm 12.5 \text{ V, } I_S = -10 \text{ mA; see Figure 9}$ | | | 35 | 45 | 45 | $\Omega$ max | $V_{DD} = +13.5 \text{ V}, V_{SS} = -13.5 \text{ V}; \text{ see Figure 9}$ | | LEAKAGE CURRENT | | | | | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | Source Off Leakage, Is (Off) | ±0.1 | | | nA typ | $V_D = \pm 15.5 \text{ V}, V_S = \mp 15.5 \text{ V}; \text{ see Figure } 10$ | | | ±0.25 | ±5 | ±15 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_D = \pm 15.5 \text{ V}, V_S = \mp 15.5 \text{ V}; \text{ see Figure 10}$ | | | ±0.75 | ±5 | ±30 | nA max | | | Channel On Leakage, ID, Is (On) | ±0.4 | | | nA typ | $V_S = V_D = \pm 15.5 \text{ V}$ ; see Figure 11 | | | ±0.75 | ±5 | ±30 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | | ±0.005 | ±0.005 | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | ±0.5 | ±0.5 | μA max | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | | t <sub>transition</sub> | 145 | 200 | 200 | ns max | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_{S1} = \pm 10 V$ , | | | | | | | $V_{S2} = \mp 10 \text{ V}$ ; see Figure 12 | | Break-Before-Make Time Delay, t <sub>D</sub> | 30 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ;<br>$V_{S1} = V_{S2} = \pm 10 V$ ; see Figure 13 | | | 5 | | | ns min | | | Off Isolation | 80 | | | dB typ | $R_L = 50 \Omega$ , $f = 1 MHz$ ; see Figure 14 | | Channel-to-Channel Crosstalk | 90 | | | dB typ | $R_L = 50 \Omega$ , $f = 1 MHz$ ; see Figure 15 | | C <sub>s</sub> (Off) | 6 | | | pF typ | f = 1 MHz | | $C_D$ , $C_S$ (On) | 55 | | | pF typ | f = 1 MHz | | POWER REQUIREMENTS | | | | | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | $I_{DD}$ | 0.0001 | | | μA typ | $V_{IN} = 0 V \text{ or } 5 V$ | | | 1 | 2.5 | 2.5 | μA max | | | Iss | 0.0001 | | | μA typ | | | | 1 | 2.5 | 2.5 | μA max | | | I <sub>L</sub> | 0.0001 | | | μA typ | $V_L = 5.5 \text{ V}$ | | | 1 | 2.5 | 2.5 | μA max | | $<sup>^{\</sup>mbox{\tiny 1}}$ Guaranteed by design; not subject to production test. #### **SINGLE SUPPLY** $V_{DD}$ = 12 V $\pm$ 10%, $V_{SS}$ = 0 V, $V_L$ = 5 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 2. | Parameter | +25°C | −40°C to<br>+85°C | −55°C to<br>+125°C | Unit | Test Conditions/Comments | |-----------------------------------------------------|--------|-------------------|--------------------------|--------------|----------------------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $0 \ to \ V_{\text{DD}}$ | V | | | R <sub>ON</sub> | 40 | | | Ωtyp | $V_D = 3 \text{ V}, 8.5 \text{ V}, I_S = -10 \text{ mA}$ ; see Figure 9 | | | | 60 | 70 | $\Omega$ max | $V_{DD} = 10.8 \text{ V}$ ; see Figure 9 | | LEAKAGE CURRENT | | | | | $V_{DD} = 13.2 \text{ V}$ | | Source Off Leakage, Is (Off) | ±0.1 | | | nA typ | $V_D = 12.2 \text{ V/1 V}, V_S = 1 \text{ V/12.2 V}$ ; see Figure 10 | | | ±0.25 | ±5 | ±15 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_D = 12.2 \text{ V/1 V}, V_S = 1 \text{ V/12.2 V}$ ; see Figure 10 | | | ±0.75 | ±5 | ±30 | nA max | | | Channel On Leakage, ID, Is (On) | ±0.4 | | | nA typ | $V_S = V_D = 12.2 \text{ V/1 V}$ ; see Figure 11 | | | ±0.75 | ±5 | ±30 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | | ±0.005 | ±0.005 | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | ±0.5 | ±0.5 | μA max | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | | <b>t</b> transition | 170 | 250 | 250 | ns max | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_{S1} = 0 V/8 V$ , $V_{S2} = 8 V/0 V$ ; see Figure 12 | | Break-Before-Make Time Delay, t <sub>D</sub> | 60 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ;<br>$V_{S1} = V_{S2} = 8 V$ ; see Figure 13 | | Off Isolation | 80 | | | dB typ | $R_L = 50 \Omega$ , $f = 1 MHz$ ; see Figure 14 | | Channel-to-Channel Crosstalk | 70 | | | dB typ | $R_L = 50 \Omega$ , $f = 1 MHz$ ; see Figure 15 | | C <sub>S</sub> (Off) | 13 | | | pF typ | f = 1 MHz | | $C_D$ , $C_S$ (On) | 65 | | | pF typ | f = 1 MHz | | POWER REQUIREMENTS | | | | | $V_{DD} = 13.2 \text{ V}$ | | I <sub>DD</sub> | 0.0001 | | | μA typ | $V_{IN} = 0 V \text{ or } 5 V$ | | | 1 | 2.5 | 2.5 | μA max | | | I <sub>L</sub> | 0.0001 | | | μA typ | $V_L = 5.5 V$ | | | 1 | 2.5 | 2.5 | μA max | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. #### **ABSOLUTE MAXIMUM RATINGS** T<sub>A</sub>= 25°C, unless otherwise noted. Table 3. | Parameter | Rating | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------| | V <sub>DD</sub> to V <sub>SS</sub> | 44 V | | V <sub>DD</sub> to GND | −0.3 V to +25 V | | V <sub>SS</sub> to GND | +0.3 V to -25 V | | V <sub>L</sub> to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Analog, Digital Inputs <sup>1</sup> | V <sub>SS</sub> – 2 V to V <sub>DD</sub> + 2 V<br>or 30 mA, whichever<br>occurs first | | Continuous Current, Sx or D | 30 mA | | Peak Current, Sx or D (Pulsed at 1 ms,<br>10% Duty Cycle Maximum) | 100 mA | | Operating Temperature Range | −55°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | Power Dissipation (MSOP) | 315 mW | | Thermal Impedance, $\theta_{JA}$ | 205°C/W | | Lead Temperature, Soldering | As per JEDEC J-STD-020 | <sup>&</sup>lt;sup>1</sup> Overvoltages at IN, Sx, or D are clamped by internal diodes. Limit current to the maximum ratings given. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one maximum rating may be applied at any one time. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration #### **Table 4. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------| | 1 | D | Drain Terminal. Can be an input or an output. | | 2 | S1 | Source Terminal. Can be an input or an output. | | 3 | GND | Ground Reference (0 V). | | 4 | $V_{DD}$ | Most Positive Power Supply Potential. | | 5 | VL | Logic Power Supply (5 V). | | 6 | IN | Logic Control Input. | | 7 | V <sub>SS</sub> | Most Negative Power Supply Potential in Dual-Supply Applications. In single-supply applications, this pin can be connected to GND. | | 8 | S2 | Source Terminal. Can be an input or an output. | #### Table 5. Truth Table | Logic | Switch 1 | Switch 2 | |-------|----------|----------| | 0 | On | Off | | 1 | Off | On | #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. $R_{ON}$ as a Function of $V_D$ ( $V_S$ ), Dual-Supply Voltage Figure 4. $R_{ON}$ as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Dual-Supply Voltage Figure 5. Leakage Current vs. Temperature, Dual-Supply Voltage Figure 6. $R_{ON}$ as a Function of $V_D$ ( $V_S$ ), Single-Supply Voltage Figure 7. $R_{ON}$ as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Single-Supply Voltage Figure 8. Leakage Current vs. Temperature, Single-Supply Voltage ### **TEST CIRCUITS** Figure 9. On Resistance Figure 10. Off Leakage Figure 11. On Leakage Figure 12. Transition Time, ttransition Figure 13. Break-Before-Make Time Delay, $t_D$ Figure 14. Off Isolation Figure 15. Crosstalk ### **OUTLINE DIMENSIONS** #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding | |--------------------|-------------------|------------------------------------------|----------------|----------| | ADG419SRMZ-EP-RL7 | −55°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | S3U | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. **NOTES** | ٨ | n | G۷ | 11 | Q | _ | F | D | |---|---|----|-----|---|---|---|---| | п | U | u- | T I | J | _ | L | | NOTES