# $\textbf{AD8183/AD8185} \textbf{—SPECIFICATIONS} \ (\textbf{T}_{A} = 25^{\circ}\textbf{C}, \ \textbf{V}_{S} = \pm 5 \ \textbf{V}, \ \textbf{R}_{L} = 1 \ \textbf{k}\Omega \ \text{unless otherwise noted})$

| Parameter                                                   | Condition                                                                                | Min     | Typ                  | Max       | Unit       |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------|---------|----------------------|-----------|------------|
| DYNAMIC PERFORMANCE                                         |                                                                                          |         |                      |           |            |
| -3 dB Bandwidth (Small Signal)                              | $V_{OUT} = 200 \text{ mV p-p}$                                                           | 250/300 | 590/360              |           | MHz        |
|                                                             | $V_{OUT} = 200 \text{ mV p-p}, R_L = 150 \Omega$                                         | 200/250 | 380/320              |           | MHz        |
| −3 dB Bandwidth (Large Signal)                              | $V_{OUT} = 2 V p-p$                                                                      | 250/300 |                      |           | MHz        |
|                                                             | $V_{OUT} = 2 V p-p, R_L = 150 \Omega$                                                    | 200/250 |                      |           | MHz        |
| 0.1 dB Bandwidth                                            | $V_{OUT} = 200 \text{ mV p-p}$                                                           |         | 90/60                |           | MHz        |
| Slew Rate                                                   | $V_{OUT} = 200 \text{ mV p-p}, R_L = 150 \Omega$                                         |         | 100/160<br>1000/1150 |           | MHz        |
| Settling Time to 0.1%                                       | $\begin{array}{c c} 2 \text{ V Step} \\ 2 \text{ V Step, } R_L = 150 \Omega \end{array}$ |         | 1000/1150            |           | V/μs<br>ns |
| NOISE/DISTORTION PERFORMANCE                                | 2 v Step, NL 130 22                                                                      |         | 13                   |           | 113        |
| Differential Gain                                           | NTSC or PAL, 150 Ω                                                                       |         | 0.01                 |           | %          |
| Differential Phase                                          | NTSC or PAL, 150 $\Omega$                                                                |         | 0.01                 |           | Degree     |
| All-Hostile Crosstalk, RTI                                  | $f = 5 \text{ MHz}, \text{ AD8185: } R_L = 150 \Omega$                                   |         | -84/-72              |           | dB         |
|                                                             | $f = 50 \text{ MHz}, \text{AD8185: } R_{\text{L}} = 150 \Omega$                          |         | -54/-50              |           | dB         |
| Channel-to-Channel Crosstalk, RTI                           | $f = 100 \text{ MHz}, \text{AD8185: } R_L = 150 \Omega$                                  |         | -56/-54              |           | dB         |
| OFF Isolation                                               | $f = 10 \text{ MHz}, R_L = 150 \Omega$                                                   |         | -100                 |           | dB         |
| Voltage Noise, RTI                                          | f = 10  kHz to  30  MHz                                                                  |         | 28/15                |           | nV/√Hz     |
| DC PERFORMANCE                                              |                                                                                          |         |                      |           |            |
| Voltage Gain Error                                          | No Load                                                                                  |         | 0.20                 | 0.25/0.85 | %          |
| Input Offset Voltage, RTI                                   |                                                                                          |         | 5                    | 25/40     | mV         |
|                                                             | $T_{MIN}$ to $T_{MAX}$                                                                   |         | 10                   |           | mV         |
| Input Offset Voltage Matching, RTI                          | Channel-to-Channel                                                                       |         | 1                    | 25/40     | mV         |
| Input Offset Drift, RTI                                     |                                                                                          |         | 15                   | 10/15     | μV/°C      |
| Input Bias Current                                          |                                                                                          |         | 6/10                 | 10/15     | μΑ         |
| INPUT CHARACTERISTICS                                       |                                                                                          | 4/1     | 0/5                  |           | MO         |
| Input Resistance                                            | Channel Enabled                                                                          | 4/1     | 8/5                  |           | MΩ         |
| Input Capacitance                                           | Channel Enabled Channel Disabled                                                         |         | 1<br>1.5             |           | pF<br>pF   |
| Input Voltage Range                                         | Chainer Disabled                                                                         |         | $\pm 3.0/\pm 1.5$    |           | V          |
| OUTPUT CHARACTERISTICS                                      |                                                                                          |         | ±3.0/±1.5            |           | •          |
| Output Voltage Swing                                        | $R_{L} = 1 \text{ k}\Omega$                                                              | ±2.90   | ±3.25                |           | V          |
| Output Voltage Swing                                        | $R_L = 1 R_2$<br>$R_L = 150 \Omega$                                                      | ±2.65   | ±2.95                |           | V          |
| Short Circuit Current                                       | 14 - 150 22                                                                              | 12.05   | 60                   |           | mA         |
| Output Resistance                                           | Enabled                                                                                  |         | 0.3                  |           | Ω          |
|                                                             | Disabled                                                                                 | 4/1     | 8/3                  |           | $M\Omega$  |
| Output Capacitance                                          | Disabled                                                                                 |         | 4/6.5                |           | pF         |
| POWER SUPPLY                                                |                                                                                          |         |                      |           |            |
| Operating Range                                             |                                                                                          | ±4.5    |                      | ±5.5      | V          |
| Power Supply Rejection Ratio                                | $+PSRR + V_S = +4.5 \text{ V to } +5.5 \text{ V}, -V_S = -5 \text{ V}$                   | 58/62   | 66/72                |           | dB         |
|                                                             | $-PSRR - V_S = -4.5 \text{ V to } -5.5 \text{ V}, +V_S = +5 \text{ V}$                   | 52/60   | 56/68                |           | dB         |
| Quiescent Current                                           | All Channels "ON"                                                                        |         | 25                   | 30        | mA         |
|                                                             | All Channels "OFF"                                                                       |         | 3/7                  | 5/10      | mA         |
|                                                             | T <sub>MIN</sub> to T <sub>MAX</sub> ; All Channels "ON"                                 |         | 25                   |           | mA         |
| SWITCHING CHARACTERISTICS                                   |                                                                                          |         |                      |           |            |
| Switch Time                                                 | Channel-to-Channel                                                                       |         |                      |           |            |
| 50% Logic to 50% Output Settling                            | IN0 = +1 V, IN1 = -1 V                                                                   |         | 15                   |           | ns         |
| ENABLE to Channel ON Time                                   | INPUT = 1 V                                                                              |         | 20                   |           | ***        |
| 50% Logic to 50% Output Settling ENABLE to Channel OFF Time | 11VI 01 - 1 V                                                                            |         | 20                   |           | ns         |
| 50% Logic to 50% Output Settling                            | INPUT = 1 V                                                                              |         | 45                   |           | ns         |
| Channel Switching Transient (Glitch)                        | All Inputs Grounded                                                                      |         | 50/70                |           | mV         |
| DIGITAL INPUTS                                              |                                                                                          |         | -                    |           | •          |
| Logic "1" Voltage                                           | SEL A/B and OE Inputs                                                                    | 2.0     |                      |           | V          |
| Logic "0" Voltage                                           | $\overline{SEL}$ $\overline{A/B}$ and $\overline{OE}$ Inputs                             | 2.0     |                      | 0.8       | V          |
| Logic "1" Input Current                                     | SEL $\overline{A}/\overline{B}$ and $\overline{OE} = 4 \text{ V}$                        |         | 10                   | 3.0       | nA         |
|                                                             |                                                                                          |         | 0.5                  |           | μA         |
| Logic "0" Input Current                                     | SEL $\overline{A}/B$ and $\overline{OE} = 0.4 \text{ V}$                                 |         | 0.5                  |           |            |
| Logic "0" Input Current                                     | SEL A/B and OE = 0.4 V                                                                   |         | 0.5                  |           | F          |
| Logic "0" Input Current OPERATING TEMPERATURE RANGE         |                                                                                          | -40     | 0.5                  | +85       | °C         |
| Logic "0" Input Current                                     | Operating (Still Air) Operating (Still Air)                                              | -40     | 128                  | +85       |            |

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Supply Voltage                                                    |
|-------------------------------------------------------------------|
| DVCC to $V_{CC}$ $\pm 0.2~V$                                      |
| Internal Power Dissipation <sup>2, 3</sup>                        |
| AD8183/AD8185 24-Lead TSSOP (RU) 1 W                              |
| Input Voltage                                                     |
| IN0A, IN0B, IN1A, IN1B, IN2A, IN2B $V_{EE} \le V_{IN} \le V_{CC}$ |
| SELECT $\overline{A}/B$ , $\overline{OE}$                         |
| Output Short Circuit Duration Indefinite <sup>3</sup>             |
| Storage Temperature Range65°C to +150°C                           |
| Lead Temperature Range (Soldering 10 sec) 300°C                   |
| NOTES                                                             |

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model       | Temperature<br>Range | Package<br>Description | Package<br>Option |
|-------------|----------------------|------------------------|-------------------|
| AD8183ARU   | −40°C to +85°C       | 24-Lead Plastic TSSOP  | RU-24             |
| AD8185ARU   | −40°C to +85°C       | 24-Lead Plastic TSSOP  | RU-24             |
| AD8183-EVAL |                      | Evaluation Board       |                   |
| AD8185-EVAL |                      | Evaluation Board       |                   |

#### MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8183/ AD8185 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately 150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of 175°C for an extended period can result in device failure.

While the AD8183/AD8185 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature (150°C) is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves shown in Figure 2.



Figure 2. Maximum Power Dissipation vs. Temperature

#### PIN CONFIGURATION



#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8183/AD8185 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 \_3\_

<sup>&</sup>lt;sup>2</sup>Specification is for device in free air ( $T_A = 25^{\circ}$ C).

 $<sup>^3</sup>$ 24-lead plastic TSSOP;  $\theta_{JA}$  = 128°C/W. Maximum internal power dissipation (P  $_D$ ) should be derated for ambient temperature (T  $_A$ ) such that P  $_D$  < (150°C-T  $_A$ )/ $\theta_{JA}$ .



Figure 3. AD8183 Frequency Response;  $R_L = 150 \Omega$ 



Figure 4. AD8183 Frequency Response;  $R_L = 1 \text{ k}\Omega$ 



Figure 5. AD8183 Frequency Response vs. Temperature



Figure 6. AD8185 Frequency Response;  $R_L = 150 \Omega$ 



Figure 7. AD8185 Frequency Response;  $R_L = 1 \text{ k}\Omega$ 



Figure 8. AD8185 Frequency Response vs. Temperature



Figure 9. AD8183 Crosstalk vs. Frequency



Figure 10. AD8183 Channel-to-Channel Crosstalk vs. Frequency



Figure 11. AD8183 Distortion vs. Frequency



Figure 12. AD8185 Crosstalk vs. Frequency



Figure 13. AD8185 Channel-to-Channel Crosstalk vs. Frequency



Figure 14. AD8185 Distortion vs. Frequency

REV. 0 \_5\_



Figure 15. AD8183 Input Impedance vs. Frequency



Figure 16. AD8183 Output Impedance vs. Frequency; Enabled



Figure 17. AD8183 Output Impedance, vs. Frequency; Disabled



Figure 18. AD8185 Input Impedance vs. Frequency



Figure 19. AD8185 Output Impedance vs. Frequency; Enabled



Figure 20. AD8185 Output Impedance vs. Frequency; Disabled



Figure 21. AD8183 Off Isolation, Input-Output



Figure 22. AD8183 PSRR vs. Frequency



Figure 23. AD8183 Voltage Noise vs. Frequency



Figure 24. AD8185 Off Isolation, Input-Output



Figure 25. AD8185 PSRR vs. Frequency



Figure 26. AD8185 RTI Voltage Noise vs. Frequency

REV. 0 -7-



Figure 27. AD8183 0.1% Settling Time



Figure 28. AD8183 Channel-to-Channel Switching Time



Figure 29. AD8183 Channel-to-Channel Switching Transient (Glitch)



Figure 30. AD8185 0.1% Settling Time



Figure 31. AD8185 Channel-to-Channel Switching Time



Figure 32. AD8185 Channel-to-Channel Switching Transient (Glitch)



Figure 33. AD8183 Small Signal Pulse Response;  $R_{\rm L}=1~{\rm k}\Omega$ 



Figure 34. AD8183 Video Amplitude Pulse Response;  $R_{\rm L}=1~{\rm k}\Omega$ 



Figure 35. AD8183 Large Signal Pulse Response;  $R_{\rm L}=1~{\rm k}\Omega$ 



Figure 36. AD8185 Small Signal Pulse Response;  $R_{\rm L} = 150\,\Omega$ 



Figure 37. AD8185 Video Amplitude Pulse Response;  $R_{L} = 150~\Omega$ 



Figure 38. AD8185 Large Signal Pulse Response;  $R_{\rm L} = 150~\Omega$ 

REV. 0 \_9\_

#### THEORY OF OPERATION

The AD8183 (G = +1) and AD8185 (G = +2) are triple-output, 2:1 multiplexers with TTL-compatible global input switching and output enable control. Optimized for selecting between two RGB (red, green, blue) video sources, the devices have high peak slew rates, maintaining their bandwidth for large signals. Additionally, the multiplexers are compensated for high phase margin, minimizing overshoot for good pixel resolution. The multiplexers also have video specifications that are suitable for switching NTSC or PAL composite signals.

The multiplexers are organized as three independent channels, each with two input transconductance stages and one output transimpedance stage. The appropriate input transconductance stages are selected via one logic pin (SELECT  $\overline{A}/B$ ), such that all three outputs switch input connections simultaneously. The unused input stages are disabled with a "t-switch" scheme to provide excellent crosstalk isolation between "on" and "off" inputs. No additional input buffering is necessary, resulting in low input capacitance and high input impedance without additional signal degradation.

The transconductance stages, NPN differential pairs, source signal current into the folded cascode output stages. Each output stage contains a compensating network and emitter follower output buffer. Internal voltage feedback sets the gain with the AD8183 being configured as a unity gain follower, and the AD8185 as a gain-of-two amplifier with a feedback network. This architecture provides drive for a reverse-terminated video load (150  $\Omega$ ) with low differential gain and phase error for relatively low power consumption. Careful chip design and layout allow excellent crosstalk isolation between channels.

One logic pin  $\overline{OE}$  controls whether the three outputs are enabled, or disabled to a high-impedance state. The high impedance disable allows larger matrices to be built when busing the outputs together. Also, when not in use the outputs can be disabled to reduce power consumption. In the case of the AD8185 (G = +2), a feedback isolation scheme is used so that the impedance of the gain-of-two feedback network does not load the output.

Note that full power bandwidth for an undistorted sinusoidal signal is often calculated using peak slew rate from the equation:

Full Power Bandwidth = 
$$\frac{\textit{Peak Slew Rate}}{(2 \times \pi \times \textit{Sinusoid Amplitude})}$$

Peak slew rate is not the same as average slew rate (25% to 75%) as typically specified. For a natural response, peak slew rate may be 2.7 times larger than average slew rate. Therefore, calculating a full power bandwidth with a specified average slew rate will give a pessimistic result.

#### **APPLICATIONS**

#### **Driving Capacitive Loads**

When driving a large capacitive load, most amplifiers will exhibit peaking/ringing in pulse response. To minimize peaking, and to ensure stability for larger values of capacitive loads, a small resistor, R<sub>S</sub>, can be added between the output and the load capacitor, C<sub>L</sub>. This is shown in Figure 39.



Figure 39. Pulse Responses Driving Capacitive Loads

#### Power Supply and Layout Considerations

The AD8183 and AD8185 are very high performance muxes that require attention to several important design details to realize their specified performance. Good high-frequency layout rules must be carefully observed.

A good design will start with a solid ground plane. All the GND pins of the part(s) should be directly connected to it. In addition, bypass capacitors should be connected from each supply pin ( $V_{CC}$  and  $V_{EE}$ ) to the ground plane. It is suggested to use 0.01  $\mu F$  surface-mount chip capacitors as close to the IC as possible to provide high-frequency bypassing.

For lower frequency bypassing, higher value tantalum capacitors—at least 10  $\mu$ F—should be provided from both  $V_{CC}$  and  $V_{EE}$  to ground. These do not have to be as close to the IC pins, because parasitic inductance is not as big a factor at low frequencies.

Please refer to AD8183/AD8185 Evaluation Board Operation Guide for further information.

#### Crosstalk

In normal operation the AD8183 and AD8185 will have signals at some of the input pins that are not switched to appear at the output. In addition, several signal paths will in general be active at one time. In any system that has high-frequency signals that are brought together in close proximity, there will be inevitable crosstalk, whereby some fraction of the undesired signals will appear at the outputs. This can result, for example, in ghost images in an RGB monitor muxing application.

The AD8183 and AD8185 are capable of excellent low-crosstalk performance. However, in order to realize the best possible crosstalk performance, certain design details should be followed. Most of the low-crosstalk specification is inherent in the part and will result from observing the power supply and layout consideration discussed above. This is because each of the input and output pins are separated by at least either a supply pin or a ground pin.

This package architecture helps the crosstalk performance in at least three ways. First, the supply and ground pins provide extra physical separation between the input- and output-signal pins. Physical separation is a very effective technique for reducing crosstalk.

Second, the supply and ground pins are at ac ground, and therefore provide a degree of shielding between the signals. This works for both capacitive crosstalk, which is due to voltages on the signals, and inductive crosstalk, which is due to currents that flow through the signal paths.

Third, the additional power and ground pins also yield lower impedance on the power and ground lines, and therefore minimize the effects of shared impedances on crosstalk.

Signal routing is also important for keeping crosstalk low. Shielding and separation should be used for signals that must run parallel over some length on the PC board. If signals must cross, the trace widths should be kept narrow, and the signals should cross at right angles to minimize the capacitance between the traces.

#### 4:1 RGB Multiplexer

For selecting among four RGB sources to drive a monitor, two AD8185s can be combined to make a 4:1 RGB multiplexer. A circuit for this is shown in Figure 40. Each RGB source is connected to either the three "A" or "B" inputs of one of the AD8185s. In addition, all R signals are tied to "0" inputs, all G signals are tied to "1" inputs, and all B signals are tied to "2" inputs. All of these input signals should be terminated with the standard 75  $\Omega$  to ground very close to the IC pins.

Each of the outputs of the AD8185 has a series 75  $\Omega$  resistor to provide a back termination for the monitor load. Whichever device is selected will drive the output signal through its three termination resistors. When terminated by the monitor, the voltage of these signals will be attenuated by a factor of two. This is normalized by the gain-of-two of the AD8185.

Unlike many gain-of-two circuits, the impedance of the AD8185 is very high when it is disabled. This is due to a proprietary circuit that disconnects the feedback network from a low impedance when the part is disabled.



Figure 40. 4:1 RGB Multiplexer

Two control bits are required to select the input source for the RGB signals. One is applied to each of the SEL  $\overline{A}/B$  inputs of each device to select between the two input sources for that device. The other bit controls the  $\overline{OE}$  inputs of the two devices.

A delay circuit is provided for each device to ensure that the outputs of one device are disabled before the outputs of the other are enabled.

If the RGB signals contain the sync information, such as a syncon-Green, this circuit is all that is necessary for the full 4:1 RGB mux. However, if sync is carried on separate signals, such as in PCs, the sync signals can be multiplexed through a digital multiplexer that operates from the same SEL signals.

The RC in the  $\overline{OE}$  circuit is to ensure "Break-Before-Make" operation. Using the values shown, a 20 ns time constant is created. This will delay the enabling of the outputs of the new selection until after the other devices' outputs are disabled. This time can be shortened or eliminated if the system can tolerate the glitches caused by simultaneously enabled outputs.

# EVALUATION BOARD POWER AND GROUND

There are three power supply pins on the board. " $V_{CC}$ " is +5~V analog, " $V_{EE}$ " is -5~V analog, and "DVCC" is +5~V digital. These three power supply pins should be connected to good quality, low noise supplies. If the same  $\pm 5~V$  power supply is used for both analog and digital, separate cables should be run from the power supply to the evaluation board's analog and digital power supply pins.

Three 10  $\mu$ F tantalum capacitors (C1–C3) are located under the power connector to decouple the power supplies as they first enter the board. As the three supplies get close to the part, they are again decoupled with 0.1  $\mu$ F ceramic capacitors (C4–C6). Finally, each power pin of the device is locally decoupled with a 0.01  $\mu$ F ceramic capacitor (C7–C15).

The board has a separate analog and digital ground plane. With the jumper at W5 installed, these two ground planes are tied together on the board. Generally, this jumper should remain installed.

#### INPUTS AND OUTPUTS

The evaluation board has been carefully laid out to demonstrate the high speed performance of the device. Optimized for video applications, all signal inputs are terminated with 75  $\Omega$  resistors to ground (R1–R6). The three outputs are backterminated with 75  $\Omega$  series resistors (R12–R14). Stripline techniques are used to achieve a 75  $\Omega$  characteristic impedance on the input and output lines. See Figure 41 for the arrangement of the PCB layers.



Figure 41. PCB Dimensions

In addition, 75  $\Omega$  BNC connectors are used on the six inputs (J1–J6) and three outputs (J7–J9). The connectors are arranged in a crescent around the device. This results in all the input and output signal traces having the same length. Unused regions of the multilayer board are filled up with ground planes. As a

result, the input and output traces, in addition to having a controlled impedance, are well shielded.

#### SEL $\overline{A}/B$ AND $\overline{OE}$

SEL  $\overline{A}/B$  (Pin 22 of the device) allows the A or B inputs to be selected.

When SEL  $\overline{A}/B$  is at logic low, (equal to or less than 0.8 V), inputs 0A, 1A and 2A are directed to OUTPUTs 0, 1, and 2, respectively. When SEL  $\overline{A}/B$  is at logic high, (equal to or greater than 2.0 V), inputs 0B, 1B, and 2B are directed to OUTPUTs 0, 1, and 2, respectively.

There are two ways to provide SEL  $\overline{A}/B$  to the device: using a jumper or a BNC connection. With the jumper in the W4 position, SEL  $\overline{A}/B$  is tied to ground. This selects the A inputs.

With the jumper in the W3 position, SEL  $\overline{A}/B$  is tied to 5 V, through pull up resistor R15. This selects the B inputs.

If faster use of SEL  $\overline{A}/B$  is desired, the 50  $\Omega$  BNC connector at J10 can be used. If J10 is used, there must NOT be a jumper on W3 and W4. Microstrip line techniques provide a 50  $\Omega$  characteristic impedance from J10 to the device. Please refer to Figure

41 for the arrangement of the PCB layers. If J10 is used, the user may wish to install a 50  $\Omega$  termination resistor at R10.

 $\overline{OE}$  (Pin 23 of the device) allows the three outputs to be enabled or disabled. When  $\overline{OE}$  is at logic low, (equal to or less than 0.8 V), Outputs 0, 1, and 2 are enabled. When  $\overline{OE}$  is at logic high, (equal to or greater than 2.0 V), Outputs 0, 1, and 2 are disabled (placed into a high impedance state).

Once again, there are two different ways to provide  $\overline{OE}$  to the device: using a jumper or a BNC connection. With the jumper in the W2 position,  $\overline{OE}$  is tied to ground. This enables the outputs. With the jumper in the W1 position,  $\overline{OE}$  is tied to 5 V, through pull-up resistor R16. This selects "Hi Z," or high impedance, and the outputs are disabled.

If faster use of  $\overline{OE}$  is desired, the 50  $\Omega$  BNC connector at J11 can be used. If J11 is used, there must NOT be a jumper on W1 and W2. Microstrip line techniques provide a 50  $\Omega$  characteristic impedance from J11 to the device. Please refer to Figure 41 for the arrangement of the PCB layers. If J11 is used, the user may wish to install a 50  $\Omega$  termination resistor at R11.



Figure 42. Evaluation Board Schematic



Figure 43. Component Side Silkscreen



Figure 44. Board Layout (Component Side)



Figure 45. Board Layout (75  $\Omega$  Signal Layer)



Figure 46. Board Layout (Ground Plane)



Figure 47. Board Layout (Circuit Side;) 50  $\Omega$  Signal Layer



Figure 48. Circuit Side Silkscreen

REV. 0 -15-

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 24-Lead Plastic TSSOP (RU-24)

