### 2.2 Predictable and fail-safe behavior

- Functional behavior predictable under all supply conditions
- Transceiver disengages from bus when not powered (zero load)
- Transmit Data (TXD) dominant time-out function
- Internal biasing of TXD and S input pins

#### 2.3 Protection

- High ESD handling capability on the bus pins (8 kV IEC and HBM)
- Bus pins protected against transients in automotive environments
- Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>
- Thermally protected

### 2.4 TJA1057 CAN FD (applicable to all product variants except TJA1057T)

- Timing guaranteed for data rates up to 5 Mbit/s
- Improved TXD to RXD propagation delay of 210 ns

### 3. Quick reference data

| Symbol                | Parameter                                             | Conditions                           | Min  | Тур | Max  | Unit |
|-----------------------|-------------------------------------------------------|--------------------------------------|------|-----|------|------|
| V <sub>CC</sub>       | supply voltage                                        |                                      | 4.75 | -   | 5.25 | V    |
| V <sub>IO</sub>       | supply voltage on pin V <sub>IO</sub>                 |                                      | 2.95 | -   | 5.25 | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin $V_{CC}$        |                                      | 3.5  | 4   | 4.3  | V    |
| V <sub>uvd(VIO)</sub> | undervoltage detection voltage on pin $V_{\text{IO}}$ |                                      | 2.1  | -   | 2.8  | V    |
| I <sub>CC</sub>       | supply current                                        | Silent mode                          | 0.1  | -   | 1.2  | mA   |
|                       |                                                       | Normal mode; bus recessive           | 2    | 5   | 10   | mA   |
|                       |                                                       | Normal mode; bus dominant            | 20   | 45  | 70   | mA   |
| I <sub>IO</sub>       | supply current on pin V <sub>IO</sub>                 | Silent mode                          | -    | 3   | 16   | μA   |
|                       |                                                       | Normal mode                          |      |     |      |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}$        | -    | 7   | 30   | μA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V     | -    | 110 | 320  | μA   |
| V <sub>ESD</sub>      | electrostatic discharge voltage                       | IEC 61000-4-2 at pins CANH and CANL  | -8   | -   | +8   | kV   |
| V <sub>CANH</sub>     | voltage on pin CANH                                   | limiting value according to IEC60134 | -42  | -   | +42  | V    |
| V <sub>CANL</sub>     | voltage on pin CANL                                   | limiting value according to IEC60134 | -42  | -   | +42  | V    |
| T <sub>vj</sub>       | virtual junction temperature                          |                                      | -40  | -   | +150 | °C   |

# 4. Ordering information

| Table 2. Ordering information        |         |                                                                                                                   |          |  |  |  |  |  |
|--------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
| Type number <sup>[1]</sup>           | Package |                                                                                                                   |          |  |  |  |  |  |
|                                      | Name    | Description                                                                                                       | Version  |  |  |  |  |  |
| TJA1057T<br>TJA1057GT<br>TJA1057GT/3 | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                                         | SOT96-1  |  |  |  |  |  |
| TJA1057GTK<br>TJA1057GTK/3           | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body $3 \times 3 \times 0.85$ mm | SOT782-1 |  |  |  |  |  |

[1] TJA1057GT/3 and TJA1057GTK/3 with V<sub>IO</sub> pin; all variants other than TJA1057T support CAN FD.

# 5. Block diagram



# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

#### Table 3. Pin description

| Symbol             | Pin | Description                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| TXD                | 1   | transmit data input                                                  |
| GND <sup>[1]</sup> | 2   | ground                                                               |
| V <sub>CC</sub>    | 3   | supply voltage                                                       |
| RXD                | 4   | receive data output; reads out data from the bus lines               |
| n.c.               | 5   | not connected in TJA1057T, TJA1057GT and TJA1057GTK                  |
| V <sub>IO</sub>    | 5   | supply voltage for I/O level adapter in TJA1057GT/3 and TJA1057GTK/3 |
| CANL               | 6   | LOW-level CAN bus line                                               |
| CANH               | 7   | HIGH-level CAN bus line                                              |
| S                  | 8   | Silent mode control input                                            |

[1] HVSON8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

## 7. Functional description

### 7.1 Operating modes

The TJA1057 supports two operating modes, Normal and Silent. The operating mode is selected via pin S. See <u>Table 4</u> for a description of the operating modes under normal supply conditions.

#### Table 4. Operating modes

| Mode   | Inputs |                  | Outputs             |                         |  |  |  |
|--------|--------|------------------|---------------------|-------------------------|--|--|--|
|        | Pin S  | Pin TXD          | CAN driver          | Pin RXD                 |  |  |  |
| Normal | LOW    | LOW              | dominant            | LOW                     |  |  |  |
|        |        | HIGH             | recessive           | LOW when bus dominant   |  |  |  |
|        |        |                  |                     | HIGH when bus recessive |  |  |  |
| Silent | HIGH   | x <sup>[1]</sup> | biased to recessive | LOW when bus dominant   |  |  |  |
|        |        |                  |                     | HIGH when bus recessive |  |  |  |

[1] 'x' = don't care.

#### 7.1.1 Normal mode

A LOW level on pin S selects Normal mode. In this mode, the transceiver can transmit and receive data via the bus lines, CANH and CANL (see <u>Figure 1</u> for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output on pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME.

#### 7.1.2 Silent mode

A HIGH level on pin S selects Silent mode. The transmitter is disabled in Silent mode, releasing the bus pins to recessive state. All other IC functions, including the receiver, continue to operate as in Normal mode. Silent mode can be used to prevent a faulty CAN controller disrupting all network communications.

### 7.2 Fail-safe features

#### 7.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on this pin persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD is set HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of approximately 25 kbit/s.

#### 7.2.2 Internal biasing of TXD and S input pins

Pins TXD and S have internal pull-ups to  $V_{CC}$  (or  $V_{IO}$  in TJA1057GT(K)/3 variants) to ensure a safe, defined state in case one or both of these pins are left floating. Pull-up currents flow in these pins in all states; both pins should be held HIGH in Silent mode to minimize supply current.

| TJA1057 |  |
|---------|--|
|         |  |

### 7.2.3 Undervoltage detection on pins $V_{CC}$ and $V_{IO}$ (TJA1057GT(K)/3)

If V<sub>CC</sub> or V<sub>IO</sub> drops below the undervoltage detection level, V<sub>uvd(VCC)</sub>/V<sub>uvd(VIO)</sub>, the transceiver switches off and disengages from the bus (zero load; bus pins floating) until the supply voltage has recovered. The output drivers are enabled once both V<sub>CC</sub> and V<sub>IO</sub> are again within their operating ranges and TXD has been reset to HIGH.

#### 7.2.4 Overtemperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , both output drivers are disabled. When the virtual junction temperature drops below  $T_{j(sd)}$  again, the output drivers recover once TXD has been reset to HIGH (waiting for TXD to go HIGH prevents output driver oscillation due to small variations in temperature).

#### 7.2.5 V<sub>IO</sub> supply pin (TJA1057x/3 variants)

Pin  $V_{IO}$  should be connected to the microcontroller supply voltage (see <u>Figure 6</u>). The signal levels on pins TXD, RXD and S will then be adjusted to the I/O levels of the microcontroller, allowing for direct interfacing without additional glue logic.

For versions of the TJA1057 without a V<sub>IO</sub> pin, the V<sub>IO</sub> input is internally connected to V<sub>CC</sub>. The signal levels of pins TXD, RXD and S are set to levels compatible with 5 V microcontrollers.

# 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol                    | Parameter                                | Conditions                                                  |            | Min  | Max                       | Unit |
|---------------------------|------------------------------------------|-------------------------------------------------------------|------------|------|---------------------------|------|
| V <sub>x</sub>            | voltage on pin x <sup>[1]</sup>          | on pins CANH, CANL                                          |            | -42  | +42                       | V    |
|                           |                                          | on pins $V_{CC}$ , $V_{IO}$                                 |            | -0.3 | +7                        | V    |
|                           |                                          | on any other pin                                            | [2]        | -0.3 | V <sub>IO</sub> [3] + 0.3 | V    |
| V <sub>(CANH</sub> -CANL) | voltage between pin CANH<br>and pin CANL |                                                             |            | -27  | +27                       | V    |
| V <sub>trt</sub>          | transient voltage                        | on pins CANH, CANL                                          | [4]        |      |                           |      |
|                           |                                          | pulse 1                                                     |            | -100 | -                         | V    |
|                           |                                          | pulse 2a                                                    |            | -    | 75                        | V    |
|                           |                                          | pulse 3a                                                    |            | -150 | -                         | V    |
|                           |                                          | pulse 3b                                                    |            | -    | 100                       | V    |
| V <sub>ESD</sub>          | electrostatic discharge<br>voltage       | IEC 61000-4-2 (150 pF, 330 Ω)                               | [5]        |      |                           |      |
|                           |                                          | on pins CANH and CANL                                       |            | -8   | +8                        | kV   |
|                           |                                          | Human Body Model (HBM); 100 pF, 1.5 k $\Omega$              | [6]        |      |                           |      |
|                           |                                          | on pins CANH and CANL                                       |            | -8   | +8                        | kV   |
|                           |                                          | on any other pin                                            |            | -4   | +4                        | kV   |
|                           |                                          | Machine Model (MM); 200 pF, 0.75 $\mu\text{H},$ 10 $\Omega$ | [7]        |      |                           |      |
|                           |                                          | on any pin                                                  |            | -200 | +200                      | V    |
|                           |                                          | Charged Device Model (CDM); field Induced charge; 4 pF      | <u>[8]</u> |      |                           |      |
|                           |                                          | on corner pins                                              |            | -750 | +750                      | V    |
|                           |                                          | on any other pin                                            |            | -500 | +500                      | V    |
| T <sub>vj</sub>           | virtual junction temperature             |                                                             | [9]        | -40  | +150                      | °C   |
| T <sub>stg</sub>          | storage temperature                      |                                                             |            | -55  | +150                      | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

- [2] Maximum voltage should never exceed 7 V.
- [3]  $V_{IO}$  + 0.3 =  $V_{CC}$  + 0.3 in the non- $V_{IO}$  product variants TJA1057(G)T(K).
- [4] According to IEC TS 62228 (2007), Section 4.2.4; parameters for standard pulses defined in ISO7637 part 2: 2004-06.
- [5] According to IEC TS 62228 (2007), Section 4.3; DIN EN 61000-4-2.
- [6] According to AEC-Q100-002.
- [7] According to AEC-Q100-003.
- [8] According to AEC-Q100-011; grade C4B.
- [9] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

## 9. Thermal characteristics

#### Table 6. Thermal characteristics

According to IEC 60747-1.

| Symbol | Parameter                | Conditions                  | Value | Unit |
|--------|--------------------------|-----------------------------|-------|------|
| (.) -/ | SO8 package; in free air | 97                          | K/W   |      |
|        | to ambient               | HVSON8 package; in free air |       |      |
|        |                          | dual-layer board [1]        | 91    | K/W  |
|        |                          | four-layer board [2]        | 52    | K/W  |

[1] According to JEDEC JESD51-2, JESD51-3 and JESD51-5 at natural convection on 1s board with thermal via array under the exposed pad connected to the second copper layer.

## **10. Static characteristics**

#### Table 7. Static characteristics

 $T_{vj} = -40$  °C to +150 °C;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.95$  V to 5.25 V<sup>[1]</sup>;  $R_L = 60 \Omega$ ;  $C_L = 100$  pF unless specified otherwise; All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                | Parameter                                             | Conditions                                                                                                                                                        | Min  | Тур | Max                       | Unit |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|---------------------------|------|
| Supply; pi            | n V <sub>CC</sub>                                     |                                                                                                                                                                   |      |     |                           |      |
| V <sub>CC</sub>       | supply voltage                                        |                                                                                                                                                                   | 4.75 | -   | 5.25                      | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin $V_{\mbox{CC}}$ |                                                                                                                                                                   | 3.5  | 4   | 4.3                       | V    |
| I <sub>CC</sub>       | supply current                                        | Silent mode; $V_{TXD} = V_{IO}^{[3]}$                                                                                                                             | 0.1  | -   | 1.2                       | mA   |
|                       |                                                       | Normal mode                                                                                                                                                       |      |     |                           |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}^{[3]}$                                                                                                                               | 2    | 5   | 10                        | mA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V                                                                                                                                  | 20   | 45  | 70                        | mA   |
|                       |                                                       | $\label{eq:VTXD} \begin{array}{ c c } \hline & dominant; short circuit on bus lines; \\ V_{TXD} = 0 \ V; \\ -3 \ V < (V_{CANH} = V_{CANL}) < +18 \ V \end{array}$ | 2    | 80  | 110                       | mA   |
| I/O level ad          | dapter supply; pin V <sub>IO</sub> [1]                |                                                                                                                                                                   | I    |     | ·                         |      |
| V <sub>IO</sub>       | supply voltage on pin V <sub>IO</sub>                 |                                                                                                                                                                   | 2.95 | -   | 5.25                      | V    |
| V <sub>uvd(VIO)</sub> | undervoltage detection voltage on pin V <sub>IO</sub> |                                                                                                                                                                   | 2.1  | -   | 2.8                       | V    |
| I <sub>IO</sub>       | supply current on pin V <sub>IO</sub>                 | Silent mode                                                                                                                                                       | -    | 3   | 16                        | μA   |
|                       |                                                       | Normal mode                                                                                                                                                       |      |     |                           |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}^{[3]}$                                                                                                                               | -    | 7   | 30                        | μA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V                                                                                                                                  | -    | 110 | 320                       | μA   |
| Silent mod            | le control input; pin S                               |                                                                                                                                                                   |      |     |                           |      |
| V <sub>IH</sub>       | HIGH-level input voltage                              |                                                                                                                                                                   | 2    | -   | V <sub>IO</sub> [3] + 0.3 | V    |
| V <sub>IL</sub>       | LOW-level input voltage                               |                                                                                                                                                                   | -0.3 | -   | 0.8                       | V    |
| I <sub>IH</sub>       | HIGH-level input current                              | $V_{\rm S} = V_{\rm IO}^{[3]}$                                                                                                                                    | -1   | -   | +1                        | μA   |
| IIL                   | LOW-level input current                               | V <sub>S</sub> = 0 V                                                                                                                                              | -15  | -   | -1                        | μA   |

| TJA1057 |  |
|---------|--|
|         |  |

<sup>[2]</sup> According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer.

#### Table 7. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.95$  V to 5.25 V<sup>[1]</sup>;  $R_L = 60 \Omega$ ;  $C_L = 100$  pF unless specified otherwise; All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                   | Parameter                                   | Conditions                                                                                                                                                                                         | Min                | Тур         | Max                       | Unit |
|--------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|---------------------------|------|
| CAN transm               | it data input; pin TXD                      |                                                                                                                                                                                                    |                    |             |                           |      |
| V <sub>IH</sub>          | HIGH-level input voltage                    |                                                                                                                                                                                                    | 2                  | -           | V <sub>IO</sub> [3] + 0.3 | V    |
| V <sub>IL</sub>          | LOW-level input voltage                     |                                                                                                                                                                                                    | -0.3               | -           | 0.8                       | V    |
| I <sub>IH</sub>          | HIGH-level input current                    | $V_{TXD} = V_{IO}^{[3]}$                                                                                                                                                                           | -5                 | -           | +5                        | μA   |
| IIL                      | LOW-level input current                     | $V_{TXD} = 0 V$                                                                                                                                                                                    | -260               | -           | -30                       | μA   |
| Ci                       | input capacitance                           | [4]                                                                                                                                                                                                | -                  | 5           | 10                        | pF   |
| CAN receive              | e data output; pin RXD                      |                                                                                                                                                                                                    | 1                  |             |                           |      |
| I <sub>OH</sub>          | HIGH-level output current                   | $V_{RXD} = V_{IO}^{[3]} - 0.4 V$                                                                                                                                                                   | -8                 | -3          | -1                        | mA   |
| I <sub>OL</sub>          | LOW-level output current                    | V <sub>RXD</sub> = 0.4 V; bus dominant                                                                                                                                                             | 1                  | -           | 12                        | mA   |
| Bus lines; p             | ins CANH and CANL                           |                                                                                                                                                                                                    |                    |             |                           |      |
| V <sub>O(dom)</sub>      | dominant output voltage                     | $\frac{V_{TXD} = 0 \text{ V; } t < t_{to(dom)TXD}}{\text{pin CANH; } R_{L} = 50 \Omega \text{ to } 65 \Omega}$                                                                                     | 2.75               | 3.5         | 4.5                       | V    |
|                          |                                             | pin CANL; RL = 50 $\Omega$ to 65 $\Omega$                                                                                                                                                          | 0.5                | 1.5         | 2.25                      | V    |
| V <sub>dom(TX)</sub> sym | transmitter dominant voltage symmetry       | $V_{dom(TX)sym} = V_{CC} - V_{CANH} - V_{CANL}$                                                                                                                                                    | -400               | -           | +400                      | mV   |
| V <sub>TXsym</sub>       | transmitter voltage<br>symmetry             | $V_{TXsym} = V_{CANH} + V_{CANL};$ $f_{TXD} = 250 \text{ kHz}, 1 \text{ MHz and } 2.5 \text{ MHz};$ $C_{SPLIT} = 4.7 \text{ nF}$                                                                   | 0.9V <sub>CC</sub> | -           | 1.1V <sub>CC</sub>        | V    |
| V <sub>O(dif)</sub>      | differential output voltage                 | dominant; $V_{TXD} = 0$ V; t < t <sub>to(dom)TXD</sub>                                                                                                                                             |                    |             |                           |      |
| . ,                      |                                             | $R_L = 50 \Omega$ to 65 $\Omega$                                                                                                                                                                   | 1.5                | -           | 3                         | V    |
|                          |                                             | $R_L = 45 \Omega$ to 70 $\Omega$                                                                                                                                                                   | 1.4                | -           | 3.3                       | V    |
|                          |                                             | R <sub>L</sub> = 2240 Ω                                                                                                                                                                            | 1.5                | -           | 5                         | V    |
|                          |                                             | recessive; $V_{TXD} = V_{IO}$ ; no load                                                                                                                                                            | -50                | -           | +50                       | mV   |
| V <sub>O(rec)</sub>      | recessive output voltage                    | $V_{TXD} = V_{IO}^{[3]}$ ; no load                                                                                                                                                                 | 2                  | $0.5V_{CC}$ | 3                         | V    |
| V <sub>th(RX)</sub> dif  | differential receiver<br>threshold voltage  | $\label{eq:linear} \begin{array}{l} \mbox{Normal/Silent mode;} \\ -12 \ \mbox{V} \leq \mbox{V}_{CANL} \leq +12 \ \mbox{V;} \\ -12 \ \mbox{V} \leq \mbox{V}_{CANH} \leq +12 \ \mbox{V} \end{array}$ | 0.5                | -           | 0.9                       | V    |
| V <sub>rec(RX)</sub>     | receiver recessive voltage                  | $\label{eq:V_CANL} \begin{array}{l} -12 \ V \leq V_{CANL} \leq +12 \ V; \\ -12 \ V \leq V_{CANH} \leq +12 \ V \end{array}$                                                                         |                    |             |                           |      |
|                          |                                             | Normal/Silent mode                                                                                                                                                                                 | -4                 | -           | 0.5                       | V    |
| V <sub>dom(RX)</sub>     | receiver dominant voltage                   | $\begin{array}{l} -12 \ V \leq V_{CANL} \leq +12 \ V; \\ -12 \ V \leq V_{CANH} \leq +12 \ V \end{array}$                                                                                           |                    |             |                           |      |
|                          |                                             | Normal/Silent mode                                                                                                                                                                                 | 0.9                | -           | 9.0                       | V    |
| V <sub>hys(RX)</sub> dif | differential receiver<br>hysteresis voltage | Normal mode;<br>$-12 V \le V_{CANL} \le +12 V;$<br>$-12 V v V_{CANH} \le +12 V$                                                                                                                    | 50                 | -           | 300                       | mV   |
| I <sub>O(sc)dom</sub>    | dominant short-circuit                      | $V_{TXD} = 0 \text{ V}; t < t_{to(dom)TXD}; V_{CC} = 5 \text{ V}$                                                                                                                                  |                    |             |                           |      |
|                          | output current                              | pin CANH; $V_{CANH} = -15 V$ to +40 V                                                                                                                                                              | -100               | -70         | -40                       | mA   |
|                          |                                             | pin CANL; $V_{CANL} = -15$ V to +40 V                                                                                                                                                              | 40                 | 70          | 100                       | mA   |
| I <sub>O(sc)rec</sub>    | recessive short-circuit output current      | Normal mode; $V_{TXD} = V_{CC}$<br>$V_{CANH} = V_{CANL} = -27 V \text{ to } +32 V$                                                                                                                 | -5                 | -           | +5                        | mA   |

TJA1057

#### Table 7. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.95$  V to 5.25 V<sup>[1]</sup>;  $R_L = 60 \Omega$ ;  $C_L = 100$  pF unless specified otherwise; All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol              | Parameter                        | Conditions                                                                                                                       |            | Min | Тур | Max | Unit |
|---------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| IL.                 | leakage current                  | $V_{CC} = 0 V \text{ or}$<br>$V_{CC} = V_{IO} = \text{shorted to ground via}$<br>$47 \text{ k}\Omega; V_{CANH} = V_{CANL} = 5 V$ |            | -5  | -   | +5  | μA   |
| R <sub>i</sub>      | input resistance                 | $\label{eq:V_CANL} \begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$           | <u>[4]</u> | 9   | 15  | 28  | kΩ   |
| $\Delta R_i$        | input resistance deviation       | $\begin{array}{l} 0 \ V \leq V_{CANL} \leq \textbf{+5} \ V; \\ 0 \ V \leq V_{CANH} \leq \textbf{+5} \ V \end{array}$             | <u>[4]</u> | -3  | -   | +3  | %    |
| R <sub>i(dif)</sub> | differential input resistance    | $\label{eq:V_CANL} \begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$           | <u>[4]</u> | 19  | 30  | 52  | kΩ   |
| C <sub>i(cm)</sub>  | common-mode input capacitance    |                                                                                                                                  | <u>[4]</u> | -   | -   | 20  | pF   |
| C <sub>i(dif)</sub> | differential input capacitance   |                                                                                                                                  | <u>[4]</u> | -   | -   | 10  | pF   |
| Temperatu           | re detection                     |                                                                                                                                  |            |     |     |     |      |
| T <sub>j(sd)</sub>  | shutdown junction<br>temperature |                                                                                                                                  | <u>[4]</u> | -   | 185 | -   | °C   |

[1] Only TJA1057GT/3 and TJA1057GTK/3 have a V<sub>IO</sub> pin; the V<sub>IO</sub> input is internally connected to V<sub>CC</sub> in the other variants.

[2] Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[3]  $V_{IO} = V_{CC}$  in non-V<sub>IO</sub> product variants TJA1057(G)T(K).

[4] Not tested in production; guaranteed by design.

[5] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 8.

# **11. Dynamic characteristics**

#### Table 8. Dynamic characteristics

 $T_{vj} = -40$  °C to +150 °C;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.95$  V to 5.25 V<sup>[1]</sup>;  $R_L = 60 \Omega$ ;  $C_L = 100$  pF unless specified otherwise. All voltages are defined with respect to ground.<sup>[2]</sup>

| Symbol                     | Parameter                            | Conditions                                            | Min | Тур | Max | Unit |
|----------------------------|--------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| Transceiver t              | iming; pins CANH, CANL, TXD and RXD  | ; see <mark>Figure 7</mark> and <mark>Figure 3</mark> |     |     |     | -    |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant  | Normal mode                                           | -   | 65  | -   | ns   |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode                                           | -   | 90  | -   | ns   |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD  | Normal mode                                           | -   | 60  | -   | ns   |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal mode                                           | -   | 65  | -   | ns   |
| t <sub>d(TXDL-RXDL)</sub>  | delay time from TXD LOW to RXD LOW   | TJA1057T; Normal mode                                 | 50  | -   | 230 | ns   |
|                            |                                      | TJA1057GT(/3), TJA1057GTK(/3);<br>Normal mode         | 50  | -   | 210 | ns   |
| t <sub>d(TXDH-RXDH)</sub>  | delay time from TXD HIGH to RXD HIGH | TJA1057T; Normal mode                                 | 50  | -   | 230 | ns   |
|                            |                                      | TJA1057GT(/3), TJA1057GTK(/3);<br>Normal mode         | 50  | -   | 210 | ns   |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width      | TJA1057GT(/3), TJA1057GTK(/3)                         |     |     |     |      |
|                            |                                      | t <sub>bit(TXD)</sub> = 500 ns                        | 435 | -   | 530 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns [3]                    | 155 | -   | 210 | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                  | TJA1057GT(/3), TJA1057GTK(/3)                         |     |     |     |      |
|                            |                                      | t <sub>bit(TXD)</sub> = 500 ns [3]                    | 400 | -   | 550 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns [3]                    | 120 | -   | 220 | ns   |
| $\Delta t_{rec}$           | receiver timing symmetry             | TJA1057GT(/3), TJA1057GTK(/3)                         |     |     |     |      |
|                            |                                      | t <sub>bit(TXD)</sub> = 500 ns                        | -65 | -   | +40 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                        | -45 | -   | +15 | ns   |
| t <sub>to(dom)TXD</sub>    | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V; Normal mode                   | 0.8 | 3   | 6.5 | ms   |

[1] Only TJA1057GT/3 and TJA1057GTK/3 have a V<sub>IO</sub> pin; the V<sub>IO</sub> input is internally connected to V<sub>CC</sub> in the other variants.

[2] Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[3] See Figure 4.

# **TJA1057**

**High-speed CAN transceiver** 







**Product data sheet** 

12 of 25

TJA1057

# **12. Application information**

### 12.1 Application diagram





### **12.2 Application hints**

Further information on the application of the TJA1057 can be found in NXP application hints *AH1308 Application Hints - Standalone high-speed CAN transceivers Mantis TJA1044/TJA1057 and Dual-Mantis TJA1046*.

TJA1057

## 13. Test information





# 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

**TJA1057** 

# 14. Package outline



### TJA1057

**Product data sheet** 

© NXP Semiconductors N.V. 2017. All rights reserved.



HVSON8: plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 x 3 x 0.85 mm

#### Fig 10. Package outline SOT782-1 (HVSON8)

| 7               | All information provided in this document is subject to legal disclaimers. | © NXP Semiconductors N.V. 2017. All rights reserved. |
|-----------------|----------------------------------------------------------------------------|------------------------------------------------------|
| luct data sheet | Rev. 6 — 24 August 2017                                                    | 16 of 25                                             |

TJA1057

Produ

### **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

### 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

TJA1057 Product data sheet

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 11</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 9 and 10

#### Table 9. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |              |  |
|------------------------|--------------------------------------------------------------|--------------|--|
|                        |                                                              |              |  |
|                        | < 350                                                        | ≥ <b>350</b> |  |
| < 2.5                  | 235                                                          | 220          |  |
| ≥ 2.5                  | 220                                                          | 220          |  |

#### Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|
|                        |                                                              |             |        |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 11.

**TJA1057** 



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

TJA1057

# 17. Appendix: ISO 11898-2:2016 parameter cross-reference list

#### Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion

| ISO 11898-2:2016                                                                                     | NXP data sheet                           |                           |                                      |
|------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|--------------------------------------|
| Parameter                                                                                            | Notation                                 | Symbol                    | Parameter                            |
| HS-PMA dominant output characteristics                                                               |                                          |                           |                                      |
| Single ended voltage on CAN_H                                                                        | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage              |
| Single ended voltage on CAN_L                                                                        | V <sub>CAN_L</sub>                       |                           |                                      |
| Differential voltage on normal bus load                                                              | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage          |
| Differential voltage on effective resistance during arbitration                                      |                                          |                           |                                      |
| Optional: Differential voltage on extended bus load range                                            | _                                        |                           |                                      |
| HS-PMA driver symmetry                                                                               |                                          |                           |                                      |
| Driver symmetry                                                                                      | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry         |
| Maximum HS-PMA driver output current                                                                 |                                          | ,                         |                                      |
| Absolute current on CAN_H                                                                            | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output        |
| Absolute current on CAN_L                                                                            | I <sub>CAN_L</sub>                       |                           | current                              |
| HS-PMA recessive output characteristics, bus biasing ac                                              | 1                                        | ve                        |                                      |
| Single ended output voltage on CAN_H                                                                 | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage             |
| Single ended output voltage on CAN_L                                                                 | V <sub>CAN_L</sub>                       |                           |                                      |
| Differential output voltage                                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage          |
| Optional HS-PMA transmit dominant timeout                                                            |                                          |                           |                                      |
| Transmit dominant timeout, long                                                                      | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time           |
| Transmit dominant timeout, short                                                                     | _                                        |                           |                                      |
| HS-PMA static receiver input characteristics, bus biasing                                            | g active/ina                             | ctive                     |                                      |
| Recessive state differential input voltage range                                                     | V <sub>Diff</sub>                        | V <sub>th(RX)dif</sub>    | differential receiver threshold      |
| Dominant state differential input voltage range                                                      |                                          |                           | voltage                              |
|                                                                                                      |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage           |
|                                                                                                      |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage            |
| HS-PMA receiver input resistance (matching)                                                          |                                          |                           | 1                                    |
| Differential internal resistance                                                                     | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance        |
| Single ended internal resistance                                                                     | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                     |
| Matching of internal resistance                                                                      | MR                                       | ΔR <sub>i</sub>           | input resistance deviation           |
| HS-PMA implementation loop delay requirement                                                         |                                          |                           |                                      |
| Loop delay                                                                                           | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH |
|                                                                                                      |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW   |
| Optional HS-PMA implementation data signal timing request 2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f                              | or use with bit           | rates above 1 Mbit/s up to           |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                    | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>     | transmitted recessive bit width      |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                                 | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>     | bit time on pin RXD                  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                     | $\Delta t_{Rec}$                         | $\Delta t_{rec}$          | receiver timing symmetry             |

TJA1057

| ISO 11898-2:2016                                                                        |                                          | NXP data sheet                |                                       |  |  |
|-----------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|--|
| Parameter                                                                               | Notation                                 | Symbol                        | Parameter                             |  |  |
| HS-PMA maximum ratings of V <sub>CAN_H</sub> , V <sub>CAN_L</sub> and V <sub>Diff</sub> |                                          |                               |                                       |  |  |
| Maximum rating V <sub>Diff</sub>                                                        | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |  |
| General maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub>                        | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                                     | V <sub>CAN_L</sub>                       |                               |                                       |  |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                                        | L, unpow                                 | ered                          | 1                                     |  |  |
| Leakage current on CAN_H, CAN_L                                                         | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                            | leakage current                       |  |  |
| HS-PMA bus biasing control timings                                                      | 1                                        |                               | 1                                     |  |  |
| CAN activity filter time, long                                                          | t <sub>Filter</sub>                      | twake(busdom) <sup>[1]</sup>  | bus dominant wake-up time             |  |  |
| CAN activity filter time, short                                                         | _                                        | t <sub>wake(busrec)</sub> [1] | bus recessive wake-up time            |  |  |
| Wake-up timeout, short                                                                  | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |  |
| Wake-up timeout, long                                                                   |                                          |                               |                                       |  |  |
| Timeout for bus inactivity                                                              | t <sub>Silence</sub>                     | t <sub>to(silence)</sub>      | bus silence time-out time             |  |  |
| Bus Bias reaction time                                                                  | t <sub>Bias</sub>                        | t <sub>d(busact-bias)</sub>   | delay time from bus active to bias    |  |  |

#### Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

# **18. Revision history**

| Document ID    | Release date                                                                                                                                                                                                                                     | Data sheet status        | Change notice      | Supersedes                |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|---------------------------|--|
| TJA1057 v.6    | 20170824                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.5.1             |  |
| Modifications: | <ul> <li>Updated to comply with</li> </ul>                                                                                                                                                                                                       | ISO 11898-2:2016 and SAE | J22884-1 through S | AE J2284-5 specifications |  |
|                | <ul> <li><u>Table 7</u>: conditions added to parameters R<sub>i</sub>, ΔR<sub>i</sub> and R<sub>i(dif)</sub>; values/conditions changed for parameters I<sub>CC</sub>, V<sub>rec(RX)</sub>, V<sub>dom(RX)</sub>, I<sub>O(sc)dom</sub></li> </ul> |                          |                    |                           |  |
|                | <ul> <li>Additional measurement taken at f<sub>TXD</sub> = 1 MHz and 2.5 MHz for parameter V<sub>TXsym</sub>; see <u>Table 7</u></li> <li><u>"Static characteristics"</u> and <u>Figure 8</u></li> </ul>                                         |                          |                    |                           |  |
|                | <ul> <li>Thresholds clarified in Figure 3</li> </ul>                                                                                                                                                                                             |                          |                    |                           |  |
|                | <ul> <li><u>Section 2.1</u>: text of last entry amended</li> </ul>                                                                                                                                                                               |                          |                    |                           |  |
|                | • <u>Table 2</u> : <u>Table note 1</u> amended                                                                                                                                                                                                   |                          |                    |                           |  |
|                | • <u>Table 5</u> , <u>Table note 2</u> added                                                                                                                                                                                                     |                          |                    |                           |  |
|                | • Amended Figure 3, Figure 5, Figure 6 and Figure 8; figure title changed on Figure 4                                                                                                                                                            |                          |                    |                           |  |
|                | <u>Section 12.2</u> : reference updated                                                                                                                                                                                                          |                          |                    |                           |  |
| TJA1057 v.5.1  | 20160523                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.5               |  |
| TJA1057 v.5    | 20160128                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.4               |  |
| TJA1057 v.4    | 20150710                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.3               |  |
| TJA1057 v.3    | 20141119                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.2               |  |
| TJA1057 v.2    | 20131030                                                                                                                                                                                                                                         | Product data sheet       | -                  | TJA1057 v.1               |  |
| TJA1057 v.1    | 20130530                                                                                                                                                                                                                                         | Preliminary data sheet   | _                  | _                         |  |

# **19. Legal information**

#### **19.1 Data sheet status**

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### **19.2 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### **19.3 Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

## **20. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Mantis — is a trademark of NXP B.V.

# **TJA1057**

**High-speed CAN transceiver** 

# 21. Contents

| 1     | General description 1                                |
|-------|------------------------------------------------------|
| 2     | Features and benefits 1                              |
| 2.1   | General                                              |
| 2.2   | Predictable and fail-safe behavior                   |
| 2.3   | Protection 2                                         |
| 2.4   | TJA1057 CAN FD (applicable to all product            |
|       | variants except TJA1057T) 2                          |
| 3     | Quick reference data 2                               |
| 4     | Ordering information 3                               |
| 5     | Block diagram 3                                      |
| 6     | Pinning information 4                                |
| 6.1   | Pinning                                              |
| 6.2   | Pin description                                      |
| 7     | Functional description 5                             |
| 7.1   | Operating modes                                      |
| 7.1.1 | Normal mode                                          |
| 7.1.2 | Silent mode                                          |
| 7.2   | Fail-safe features 5                                 |
| 7.2.1 | TXD dominant time-out function 5                     |
| 7.2.2 | Internal biasing of TXD and S input pins 5           |
| 7.2.3 | Undervoltage detection on pins $V_{CC}$ and $V_{IO}$ |
|       | (TJA1057GT(K)/3) 6                                   |
| 7.2.4 | Overtemperature protection 6                         |
| 7.2.5 | V <sub>IO</sub> supply pin (TJA1057x/3 variants)6    |
| 8     | Limiting values 7                                    |
| 9     | Thermal characteristics 8                            |
| 10    | Static characteristics 8                             |
| 11    | Dynamic characteristics 11                           |
| 12    | Application information                              |
| 12.1  | Application diagram 13                               |
| 12.2  | Application hints 13                                 |
| 13    | Test information 14                                  |
| 13.1  | Quality information 14                               |
| 14    | Package outline 15                                   |
| 15    | Handling information                                 |
| 16    | Soldering of SMD packages 17                         |
| 16.1  | Introduction to soldering                            |
| 16.2  | Wave and reflow soldering 17                         |
| 16.3  | Wave soldering 17                                    |
| 16.4  | Reflow soldering 18                                  |
| 17    | Appendix: ISO 11898-2:2016 parameter                 |
|       | cross-reference list                                 |
| 18    | Revision history 22                                  |
| 19    | Legal information                                    |
| -     | . J                                                  |

| 19.1 | Data sheet status   | 23 |
|------|---------------------|----|
| 19.2 | Definitions         | 23 |
| 19.3 | Disclaimers         |    |
| 19.4 | Trademarks          | 24 |
| 20   | Contact information | 24 |
| 21   | Contents            | 25 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2017.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 24 August 2017 Document identifier: TJA1057