Contents STW56N60M2

## **Contents**

| 1 | Electrical ratings                      | . 3 |
|---|-----------------------------------------|-----|
| 2 | Electrical characteristics              | . 4 |
|   | 2.1 Electrical characteristics (curves) | . 6 |
| 3 | Test circuits                           | . 8 |
| 4 | Package mechanical data                 | . 9 |
| 5 | Revision history                        | 11  |



STW56N60M2 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value       | Unit |
|--------------------------------|-------------------------------------------------------|-------------|------|
| $V_{GS}$                       | Gate- source voltage                                  | ±25         | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 52          | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 33          | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 208         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 350         | W    |
| dv/dt (2)                      | Peak diode recovery voltage slope                     | 15          | V/ns |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                               | 50          | V/ns |
| T <sub>stg</sub>               | Storage temperature                                   | - 55 to 150 | °C   |
| Tj                             | Max. operating junction temperature                   | 150         | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

| Symbol                | Parameter                               | Value | Unit |
|-----------------------|-----------------------------------------|-------|------|
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max | 50    | °C/W |
| R <sub>thj-case</sub> | Thermal resistance junction-case max    | 0.36  | °C/W |

Table 4. Avalanche characteristics

| Symbol          | Parameter Value                                                                                     |      | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------|------|------|
| I <sub>AR</sub> | Max current during repetitive or single pulse avalanche (pulse width limited by T <sub>JMAX</sub> ) | 7.5  | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)            | 1100 | mJ   |

<sup>2.</sup>  $I_{SD} \le 52$  A, di/dt = 400 A/ $\mu$ s, peak  $V_{DS} < V_{(BR)DSS}$ ,  $V_{DD} = 400$  V

 $<sup>3. \</sup>quad V_{DS} \leq \ 480 \ V$ 

Electrical characteristics STW56N60M2

## 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 5. On /off states

| Symbol               | Parameter                                       | Test conditions                                                            | Min. | Тур.  | Max.     | Unit     |
|----------------------|-------------------------------------------------|----------------------------------------------------------------------------|------|-------|----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                  | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                                 | 600  |       |          | V        |
| I <sub>DSS</sub>     |                                                 | V <sub>DS</sub> = 600 V<br>V <sub>DS</sub> = 600 V, T <sub>C</sub> =125 °C |      |       | 1<br>100 | μA<br>μA |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 25 V                                                   |      |       | ± 10     | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                          | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                       | 2    | 3     | 4        | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance           | $V_{GS} = 10 \text{ V}, I_D = 26 \text{ A}$                                |      | 0.045 | 0.055    | Ω        |

Table 6. Dynamic

| Symbol                            | Parameter                        | Test conditions                                                                           | Min. | Тур. | Max. | Unit |
|-----------------------------------|----------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                |                                                                                           | -    | 3750 | -    | pF   |
| C <sub>oss</sub>                  | Output capacitance               | V <sub>DS</sub> = 100 V, f = 1 MHz,                                                       | -    | 175  | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance     | $V_{GS} = 0$                                                                              | -    | 6.6  | -    | pF   |
| C <sub>o(er)</sub> <sup>(1)</sup> | Equivalent Output<br>Capacitance | $V_{GS} = 0$ , $V_{DS} = 0$ to 480V                                                       | -    | 740  | -    | pF   |
| $R_{G}$                           | Intrinsic gate resistance        | f = 1 MHz open drain                                                                      | -    | 4.7  | -    | Ω    |
| Qg                                | Total gate charge                | V 400 V 1 50 A                                                                            | -    | 91   | -    | nC   |
| Q <sub>gs</sub>                   | Gate-source charge               | $V_{DD} = 480 \text{ V}, I_D = 52 \text{ A},$<br>$V_{GS} = 10 \text{ V}, (see Figure 15)$ | -    | 13.5 | -    | nC   |
| $Q_{gd}$                          | Gate-drain charge                | 1.GS 1.5 1, (2.50 7 1gano 1.0)                                                            | -    | 41   | -    | nC   |

Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when VDS increases from 0 to 80% VDSS

Table 7. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                       | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 300 \text{ V}, I_{D} = 26 \text{ A},$ $R_{G} = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see <i>Figure 16</i> and | -    | 18   | -    | ns   |
| t <sub>r</sub>      | Rise time           |                                                                                                                       | -    | 26.5 | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                       | -    | 119  | -    | ns   |
| t <sub>f</sub>      | Fall time           | Figure 19)                                                                                                            | -    | 14   | -    | ns   |

Table 8. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|---------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                     | -    |      | 52   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                     | -    |      | 208  | Α    |
| V <sub>SD</sub> (2)             | Forward on voltage            | $I_{SD} = 52 \text{ A}, V_{GS} = 0$                                 | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 52 A,                                             | -    | 496  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs<br>V <sub>DD</sub> = 100 V (see <i>Figure 16</i> ) | -    | 10   |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                     | -    | 41   |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 52 A,                                             | -    | 632  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V, T <sub>i</sub> = 150 °C | -    | 14   |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16)                                                     | -    | 45   |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%

Electrical characteristics STW56N60M2

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Normalized gate threshold voltage vs. Figure 7. Normalized  $V_{(BR)DSS}$  vs. temperature temperature



6/12 DocID027243 Rev2



Figure 8. Static drain-source on-resistance

Figure 9. Normalized on-resistance vs. temperature





Figure 10. Gate charge vs. gate-source voltage

Figure 11. Capacitance variations





Figure 12. Output capacitance stored energy

Figure 13. Source-drain diode forward characteristics





57/

DocID027243 Rev2

7/12

Test circuits STW56N60M2

#### 3 Test circuits

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



8/12 DocID027243 Rev2



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 20. TO-247 drawing

Table 9. TO-247 mechanical data

| Dim.   |       | mm.   |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| А      | 4.85  |       | 5.15  |
| A1     | 2.20  |       | 2.60  |
| b      | 1.0   |       | 1.40  |
| b1     | 2.0   |       | 2.40  |
| b2     | 3.0   |       | 3.40  |
| С      | 0.40  |       | 0.80  |
| D      | 19.85 |       | 20.15 |
| Е      | 15.45 |       | 15.75 |
| е      | 5.30  | 5.45  | 5.60  |
| L      | 14.20 |       | 14.80 |
| L1     | 3.70  |       | 4.30  |
| L2     |       | 18.50 |       |
| ØP     | 3.55  |       | 3.65  |
| ØR     | 4.50  |       | 5.50  |
| S      | 5.30  | 5.50  | 5.70  |



STW56N60M2 Revision history

# 5 Revision history

Table 10. Document revision history

| Date        | Revision | Changes                           |
|-------------|----------|-----------------------------------|
| 01-Dec-2014 | 1        | Initial release.                  |
| 10-Dec-2014 | 2        | Updated Section 3: Test circuits. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

57

12/12 DocID027243 Rev2