Contents STM32F373xx # **Contents** | 1 | Intro | duction | 9 | |---|-------|---------------------------------------------------------------------|----| | 2 | Desc | cription | 10 | | 3 | Func | ctional overview1 | 13 | | | 3.1 | ARM® Cortex®-M4 core with embedded Flash and SRAM | 13 | | | 3.2 | Memory protection unit | 13 | | | 3.3 | Embedded Flash memory | 14 | | | 3.4 | Cyclic redundancy check (CRC) calculation unit | 14 | | | 3.5 | Embedded SRAM | 14 | | | 3.6 | Boot modes | 14 | | | 3.7 | Power management | 15 | | | | 3.7.1 Power supply schemes | 15 | | | | 3.7.2 Power supply supervisor | 15 | | | | 3.7.3 Voltage regulator | 15 | | | | 3.7.4 Low-power modes | 16 | | | 3.8 | Clocks and startup | 16 | | | 3.9 | General-purpose input/outputs (GPIOs) | 16 | | | 3.10 | Direct memory access (DMA) | 17 | | | 3.11 | Interrupts and events | 17 | | | | 3.11.1 Nested vectored interrupt controller (NVIC) | 17 | | | | 3.11.2 Extended interrupt/event controller (EXTI) | 17 | | | 3.12 | 12-bit analog-to-digital converter (ADC) | 18 | | | | 3.12.1 Temperature sensor | | | | | 3.12.2 Internal voltage reference (V <sub>REFINT</sub> ) | | | | | 3.12.3 V <sub>BAT</sub> battery voltage monitoring | | | | 3.13 | 16-bit sigma delta analog-to-digital converters (SDADC) | 19 | | | 3.14 | Digital-to-analog converter (DAC) | 19 | | | 3.15 | Fast comparators (COMP) | 20 | | | 3.16 | Touch sensing controller (TSC) | 20 | | | 3.17 | Timers and watchdogs | 22 | | | | 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) | 23 | STM32F373xx Contents | 23 24 24 24 25 26 27 | |----------------------------------| | 24<br>24<br>25<br>26 | | 24<br>24<br>25<br>26 | | 24<br>25<br>26 | | 25<br>26<br>6) . 27 | | 26<br>5) . 27 | | 5) . 27 | | • | | 27 | | | | 27 | | 28 | | 28 | | 28 | | | | 29 | | 48 | | 52 | | 52 | | 52 | | 52 | | 52 | | 52 | | | | 52 | | | | 52 | | 52<br>53 | | 52<br>53<br>54 | | 52<br>53<br>54 | | 52<br>53<br>54<br>55 | | 52<br>53<br>54<br>55<br>57 | | 52<br>53<br>54<br>55<br>57<br>58 | | 52<br>53<br>54<br>55<br>57<br>58 | | | | | | 6.3.7 | External clock source characteristics | 72 | |---|------|-----------|---------------------------------------------|-----| | | | 6.3.8 | Internal clock source characteristics | 77 | | | | 6.3.9 | PLL characteristics | 78 | | | | 6.3.10 | Memory characteristics | 79 | | | | 6.3.11 | EMC characteristics | 80 | | | | 6.3.12 | Electrical sensitivity characteristics | 81 | | | | 6.3.13 | I/O current injection characteristics | 82 | | | | 6.3.14 | I/O port characteristics | 84 | | | | 6.3.15 | NRST characteristics | 89 | | | | 6.3.16 | Communications interfaces | 91 | | | | 6.3.17 | 12-bit ADC characteristics | 98 | | | | 6.3.18 | DAC electrical specifications | 101 | | | | 6.3.19 | Comparator characteristics | 103 | | | | 6.3.20 | Temperature sensor characteristics | 105 | | | | 6.3.21 | V <sub>BAT</sub> monitoring characteristics | 105 | | | | 6.3.22 | Timer characteristics | 105 | | | | 6.3.23 | USB characteristics | 107 | | | | 6.3.24 | CAN (controller area network) interface | 108 | | | | 6.3.25 | SDADC characteristics | 108 | | 7 | Pacl | kage info | ormation | 115 | | | 7.1 | UFBG | A100 package information | | | | 7.2 | LQFP1 | 00 package information | | | | 7.3 | LQFP6 | 64 package information | 121 | | | 7.4 | LQFP4 | 18 package information | 124 | | | 7.5 | Therma | al characteristics | 127 | | | | 7.5.1 | Reference document | 127 | | | | 7.5.2 | Selecting the product temperature range | | | 8 | Part | number | ring | 130 | | 9 | Revi | sion his | story | 131 | | _ | | | | | STM32F373xx List of tables # List of tables | Table 1. | Device summary | | |-----------|------------------------------------------------------------------------------------------------|----| | Table 2. | Device overview | | | Table 3. | Capacitive sensing GPIOs available on STM32F373xx devices | | | Table 4. | No. of capacitive sensing channels available on STM32F373xx devices | | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I <sup>2</sup> C analog and digital filters | | | Table 7. | STM32F373xx I <sup>2</sup> C implementation | | | Table 8. | STM32F373xx USART implementation | 26 | | Table 9. | STM32F373xx SPI/I2S implementation | 27 | | Table 10. | Legend/abbreviations used in the pinout table | 33 | | Table 11. | STM32F373xx pin definitions | 33 | | Table 12. | Alternate functions for port PA | | | Table 13. | Alternate functions for port PB | | | Table 14. | Alternate functions for port PC | | | Table 15. | Alternate functions for port PD | | | Table 16. | Alternate functions for port PE | | | Table 17. | Alternate functions for port PF | | | Table 18. | STM32F373xx peripheral register boundary addresses | | | Table 19. | Voltage characteristics | | | Table 20. | Current characteristics | | | Table 21. | Thermal characteristics | 56 | | Table 22. | General operating conditions | 57 | | Table 23. | Operating conditions at power-up / power-down | | | Table 24. | Embedded reset and power control block characteristics | | | Table 25. | Programmable voltage detector characteristics | | | Table 26. | Embedded internal reference voltage calibration values | | | Table 27. | Embedded internal reference voltage | | | Table 28. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V} \dots$ | | | Table 29. | Typical and maximum current consumption from V <sub>DDA</sub> supply | | | Table 30. | Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes | | | Table 31. | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes | | | Table 32. | Typical and maximum current consumption from V <sub>BAT</sub> supply | | | Table 33. | Typical current consumption in Run mode, code with data processing running from Flash | | | Table 34. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 35. | Switching output I/O current consumption | | | Table 36. | Peripheral current consumption | | | Table 37. | Low-power mode wakeup timings | | | Table 38. | High-speed external user clock characteristics | | | Table 39. | Low-speed external user clock characteristics | | | Table 40. | HSE oscillator characteristics | | | Table 41. | LSE oscillator characteristics (f <sub>LSF</sub> = 32.768 kHz) | | | Table 42. | HSI oscillator characteristics. | | | Table 43. | LSI oscillator characteristics | | | Table 44. | PLL characteristics | | | Table 45. | Flash memory characteristics | | | Table 46. | Flash memory endurance and data retention | 79 | | Table 47. | EMS characteristics | | | Table 48. | EMI characteristics | | | | | ٠. | List of tables STM32F373xx | Table 49. | ESD absolute maximum ratings | 81 | |-----------|-------------------------------------------------------------------------------|-----| | Table 50. | Electrical sensitivities | 82 | | Table 51. | I/O current injection susceptibility | 83 | | Table 52. | I/O static characteristics | 84 | | Table 53. | Output voltage characteristics | 87 | | Table 54. | I/O AC characteristics | 88 | | Table 55. | NRST pin characteristics | 89 | | Table 56. | I2C characteristics | 91 | | Table 57. | I <sup>2</sup> C analog filter characteristics | 92 | | Table 58. | SPI characteristics | 93 | | Table 59. | I <sup>2</sup> S characteristics | 96 | | Table 60. | ADC characteristics | 98 | | Table 61. | R <sub>SRC</sub> max for f <sub>ADC</sub> = 14 MHz | 99 | | Table 62. | ADC accuracy | 99 | | Table 63. | DAC characteristics | 101 | | Table 64. | Comparator characteristics | 103 | | Table 65. | Temperature sensor calibration values | 105 | | Table 66. | TS characteristics | 105 | | Table 67. | V <sub>BAT</sub> monitoring characteristics | 105 | | Table 68. | TIMx characteristics | | | Table 69. | IWDG min/max timeout period at 40 kHz (LSI) | 106 | | Table 70. | WWDG min-max timeout value @72 MHz (PCLK) | 106 | | Table 71. | USB startup time | | | Table 72. | USB DC electrical characteristics | 107 | | Table 73. | USB: Full-speed electrical characteristics | | | Table 74. | SDADC characteristics | | | Table 75. | VREFSD+ pin characteristics | 114 | | Table 76. | UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array | | | | package mechanical data | | | Table 77. | UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | 116 | | Table 78. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | 119 | | Table 79. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | 122 | | Table 80. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | 125 | | Table 81. | Package thermal characteristics | | | Table 82. | Ordering information scheme | | | Table 83. | Document revision history | 131 | STM32F373xx List of figures # List of figures | Figure 1. | Block diagram | 12 | |------------|--------------------------------------------------------------------------------|-----| | Figure 2. | STM32F373xx LQFP48 pinout | | | Figure 3. | STM32F373xx LQFP64 pinout | 30 | | Figure 4. | STM32F373xx LQFP100 pinout | 31 | | Figure 5. | STM32F373xx UFBGA100 ballout | 32 | | Figure 6. | STM32F373xx memory map | 48 | | Figure 7. | Pin loading conditions | 52 | | Figure 8. | Pin input voltage | 52 | | Figure 9. | Power supply scheme | 53 | | Figure 10. | Current consumption measurement scheme | 54 | | Figure 11. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0]='00') | 65 | | Figure 12. | High-speed external clock source AC timing diagram | 73 | | Figure 13. | Low-speed external clock source AC timing diagram | 74 | | Figure 14. | Typical application with an 8 MHz crystal | 75 | | Figure 15. | Typical application with a 32.768 kHz crystal | 77 | | Figure 16. | HSI oscillator accuracy characterization results | 78 | | Figure 17. | TC and TTa I/O input characteristics - CMOS port | 85 | | Figure 18. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | 86 | | Figure 19. | I/O AC characteristics definition | 89 | | Figure 20. | Recommended NRST pin protection | 90 | | Figure 21. | I <sup>2</sup> C bus AC waveforms and measurement circuit | 92 | | Figure 22. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 23. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 94 | | Figure 24. | SPI timing diagram - master mode <sup>(1)</sup> | 95 | | Figure 25. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 97 | | Figure 26. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 97 | | Figure 27. | ADC accuracy characteristics | | | Figure 28. | Typical connection diagram using the ADC | 100 | | Figure 29. | 12-bit buffered /non-buffered DAC | | | Figure 30. | Maximum V <sub>REFINT</sub> scaler startup time from power down | | | Figure 31. | USB timings: definition of data signal rise and fall time | 108 | | Figure 32. | UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, | | | | ultra fine pitch ball grid array package outline | 115 | | Figure 33. | UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, | | | | ultra fine pitch ball grid array package recommended footprint | | | Figure 34. | UFBGA100 marking example (package top view) | | | Figure 35. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 118 | | Figure 36. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | | recommended footprint | | | Figure 37. | LQFP100 marking example (package top view) | | | Figure 38. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | 121 | | Figure 39. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | recommended footprint | | | Figure 40. | LQFP64 marking example (package top view) | | | Figure 41. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | 124 | | Figure 42. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | recommended footprint | | | Figure 43. | LQFP48 marking example (package top view) | 126 | | | | | DocID022691 Rev 7 7/137 | List of figure | ist of figures | | | | |----------------|----------------------------------------------|-----|--|--| | Figure 44. | _QFP64 P <sub>D</sub> max vs. T <sub>A</sub> | 129 | | | STM32F373xx Introduction # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F373xx microcontrollers. This STM32F373xx datasheet should be read in conjunction with the RM0313 reference manual. The reference manual is available from the STMicroelectronics website www.st.com. For information on the Cortex<sup>®</sup>-M4 with FPU core, please refer to: - Cortex®-M4 with FPU Technical Reference Manual, available from www.arm.com. - STM32F3xxx and STM32F4xxx Cortex®-M4 programming manual (PM0214) available from www.st.com. Description STM32F373xx # 2 Description The STM32F373xx family is based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an Embedded Trace Macrocell™ (ETM). The family incorporates high-speed embedded memories (up to 256 Kbyte of Flash memory, up to 32 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The STM32F373xx devices offer one fast 12-bit ADC (1 Msps), three 16-bit Sigma delta ADCs, two comparators, two DACs (DAC1 with 2 channels and DAC2 with 1 channel), a low-power RTC, 9 general-purpose 16-bit timers, two general-purpose 32-bit timers, three basic timers. They also feature standard and advanced communication interfaces: two I2Cs, three SPIs, all with muxed I2Ss, three USARTs, CAN and USB. The STM32F373xx family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F373xx family offers devices in five packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. STM32F373xx Description Table 2. Device overview | Peri | | STM32<br>373Cx | | | STM32<br>373Rx | | STM32F<br>373Vx | | | | | |-----------------------------|---------------------------------------|----------------|-------------------------------------------------------------------------------------------------|-----|--------------------------|-----|-----------------|-------------------------------------|-----|-----|--| | Flash (Kbytes) | | | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | | | SRAM (Kbytes) | ) | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | | | Timers | General purpose | | | | 9 (16-bit)<br>2 (32 bit) | | | | | | | | | Basic | 3 (16-bit) | | | | | | | | | | | | SPI/I2S | | | | | 3 | | | | | | | | I <sup>2</sup> C | | | | | 2 | | | | | | | Comm.<br>interfaces | USART | | | | | 3 | | | | | | | | CAN | | | | | 1 | | | | | | | | USB | | | | | 1 | | | | | | | | Normal I/Os<br>(TC, TTa) | | 36 | | 52 | | | 84 | | | | | GPIOs | 5 volts Tolerant<br>I/Os<br>(FT, Ftf) | | 20 | | 28 | | | 45 | | | | | 12-bit ADCs | | 1 | | | | | | | | | | | 16-bit ADCs<br>Sigma- Delta | | 3 | | | | | | | | | | | 12-bit DACs ou | tputs | 3 | | | | | | | | | | | Analog compar | ator | 2 | | | | | | | | | | | Capacitive sens | sing | | 14 | | 17 | | | 24 | | | | | Max. CPU frequ | uency | 72 MHz | | | | | | | | | | | Main operating voltage | | | 2.0 to 3.6 V | | | | | | | | | | 16-bit SDADC | 2.2 to 3.6 V | | | | | | | | | | | | Operating temperature | | | Ambient operating temperature: - 40 to 85 °C / - 40 to 105 °C Junction temperature:40 to 125 °C | | | | | | | | | | Packages | | | LQFP4 | 8 | LQFP64 | | | LQFP100,<br>UFBGA100 <sup>(1)</sup> | | | | <sup>1.</sup> UFBGA100 package available on 256-KB versions only. Description STM32F373xx Trace Controller POWER JTAG & SW Pbus V<sub>DD18</sub> V<sub>DD</sub>=2 to 3.6V VOLT. REG 3.3V TO 1.8V JTRST JTDI JTCK/SWCLK JTMS/SWDAT ldo face Flash up to 256 KB CORTEX M4 CPU @V<sub>DDIO</sub> JTDO Dbus POR Reset SUPPLY fmax: 72 MHz NRESET SUPERVISIO VDDA POR / PDR SRAM BusMatri VSSA up to 32 KB $@V_{DDA}$ NVIC PVD RC HS 8 MHz @V<sub>DDA</sub> DMA1 @vnnic OSC\_IN OSC\_OUT 7 channels XTAL OSC 4-32 MHz DMA2 RESET& APBP1CLK CLOCK CTRL APBP2CLK HCLK FCLK 5 channels **IWDG** Standby 8 Groups of Touch Sensing 4 channels max as AF Controller @VSW → USARTCLK → CECCLK OSC32\_IN XTAL 32kHz PA[15:0] < GPIO PORT A OSC32\_OUT → ADCCLK Backup reg PB[15:14-10:0] GPIO PORT B ANTI-TAMP ➤ SDADC 1/2/3CLK PC[15:0] < Backup interface GPIO PORT C AHB2 PD[15:0] < 4 Channels, ETR as AF TIM2 GPIO PORT D CRC 4 Channels, ETR as AF PE[15:0] ТІМЗ GPIO PORT E GPIO PORT F > 4 Channels, ETR as AF TIM4 EXT.IT WKUP XX AF 4 Channels, ETR as AF TIM5 AHB to APB1 2 Channel, ETR APB2 TIM12 1 Channel as AF ا ک TIM13 2 Channels 1 Channel as AF 1 Comp Channel, < BRK as AF **TIM 15** TIM14 1 Channel, RX,TX, CTS, RTS, TIM 16 Comp Channel, BRK as AF USART2 SmartCard as AF 1 Channels, 1 Comp Channel, BRK as AF RX,TX, CTS, RTS, TIM 17 USART3 SmartCard as AF WWDG MOSI,MISO, SCK,NSS as AF SPI2/IS2 4 Channels, ETR as AF TIM 19 MOSI,MISO, SCK,NSS as AF SPI3/I2S3 MOSI,MISO, SCK,NSS as AF TIM6 SPI1/I2S1 SCL,SDA,SMBA as AF 12C1 RX,TX, CTS, RTS, TIM7 SCL,SDA,SMBA as AF I2C2 USART1 SmartCard as AF 10 SDADC3 INs 5 SDADC1 INs & 5 shared w/ SDADC2 TIM18 16-bit SDADC2 bxCAN CAN TX/CAN RX 16-bit SDADC VREFSD+ USB\_DM/USB\_DP USB 2.0 FS SRAM 512B 5 SDADC2 INs. & 5 shared w/ SD1 @VDDSD12 HDMI CEC HDMI CEC as AF 16-bit SDADC3 IF < VSSSE 12-bit DAC1\_OUT1 DAC1\_OUT1 as AF @VDDSD3 VDDSD12 IF 12-bit DAC1\_OUT2 DAC1\_OUT2 as AF SYSCFG CTL VDDSD3 @VDDA 12-bit DAC2\_OUT1 DAC2\_OUT1 as AF 1¢ @vdd Temp senso @VDDA 16 AINS COMP1 12-bit ADC IF VREF-VREF-4 INs, 2 OUTs as AF MS32157V1 Figure 1. Block diagram 1. AF: alternate function on I/O pins. # 3 Functional overview ### 3.1 ARM® Cortex®-M4 core with embedded Flash and SRAM The ARM Cortex-M4 processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM Cortex-M4 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F373xx family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32F373xx family. # 3.2 Memory protection unit The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. The Cortex-M4 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including: - Outstanding processing performance combined with fast interrupt handling - Enhanced system debug with extensive breakpoint and trace capabilities - Efficient processor core, system and memories - Ultralow power consumption with integrated sleep modes - Platform security robustness with optional integrated memory protection unit (MPU). With its embedded ARM core, the STM32F373xx devices are compatible with all ARM development tools and software. # 3.3 Embedded Flash memory All STM32F373xx devices feature up to 256 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). # 3.4 Cyclic redundancy check (CRC) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. ### 3.5 Embedded SRAM All STM32F373xx devices feature up to 32 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states. ## 3.6 Boot modes At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PD5/PD6) or USB (PA11/PA12) through DFU (device firmware upgrade). # 3.7 Power management # 3.7.1 Power supply schemes • $V_{DD}$ : external power supply for I/Os and the internal regulator. It is provided externally through $V_{DD}$ pins, and can be 2.0 to 3.6 V. - $V_{DDA} = 2.0 \text{ to } 3.6 \text{ V}$ : - external analog power supplies for Reset blocks, RCs and PLL - supply voltage for 12-bit ADC, DACs and comparators (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the 12-bit ADC and DAC are used). - V<sub>DDSD12</sub> and V<sub>DDSD3</sub> = 2.2 to 3.6 V: supply voltages for SDADC1/2 and SDADCD3 sigma delta ADCs. Independent from V<sub>DD</sub>/V<sub>DDA</sub>. - $V_{BAT}$ = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers when $V_{DD}$ is not present. # 3.7.2 Power supply supervisor - The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when VDD is below a specified threshold, VPOR/PDR, without the need for an external reset circuit. The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. ### 3.7.3 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR), and power-down. - The MR mode is used in the nominal regulation mode (Run) - The LPR mode is used in Stop mode. - The power-down mode is used in Standby mode: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The voltage regulator is always enabled after reset. It is disabled in Standby mode. ### 3.7.4 Low-power modes The STM32F373xx supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: ### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. ### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the USARTs, the I2Cs, the CEC, the USB wakeup, the COMPx and the RTC alarm. ### · Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. # 3.8 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. # 3.9 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. Do not reconfigure GPIO pins which are not present on 48 and 64 pin packages to the analog mode. Additional current consumption in the range of tens of $\mu$ A per pin can be observed if $V_{DDA}$ is higher than $V_{DDIO}$ . # 3.10 Direct memory access (DMA) The flexible 12-channel, general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The two DMAs can be used with the main peripherals: SPIs, I2Cs, USARTs, DACs, ADC, SDADCs, general-purpose timers. # 3.11 Interrupts and events ## 3.11.1 Nested vectored interrupt controller (NVIC) The STM32F373xx devices embed a nested vectored interrupt controller (NVIC) able to handle up to 60 maskable interrupt channels and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. ## 3.11.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 29 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 84 GPIOs can be connected to the 16 external interrupt lines. #### 3.12 12-bit analog-to-digital converter (ADC) The 12-bit analog-to-digital converter is based on a successive approximation register (SAR) architecture. It has up to 16 external channels (AIN15:0) and 3 internal channels (temperature sensor, voltage reference, V<sub>BAT</sub> voltage measurement) performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the timers (TIMx) can be internally connected to the ADC start and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.12.1 Temperature sensor The temperature sensor (TS) generates a voltage V<sub>SENSE</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. See Table 65: Temperature sensor calibration values on page 105. #### 3.12.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference (V<sub>REFINT</sub>) provides a stable (bandgap) voltage output for the ADC and Comparators. V<sub>REFINT</sub> is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{\mbox{\scriptsize REFINT}}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. #### 3.12.3 V<sub>RAT</sub> battery voltage monitoring Downloaded from Arrow.com. This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the V<sub>BAT</sub> pin is internally connected to a divider by 2. As a consequence, the converted digital value is half the V<sub>BAT</sub> voltage. # 3.13 16-bit sigma delta analog-to-digital converters (SDADC) Three 16-bit sigma-delta analog-to-digital converters are embedded in the STM32F373xx. They have up to two separate supply voltages allowing the analog function voltage range to be independent from the STM32F373xx power supply. They share up to 21 input pins which may be configured in any combination of single-ended (up to 21) or differential inputs (up to 11). The conversion speed is up to 16.6 ksps for each SDADC when converting multiple channels and up to 50 ksps per SDADC if single channel conversion is used. There are two conversion modes: single conversion mode or continuous mode, capable of automatically scanning any number of channels. The data can be automatically stored in a system RAM buffer, reducing the software overhead. A timer triggering system can be used in order to control the start of conversion of the three SDADCs and/or the 12-bit fast ADC. This timing control is very flexible, capable of triggering simultaneous conversions or inserting a programmable delay between the ADCs. Up to two external reference pins (VREFSD+, VREFSD-) and an internal 1.2/1.8 V reference can be used in conjunction with a programmable gain (x0.5 to x32) in order to fine-tune the input voltage range of the SDADC. VREFSD - pin is used as negative signal reference in case of single-ended input mode. # 3.14 Digital-to-analog converter (DAC) The devices feature two 12-bit buffered DACs with three output channels that can be used to convert three digital signals into three analog voltage signal outputs. The internal structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital Interface supports the following features: - Two DAC converters with three output channels: - DAC1 with two output channels - DAC2 with one output channel. - 8-bit or 10-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation (DAC1 only) - Triangular wave generation (DAC1 only) - Dual DAC channel independent or simultaneous conversions (DAC1 only) - DMA capability for each channel - External triggers for conversion # 3.15 Fast comparators (COMP) The STM32F373xx embeds 2 comparators with rail-to-rail inputs and high-speed output. The reference voltage can be internal or external (delivered by an I/O). The threshold can be one of the following: - DACs channel outputs - External I/O - Internal reference voltage (V<sub>REFINT</sub>) or submultiple (1/4 V<sub>REFINT</sub>, 1/2 V<sub>REFINT</sub> and 3/4 V<sub>REFINT</sub>) The comparators can be combined into a window comparator. Both comparators can wake up the device from Stop mode and generate interrupts and breaks for the timers. # 3.16 Touch sensing controller (TSC) The devices provide a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect the presence of a finger near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the electrode capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Up to 24 touch sensing electrodes can be controlled by the TSC. The touch sensing I/Os are organized in 8 acquisition groups, with up to 4 I/Os in each group. Table 3. Capacitive sensing GPIOs available on STM32F373xx devices | Group | Capacitive sensing<br>signal name | Pin name | |-------|-----------------------------------|--------------------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | I | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | | TSC_G2_IO1 | PA4 <sup>(1)</sup> | | 2 | TSC_G2_IO2 | PA5 <sup>(1)</sup> | | 2 | TSC_G2_IO3 | PA6 <sup>(1)</sup> | | | TSC_G2_IO4 | PA7 | | Group | Pin<br>name | | |-------|-------------|------| | | TSC_G5_IO1 | PB3 | | 5 | TSC_G5_IO2 | PB4 | | 3 | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | | TSC_G6_IO1 | PB14 | | 6 | TSC_G6_IO2 | PB15 | | O | TSC_G6_IO3 | PD8 | | | TSC_G6_IO4 | PD9 | Table 3. Capacitive sensing GPIOs available on STM32F373xx devices (continued) | Group | Capacitive sensing signal name | Pin name | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|----------|-------|--------------------------------|-------------| | | TSC_G3_IO1 | PC4 | | TSC_G7_IO1 | PE2 | | 3 | TSC_G3_IO2 | PC5 | 7 | TSC_G7_IO2 | PE3 | | 3 | TSC_G3_IO3 | PB0 | , | TSC_G7_IO3 | PE4 | | | TSC_G3_IO4 | PB1 | | TSC_G7_IO4 | PE5 | | | TSC_G4_IO1 | PA9 | | TSC_G8_IO1 | PD12 | | 4 | TSC_G4_IO2 | PA10 | 8 | TSC_G8_IO2 | PD13 | | | TSC_G4_IO3 | PA13 | 0 | TSC_G8_IO3 | PD14 | | | TSC_G4_IO4 | PA14 | | TSC_G8_IO4 | PD15 | <sup>1.</sup> This GPIO offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O. Table 4. No. of capacitive sensing channels available on STM32F373xx devices | Analog I/O group | Number of capacitive sensing channels | | | | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--|--|--|--|--| | Analog I/O group | STM32F373Cx | STM32F373Rx | STM32F373Vx | | | | | | | G1 | 3 | 3 | 3 | | | | | | | G2 | 2 | 3 | 3 | | | | | | | G3 | 1 | 3 | 3 | | | | | | | G4 | 3 | 3 | 3 | | | | | | | G5 | 3 | 3 | 3 | | | | | | | G6 | 2 | 2 | 3 | | | | | | | G7 | 0 | 0 | 3 | | | | | | | G8 | 0 | 0 | 3 | | | | | | | Number of capacitive sensing channels | 14 | 17 | 24 | | | | | | # 3.17 Timers and watchdogs The STM32F373xx includes two 32-bit and nine 16-bit general-purpose timers, three basic timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 5. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA request generation | Capture/<br>compare<br>channels | Complementary outputs | |---------------------|-------------------------|--------------------|----------------------|---------------------------------------|------------------------|---------------------------------|-----------------------| | General-<br>purpose | TIM2<br>TIM5 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | 0 | | General-<br>purpose | TIM3,<br>TIM4,<br>TIM19 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | 0 | | General-<br>purpose | TIM12 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 2 | 0 | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM13,<br>TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | 0 | | General-<br>purpose | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6,<br>TIM7,<br>TIM18 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | 0 | ## 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) There are eleven synchronizable general-purpose timers embedded in the STM32F373xx (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, 3, 4, 5 and 19 These five timers are full-featured general-purpose timers: - TIM2 and TIM5 have 32-bit auto-reload up/downcounters and 32-bit prescalers - TIM3, 4, and 19 have 16-bit auto-reload up/downcounters and 16-bit prescalers These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. • TIM12, 13, 14, 15, 16, 17 These six timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM12 has 2 channels - TIM13 and TIM14 have 1 channel - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. # 3.17.2 Basic timers (TIM6, TIM7, TIM18) These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. ## 3.17.3 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. # 3.17.4 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB1 clock (PCLK1) derived from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 3.17.5 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source # 3.18 Real-time clock (RTC) and backup registers The RTC and the backup registers are supplied through a switch that takes power either from $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are thirty two 32-bit registers used to store 128 bytes of user application data. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28th, 29th (leap year), 30th and 31st day of the month. - 2 programmable alarms with wake up from Stop and Standby mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - 3 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 # 3.19 Inter-integrated circuit interface (I<sup>2</sup>C) Two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 kHz), fast (up to 400 kHz) and fast mode + (up to 1 MHz) modes with 20 mA output drive. They support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 6. Comparison of I<sup>2</sup>C analog and digital filters | - | Analog filter | Digital filter | | | | |----------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I <sup>2</sup> C peripheral clocks | | | | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | | | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled | | | | In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeout verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the application to wake up the MCU from Stop mode on address match. The I<sup>2</sup>C interfaces can be served by the DMA controller Refer to *Table 7* for the differences between I2C1 and I2C2. Table 7. STM32F373xx I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |-------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | Х | | Independent clock | Х | Х | DocID022691 Rev 7 25/137 | Table 7. STM32F373xx I <sup>2</sup> C implementation (co | intinued) | | |----------------------------------------------------------|-----------|--| | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | | | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |------------------------------------------|------|------| | SMBus | Х | Х | | Wakeup from STOP | Х | Х | <sup>1.</sup> X = supported. # 3.20 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F373xx embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). All USARTs interfaces are able to communicate at speeds of up to 9 Mbit/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode, Smartcard mode (ISO/IEC 7816 compliant), autobaudrate feature and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. Refer to *Table 8* for the features of USART1, USART2 and USART3. Table 8. STM32F373xx USART implementation | USART modes/features <sup>(1)</sup> | USART1 | USART2 | USART3 | |---------------------------------------------|--------|--------|--------| | Hardware flow control for modem | Х | Х | Х | | Continuous communication using DMA | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | | Synchronous mode | Х | Х | Х | | Smartcard mode | Х | Х | Х | | Single-wire half-duplex communication | Х | Х | Х | | IrDA SIR ENDEC block | Х | Х | Х | | LIN mode | Х | Х | Х | | Dual clock domain and wakeup from Stop mode | Х | Х | Х | | Receiver timeout interrupt | Х | Х | Х | | Modbus communication | Х | Х | Х | | Auto baud rate detection | Х | Х | Х | | Driver Enable | Х | Х | Х | X = supported. **47**/ # 3.21 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Three SPIs are able to communicate at up to 18 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. The SPIs can be served by the DMA controller. Three standard I<sup>2</sup>S interfaces (multiplexed with SPI1, SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. All I2S interfaces can operate in half-duplex mode only. Refer to Table 9 for the features between SPI1, SPI2 and SPI3. SPI features<sup>(1)</sup> SPI1 SPI2 SPI3 Hardware CRC calculation Χ Χ Χ Rx/Tx FIFO Χ Χ Χ NSS pulse mode Χ Χ Χ I2S mode Х Х Χ Χ Χ TI mode Х I2S full-duplex mode Table 9. STM32F373xx SPI/I2S implementation # 3.22 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. # 3.23 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. <sup>1.</sup> X = supported. # 3.24 Universal serial bus (USB) The STM32F373xx embeds an USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). # 3.25 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. # 3.26 Embedded trace macrocell™ The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F373xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. # 4 Pinouts and pin description Figure 2. STM32F373xx LQFP48 pinout <sup>1.</sup> The above figure shows the package top view. Figure 3. STM32F373xx LQFP64 pinout 1. The above figure shows the package top view. 57/ Figure 4. STM32F373xx LQFP100 pinout DocID022691 Rev 7 Figure 5. STM32F373xx UFBGA100 ballout | | | | FI | gure 5 | . S I M . | 32F373 | XX UFB | GAT | o ball | out | | | | |---|----------------|--------|---------|--------|-----------|--------|--------------|-------|--------|------|----------|----------|-----------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | | | | | | | | | | | | | | | | Α | PE3 | (PE1) | PB8 | BOOT0 | (PD7) | PD5 | PB4 | (РВЗ) | PA15 | PA14 | PA13 | PA12 | | | В | (PE4) | PE2 | (PB9) | (PB7) | PB6 | PD6 | PD4 | PD3 | (PD1) | PC12 | PC10 | PA11 | | | С | PC13 | PE5 | PE0 | (DD)1 | (PB5) | | | PD2 | PD0 | PC11 | PF6 | PA10 | | | D | PC14 | PE6 | (VSS)1 | | | | | | | PA9 | PA8 | PC9 | | | Е | PC15 | (VBAT) | PF4 | | | | | | | PC8 | PC7 | PC6 | | | F | (PF0) | PF9 | | | | | 1 | | | | (VSS)3 | VSS\$D | | | G | (PF1) | PF10 | | | | | <del> </del> | | | | VDD_3 | VDD\$D12 | | | Н | PC0 | (NRS) | (VDD) 2 | 2 | | | | | | PD15 | PD14 | PD13 | | | J | (PF2) | PC1 | PC2 | | | | | | | PD12 | (PD11) | PD10 | | | К | VSSA/<br>VREF- | PC3 | PA2 | PA5 | PC4 | | | PD9 | PD8 | PB15 | PB14 | VREFSD+ | | | L | VREF+ | PAO | PA3 | PA6 | PC5 | (PB2) | PE8 | PE10 | PE12 | PB10 | VREF\$D- | VDD\$D3 | | | М | VDDA | (PA1) | PA4 | PA7 | (PB0) | (PB1) | PE7 | (PE9) | PE11 | PE13 | PE14 | PE15 | | | | | | | | | | | | | | | | | | l | | | | | | | | | | | | | | | | | | | | | | | | | | | | MS31049V1 | <sup>1.</sup> The above figure shows the package top view. 57/ Table 10. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | |------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | | S | Supply pin | | | | | | Pin | type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | FTf 5 V tolerant I/O, FM+ capable | | | | | | | I/O etr | ucture | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | | 1/0 811 | ucture | TC Standard 3.3 V I/O | | | | | | | | | В | Dedicated BOOT0 pin | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | No | tes | Unless otherwis and after reset | e specified by a note, all I/Os are set as floating inputs during | | | | | | B. | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | Pin<br>functions | Additional functions | Functions direct | ly selected/enabled through peripheral registers | | | | | Table 11. STM32F373xx pin definitions | Pi | n nun | nber | s | | | | | Pin fund | tions | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|-------|----------------------|-----------------------------------------------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 1 | B2 | - | - | PE2 | I/O | FT | (2) | TSC_G7_IO1, TRACECLK | - | | 2 | A1 | 1 | - | PE3 | I/O | FT | (2) | TSC_G7_IO2, TRACED0 | - | | 3 | B1 | - | - | PE4 | I/O | FT | (2) | TSC_G7_IO3, TRACED1 | - | | 4 | C2 | - | - | PE5 | I/O | FT | (2) | TSC_G7_IO4, TRACED2 | - | | 5 | D2 | - | - | PE6 | I/O | FT | (2) | TRACED3 | WKUP3, RTC_TAMPER3 | | 6 | E2 | 1 | 1 | VBAT | S | - | - | Backup pow | er supply | | 7 | C1 | 2 | 2 | PC13 <sup>(1)</sup> | I/O | TC | 1 | - | WKUP2, ALARM_OUT,<br>CALIB_OUT, TIMESTAMP,<br>RTC_TAMPER1 | DocID022691 Rev 7 Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin func | , | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|-------|------------------------------------------------------------------------------------------------------------|--------------------------------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 8 | D1 | 3 | 3 | PC14 -<br>OSC32_IN <sup>(1)</sup> | I/O | тс | 1 | - | OSC32_IN | | 9 | E1 | 4 | 4 | PC15 -<br>OSC32_OUT <sup>(1)</sup> | I/O | TC | - | - | OSC32_OUT | | 10 | F2 | - | - | PF9 | I/O | FT | (2) | TIM14_CH1 | - | | 11 | G2 | - | - | PF10 | I/O | FT | (2) | - | - | | 12 | F1 | 5 | 5 | PF0 - OSC_IN | I/O | FTf | - | I2C2_SDA | OSC_IN | | 13 | G1 | 6 | 6 | PF1 -<br>OSC_OUT | I/O | FTf | - | I2C2_SCL | OSC_OUT | | 14 | H2 | 7 | 7 | NRST | I/O | RST | - | Device reset input / internal | reset output (active low) | | 15 | H1 | 8 | - | PC0 | I/O | TTa | (2) | TIM5_CH1_ETR | ADC_IN10 | | 16 | J2 | 9 | - | PC1 | I/O | TTa | (2) | TIM5_CH2 | ADCIN11 | | 17 | J3 | 10 | - | PC2 | I/O | ТТа | (2) | SPI2_MISO/I2S2_MCK,<br>TIM5_CH3 | ADC_IN12 | | 18 | K2 | 11 | - | PC3 | I/O | ТТа | (2) | SPI2_MOSI/I2S2_SD,<br>TIM5_CH4 | ADC_IN13 | | 19 | J1 | - | - | PF2 | I/O | FT | (2) | I2C2_SMBA | - | | 20 | K1 | 12 | 8 | VSSA/VREF- | S | - | - | Analog g | round | | - | - | - | 9 | VDDA/VREF+ | S | - | (2) | Analog power supply / Referen | • | | 21 | M1 | 13 | - | VDDA | S | - | (2) | Analog pow | er supply | | 22 | L1 | 17 | - | VREF+ | S | - | (2) | Reference voltage for | ADC, COMP, DAC | | 23 | L2 | 14 | 10 | PA0 | I/O | ТТа | - | USART2_CTS,<br>TIM2_CH1_ETR,<br>TIM5_CH1_ETR, TIM19_CH1,<br>TSC_G1_IO1, COMP1_OUT | RTC_ TAMPER2, WKUP1,<br>ADC_IN0, COMP1_INM | | 24 | M2 | 15 | 11 | PA1 | I/O | ТТа | - | SPI3_SCK/I2S3_CK,<br>USART2_RTS, TIM2_CH2,<br>TIM15_CH1N, TIM5_CH2,<br>TIM19_CH2, TSC_G1_IO2,<br>RTC_REFIN | ADC_IN1, COMP1_INP | Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin functions | | | | | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|-------|------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | | | 25 | K3 | 16 | 12 | PA2 | I/O | TTa | - | COMP2_OUT,<br>SPI3_MISO/I2S3_MCK,<br>USART2_TX, TIM2_CH3,<br>TIM15_CH1, TIM5_CH3,<br>TIM19_CH3, TSC_G1_IO3 | ADC_IN2,<br>COMP2_INM | | | | | 26 | L3 | 18 | 13 | PA3 | I/O | ТТа | ı | SPI3_MOSI/I2S3_SD,<br>USART2_RX, TIM2_CH4,<br>TIM15_CH2, TIM5_CH4,<br>TIM19_CH4, TSC_G1_IO4 | ADC_IN3, COMP2_INP | | | | | 27 | E3 | - | - | PF4 | I/O | FT | (2) | - | | | | | | 28 | Н3 | 19 | 17 | VDD_2 | S | - | - | Digital power supply | | | | | | 29 | М3 | 20 | 14 | PA4 | I/O | ТТа | - | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK, TIM3_CH2,<br>TIM12_CH1, TSC_G2_IO1, | ADC_IN4, DAC1_OUT1 | | | | | 30 | K4 | 21 | 15 | PA5 | I/O | ТТа | - | SPI1_SCK/I2S1_CK, CEC,<br>TIM2_CH1_ETR, TIM14_CH1,<br>TIM12_CH2, TSC_G2_IO2 | ADC_IN5, DAC1_OUT2 | | | | | 31 | L4 | 22 | 16 | PA6 | I/O | ТТа | - | SPI1_MISO/I2S1_MCK,<br>COMP1_OUT, TIM3_CH1,<br>TIM13_CH1, TIM16_CH1,<br>TSC_G2_IO3 | ADC_IN6, DAC2_OUT1, | | | | | 32 | M4 | 23 | - | PA7 | I/O | ТТа | (2) | TSC_G2_IO4, TIM14_CH1,<br>SPI1_MOSI/I2S1_SD,<br>TIM17_CH1, TIM3_CH2,<br>COMP2_OUT | ADC_IN7 | | | | | 33 | K5 | 24 | - | PC4 | I/O | TTa | (2) | TIM13_CH1, TSC_G3_IO1,<br>USART1_TX | ADC_IN14 | | | | | 34 | L5 | 25 | - | PC5 | I/O | TTa | (2) | TSC_G3_IO2, USART1_RX | ADC_IN15 | | | | | 35 | M5 | 26 | 18 | PB0 | I/O | ТТа | 1 | SPI1_MOSI/I2S1_SD,<br>TIM3_CH3, TSC_G3_IO3,<br>TIM3_CH2 | ADC_IN8, SDADC1_AIN6P | | | | | 36 | M6 | 27 | 19 | PB1 | I/O | TTa | - | TIM3_CH4, TSC_G3_IO4 | ADC_IN9, SDADC1_AIN5P,<br>SDADC1_AIN6M | | | | | 37 | L6 | 28 | 20 | PB2 | I/O | TC | (3) | - | SDADC1_AIN4P,<br>SDADC2_AIN6P | | | | DocID022691 Rev 7 35/137 Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin func | • | | | | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|--| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | | | 38 | M7 | - | - | PE7 | I/O | TC | (3)<br>(2) | - | SDADC1_AIN3P,<br>SDADC1_AIN4M,<br>SDADC2_AIN5P,<br>SDADC2_AIN6M | | | | | 39 | L7 | 29 | 21 | PE8 | I/O | TC | (3) | - | SDADC1_AIN8P,<br>SDADC2_AIN8P | | | | | 40 | M8 | 30 | 22 | PE9 | I/O | тс | (3) | - | SDADC1_AIN7P,<br>SDADC1_AIN8M,<br>SDADC2_AIN7P,<br>SDADC2_AIN8M | | | | | 41 | L8 | - | - | PE10 | I/O | TC | (3)<br>(2) | - | SDADC1_AIN2P | | | | | 42 | M9 | - | - | PE11 | I/O | TC | (3)<br>(2) | - | SDADC1_AIN1P,<br>SDADC1_AIN2M,<br>SDADC2_AIN4P | | | | | 43 | L9 | - | - | PE12 | I/O | TC | (3)<br>(2) | - | SDADC1_AIN0P,<br>SDADC2_AIN3P,<br>SDADC2_AIN4M | | | | | 44 | M10 | - | - | PE13 | I/O | TC | (3)<br>(2) | - | SDADC1_AIN0M ,<br>SDADC2_AIN2P | | | | | 45 | M11 | - | - | PE14 | I/O | TC | (3)<br>(2) | - | SDADC2_AIN1P,<br>SDADC2_AIN2M | | | | | 46 | M12 | - | - | PE15 | I/O | TC | (3)<br>(2) | USART3_RX | SDADC2_AIN0P | | | | | 47 | L10 | - | - | PB10 | I/O | TC | (3)<br>(2) | SPI2_SCK/I2S2_CK,<br>USART3_TX, CEC,<br>TSC_SYNC, TIM2_CH3 | SDADC2_AIN0M | | | | | 48 | L11 | - | - | VREFSD- | S | - | (2) | External reference voltage for SDADC1, SDADC2, SDADC3 (negative input), negative SDADC analog input in SDADC single ended mode | | | | | | 49 | F12 | - | - | VSSSD | S | - | (2) | SDADC1, SDADC2, | SDADC3 ground | | | | | - | - | 31 | 23 | VSSSD/<br>VREFSD- | S | - | 1 | SDADC1, SDADC2, SDADC3 ground / External reference voltage for SDADC1, SDADC2, SDADC3 (negative input), negative SDADC analog input in SDADC single ended mode | | | | | | 50 | G12 | - | - | VDDSD12 | S | - | (2) | SDADC1 and SDAD | SDADC1 and SDADC2 power supply | | | | | - | - | 32 | 24 | VDDSD | S | - | - | SDADC1, SDADC2, SE | ADC3 power supply | | | | Table 11. STM32F373xx pin definitions (continued) | Pin numbers | | | | | | | | Pin functions | | |-------------|----------|--------|--------|---------------------------------------|-------------|---------------|------------|-------------------------------------------------------------------------------------|-------------------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 51 | L12 | - | - | VDDSD3 | S | - | (2) | SDADC3 power supply | | | 52 | K12 | 33 | 25 | VREFSD+ | S | ı | - | External reference voltage for SDADC1, SDADC2, SDADC3 (positive input) | | | 53 | K11 | 34 | 26 | PB14 | I/O | TC | (4) | SPI2_MISO/I2S2_MCK,<br>USART3_RTS, TIM15_CH1,<br>TIM12_CH1, TSC_G6_IO1 | SDADC3_AIN8P | | 54 | K10 | 35 | 27 | PB15 | I/O | TC | (4) | SPI2_MOSI/I2S2_SD,<br>TIM15_CH1N, TIM15_CH2,<br>TIM12_CH2, TSC_G6_IO2,<br>RTC_REFIN | SDADC3_AIN7P,<br>SDADC3_AIN8M | | 55 | K9 | 36 | 28 | PD8 | I/O | TC | (4) | SPI2_SCK/I2S2_CK,<br>USART3_TX, TSC_G6_IO3 | SDADC3_AIN6P | | 56 | K8 | ı | ı | PD9 | I/O | TC | (4)<br>(2) | USART3_RX, TSC_G6_IO4 | SDADC3_AIN5P,<br>SDADC3_AIN6M | | 57 | J12 | 1 | 1 | PD10 | I/O | TC | (4)<br>(2) | USART3_CK | SDADC3_AIN4P | | 58 | J11 | 1 | 1 | PD11 | I/O | TC | (4)<br>(2) | USART3_CTS | SDADC3_AIN3P,<br>SDADC3_AIN4M | | 59 | J10 | - | - | PD12 | I/O | TC | (4)<br>(2) | USART3_RTS, TIM4_CH1,<br>TSC_G8_IO1 | SDADC3_AIN2P | | 60 | H12 | 1 | 1 | PD13 | I/O | TC | (4)<br>(2) | TIM4_CH2, TSC_G8_IO2 | SDADC3_AIN1P,<br>SDADC3_AIN2M | | 61 | H11 | 1 | 1 | PD14 | I/O | TC | (4)<br>(2) | TIM4_CH3, TSC_G8_IO3 | SDADC3_AIN0P | | 62 | H10 | - | - | PD15 | I/O | TC | (4)<br>(2) | TIM4_CH4, TSC_G8_IO4 | SDADC3_AIN0M | | 63 | E12 | 37 | 1 | PC6 | I/O | FT | (2) | TIM3_CH1,<br>SPI1_NSS/I2S1_WS | - | | 64 | E11 | 38 | 1 | PC7 | I/O | FT | (2) | TIM3_CH2,<br>SPI1_SCK/I2S1_CK, | - | | 65 | E10 | 39 | - | PC8 | I/O | FT | (2) | SPI1_MISO/I2S1_MCK,<br>TIM3_CH3 | - | | 66 | D12 | 40 | ı | PC9 | I/O | FT | (2) | SPI1_MOSI/I2S1_SD,<br>TIM3_CH4 | - | DocID022691 Rev 7 Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin func | • | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|-------|------------------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 67 | D11 | 41 | 29 | PA8 | I/O | FT | - | SPI2_SCK/I2S2_CK,<br>I2C2_SMBA, USART1_CK,<br>TIM4_ETR, TIM5_CH1_ETR,<br>MCO | - | | 68 | D10 | 42 | 30 | PA9 | I/O | FTf | ı | SPI2_MISO/I2S2_MCK,<br>I2C2_SCL, USART1_TX,<br>TIM2_CH3, TIM15_BKIN,<br>TIM13_CH1, TSC_G4_IO1 | - | | 69 | C12 | 43 | 31 | PA10 | I/O | FTf | 1 | SPI2_MOSI/I2S2_SD,<br>I2C2_SDA, USART1_RX,<br>TIM2_CH4, TIM17_BKIN,<br>TIM14_CH1, TSC_G4_IO2 | - | | 70 | B12 | 44 | 32 | PA11 | I/O | FT | - | SPI2_NSS/I2S2_WS,<br>SPI1_NSS/I2S1_WS,<br>USART1_CTS, CAN_RX,<br>TIM4_CH1, USB_DM,<br>TIM5_CH2, COMP1_OUT | - | | 71 | A12 | 45 | 33 | PA12 | I/O | FT | - | SPI1_SCK/I2S1_CK,<br>USART1_RTS, CAN_TX,<br>USB_DP, TIM16_CH1,<br>TIM4_CH2, TIM5_CH3,<br>COMP2_OUT | - | | 72 | A11 | 46 | 34 | PA13 | I/O | FT | _ | SPI1_MISO/I2S1_MCK,<br>USART3_CTS, IR_OUT,<br>TIM16_CH1N, TIM4_CH3,<br>TIM5_CH4, TSC_G4_IO3,<br>SWDIO-JTMS | - | | 73 | C11 | 47 | 35 | PF6 | I/O | FTf | - | SPI1_MOSI/I2S1_SD,<br>USART3_RTS, TIM4_CH4,<br>I2C2_SCL | - | | 74 | F11 | - | - | VSS_3 | S | - | (2) | Grou | nd | | 75 | G11 | - | - | VDD_3 | S | 1 | (2) | Digital power | er supply | | - | - | 48 | 36 | PF7 | I/O | FTf | - | I2C2_SDA, USART2_CK | - | | 76 | A10 | 49 | 37 | PA14 | I/O | FTf | - | I2C1_SDA, TIM12_CH1,<br>TSC_G4_IO4, SWCLK-JTCK | - | Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin func | , | |---------|----------|--------|--------|---------------------------------------|-------------|----------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 77 | A9 | 50 | 38 | PA15 | I/O | FTf | - | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>I2C1_SCL, TIM2_CH1_ETR,<br>TIM12_CH2, TSC_SYNC, JTDI | - | | 78 | B11 | 51 | - | PC10 | I/O | FT | (2) | SPI3_SCK/I2S3_CK,<br>USART3_TX, TIM19_CH1 | - | | 79 | C10 | 52 | - | PC11 | I/O | FT | (2) | SPI3_MISO/I2S3_MCK,<br>USART3_RX, TIM19_CH2 | - | | 80 | B10 | 53 | - | PC12 | I/O | FT | (2) | SPI3_MOSI/I2S3_SD,<br>USART3_CK, TIM19_CH3 | - | | 81 | C9 | - | - | PD0 | I/O | FT | (2) | CAN_RX, TIM19_CH4 | - | | 82 | В9 | - | - | PD1 | I/O | FT | (2) | CAN_TX, TIM19_ETR | - | | 83 | C8 | 54 | - | PD2 | I/O | FT | (2) | TIM3_ETR | - | | 84 | B8 | - | - | PD3 | I/O | FT | (2) | SPI2_MISO/I2S2_MCK,<br>USART2_CTS | - | | 85 | В7 | - | - | PD4 | I/O | FT | (2) | SPI2_MOSI/I2S2_SD,<br>USART2_RTS | - | | 86 | A6 | - | - | PD5 | I/O | USART2_RTS | | - | | | 87 | В6 | - | ı | PD6 | 1/0 | FT (2) USART2_TX - FT (2) SPI2_NSS/I2S2_WS, | | - | | | 88 | A5 | - | ı | PD7 | 1/0 | FT | (2) | SPI2_SCK/I2S2_CK,<br>USART2_CK | - | | 89 | A8 | 55 | 39 | PB3 | I/O | FT | - | SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK,<br>USART2_TX, TIM2_CH2,<br>TIM3_ETR, TIM4_ETR,<br>TIM13_CH1, TSC_G5_IO1,<br>JTDO-TRACESWO | - | | 90 | A7 | 56 | 40 | PB4 | I/O | FT | - | SPI1_MISO/I2S1_MCK,<br>SPI3_MISO/I2S3_MCK,<br>USART2_RX, TIM16_CH1,<br>TIM3_CH1, TIM17_BKIN,<br>TIM15_CH1N, TSC_G5_IO2,<br>NJTRST | - | DocID022691 Rev 7 Table 11. STM32F373xx pin definitions (continued) | Pi | n nun | nber | s | | | | | Pin func | , | |---------|----------|--------|--------|---------------------------------------|-------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | UFBGA100 | LQFP64 | LQFP48 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 91 | C5 | 57 | 41 | PB5 | I/O | FT | - | SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>I2C1_SMBAI, USART2_CK,<br>TIM16_BKIN, TIM3_CH2,<br>TIM17_CH1, TIM19_ETR | - | | 92 | В5 | 58 | 42 | PB6 | I/O | FTf | - | I2C1_SCL, USART1_TX,<br>TIM16_CH1N, TIM3_CH3,<br>TIM4_CH1, TIM19_CH1,<br>TIM15_CH1, TSC_G5_IO3 | - | | 93 | B4 | 59 | 43 | PB7 | I/O | FTf | - | I2C1_SDA, USART1_RX,<br>TIM17_CH1N, TIM3_CH4,<br>TIM4_CH2, TIM19_CH2,<br>TIM15_CH2, TSC_G5_IO4 | - | | 94 | A4 | 60 | 44 | воото | - 1 | В | - | Boot memory | selection | | 95 | A3 | 61 | 45 | PB8 | 1/0 | FTf | 1 | SPI2_SCK/I2S2_CK,<br>I2C1_SCL, USART3_TX,<br>CAN_RX, CEC, TIM16_CH1,<br>TIM4_CH3, TIM19_CH3,<br>COMP1_OUT, TSC_SYNC | | | 96 | В3 | 62 | 46 | PB9 | I/O | FTf | 1 | SPI2_NSS/I2S2_WS,<br>I2C1_SDA, USART3_RX,<br>CAN_TX, IR_OUT,<br>TIM17_CH1, TIM4_CH4,<br>TIM19_CH4, COMP2_OUT | - | | 97 | C3 | - | - | PE0 | I/O | FT | (2) | USART1_TX, TIM4_ETR | - | | 98 | A2 | - | - | PE1 | I/O | FT | (2) | USART1_RX | - | | 99 | D3 | 63 | 47 | VSS_1 | S | 1 | - | Groui | nd | | 100 | C4 | 64 | 48 | VDD_1 | S | - | - | Digital power | er supply | - 2. When using the small packages (48 and 64 pin packages), the GPIO pins which are not present on these packages, must not be configured in analog mode. - 3. these pins are powered by VDDSD12. - 4. these pins are powered by VDDSD3. PC13, PC14 and PC15 are supplied through the power switch. Since the switch sinks only a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED) After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the RM0313 reference manual. Table 12. Alternate functions for port PA | Г | | | I . | I . | | ١. | | | l . | | I . | | l . | | |-------------------------------------------|-------------|----------------------|----------------------|------------------------|----------------|----------------------|----------------------|------------------------|-----------------------|----------------------|------------------------|----------------|----------------------|----------------------| | | AF15 | EVENT | | AF14 | , | 1 | 1 | ı | 1 | , | 1 | 1 | 1 | 1 | 1 | 1 | | | | AF11 | TIM19<br>_CH1 | TIM19<br>_CH2 | TIM19<br>_CH3 | TIM19<br>_CH4 | ı | ı | 1 | ı | ı | 1 | ı | ı | 1 | | | AF10 | - | 1 | - | - | TIM12<br>_CH1 | TIM12<br>_CH2 | - | - | TIM4_<br>ETR | TIM2_<br>CH3 | TIM2_<br>CH4 | TIM4_<br>CH1 | TIM4_<br>CH2 | | | AF9 | ı | TIM15_<br>CH1N | TIM15_<br>CH1 | TIM15_<br>CH2 | ı | TIM14_<br>CH1 | TIM13_<br>CH1 | TIM14_<br>CH1 | 1 | TIM15_<br>BKIN | TIM14_<br>CH1 | CAN_<br>RX_ | CAN_TX | | | AF8 | COMP1<br>_OUT | ı | COMP2<br>_OUT | - | ı | 1 | COMP1<br>_OUT | COMP2<br>_OUT | ı | ı | ı | COMP1<br>_OUT | COMP2<br>_OUT | | Table 12: Alternate lanetions for point A | AF7 | USART2_CTS | USART2_RTS | USART2_TX | USART2_RX | USART2_CK | CEC | | | USART1_CK | USART1_TX | USART1_RX | USART1_CTS | USART1_RTS | | | AF6 | 1 | SPI3_SCK/<br>I2S3_CK | SPI3_MISO/<br>I2S3_MCK | SPI3_MOSI | SPI3_NSS/<br>I2S3_WS | 1 | 1 | 1 | 1 | 1 | ı | SPI1_NSS/<br>I2S1_WS | SPI1_SCK/<br>I2S1_CK | | 21. 21.21 | AF5 | - | 1 | 1 | - | SPI1_NSS/<br>I2S1_WS | SPI1_SCK/<br>I2S1_CK | SPI1_MISO<br>/I2S1_MCK | SPI1_MOSI<br>/I2S1_SD | SPIZ_SCK/<br>I2S2_CK | SPI2_MISO<br>/I2S2_MCK | SPI2_MOSI | SPI2_NSS/<br>I2S2_WS | • | | • | AF4 | | 1 | 1 | ı | 1 | 1 | 1 | 1 | I2C2_<br>SMBA | I2C2_<br>SCL | I2C2_<br>SDA_ | 1 | | | - | AF3 | TSC_<br>G1_IO1 | TSC_<br>G1_IO2 | TSC_<br>G1_IO3 | TSC_<br>G1_IO4 | TSC_<br>G2_IO1 | TSC_<br>G2_IO2 | TSC_<br>G2_IO3 | TSC_<br>G2_IO4 | 1 | TSC_<br>G4_IO1 | TSC_<br>G4_IO2 | ı | 1 | | | AF2 | TIM5_<br>CH1_<br>ETR | TIM5_<br>CH2 | TIM5_<br>CH3 | TIM5_<br>CH4 | TIM3_<br>CH2 | - | TIM3_<br>CH1 | TIM3_<br>CH2 | TIM5_<br>CH1_<br>ETR | TIM13<br>_CH1 | ı | TIM5_<br>CH2 | TIM5_<br>CH3 | | | AF1 | TIM2_<br>CH1_<br>ETR | TIM2_<br>CH2 | TIM2_<br>CH3 | TIM2_<br>CH4 | 1 | TIM2_<br>CH1_<br>ETR | TIM16_<br>CH1 | TIM17_<br>CH1 | 1 | - | TIM17_<br>BKIN | - | TIM16_<br>CH1 | | | AF0 | ı | RTC_<br>REFIN | 1 | ı | 1 | 1 | 1 | 1 | MCO | 1 | 1 | 1 | 1 | | | Pin<br>Name | PA0 | PA1 | PA2 | PA3 | PA4 | PA5 | PA6 | PA7 | PA8 | PA9 | PA10 | PA11 | PA12 | | | | | | • | Table 12 | 2. Alternate | functions for | Table 12. Alternate functions for port PA (continued) | inued) | | | | | | |-------------|----------------|--------------------------------------|--------------|----------------|---------------|---------------------------------------------------------|------------------------|-------------------------------------------------------|--------|-----|---------------|------|---------------------|-------| | Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF10 AF11 AF14 AF15 | AF15 | | PA13 | SWDIO-JTMS | TIM16_ TIM5_ TSC_<br>CH1N CH4 G4_IO3 | TIM5_<br>CH4 | TSC_<br>G4_IO3 | ı | IR-OUT | SPI1_MISO<br>/I2S1_MCK | SP11_MISO USART3_CTS | ı | ı | TIM4_<br>CH3 | ı | 1 | EVENT | | PA14 | SWCLK<br>-JTCK | | ı | TSC_<br>G4_IO4 | I2C1_<br>SDA_ | ı | | ı | ı | ı | TIM12<br>_CH1 | ı | 1 | EVENT | | PA15 | PA15 JTDI | TIM2_<br>CH1_ETR | ı | TSC | I2C1_<br>SCL | 12C1_ SPI1_NSS/ SPI3_NSS/ SCL 12S1_WS 12S3_WS | SPI3_NSS/<br>I2S3_WS | ı | ı | ı | TIM12<br>_CH2 | ı | 1 | EVENT | | | | | | • | Table 12 | 2. Alternate | functions for | Table 12. Alternate functions for port PA (continued) | tinued) | | | | | |-------------|----------------|----------------------------|--------------|--------------------------|---------------|------------------------------------------------------------------------|------------------------|-------------------------------------------------------|---------|-----|---------------|------|---| | Pin<br>Jame | AF0 | AF1 | AF2 | AF3 AF4 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF9 AF10 AF11 | AF11 | _ | | PA13 | | SWDIO TIM16_<br>-JTMS CH1N | TIM5_<br>CH4 | TIM5_ TSC_<br>CH4 G4_IO3 | ı | IR-OUT | SPI1_MISO<br>/I2S1_MCK | SPI1_MISO USART3_CTS //2S1_MCK | ı | 1 | TIM4_<br>CH3 | ı | | | PA14 | SWCLK<br>-JTCK | 1 | 1 | TSC_ 12C1_<br>G4_1O4 SDA | I2C1_<br>SDA_ | | | 1 | 1 | 1 | TIM12<br>_CH1 | ı | | | PA15 | IOTL | TIM2_<br>CH1_ETR | ı | TSC_SYNC | I2C1_<br>SCL_ | TSC_ 12C1_ SP11_NSS/ SP13_NSS/ SVNC SCL_ 12S1_WS 12S3_WS | SPI3_NSS/<br>I2S3_WS | ı | 1 | 1 | TIM12<br>_CH2 | 1 | | Table 13. Alternate functions for port PB | Г | | | | | | | | | | | | | | | |------------------------------------------|-------------|----------------------|----------------|----------|----------------------|------------------------|-----------------------|----------------|----------------|----------------------|----------------------|----------------------|------------------------|-----------------------| | | AF15 | EVENTOUT | | AF11 | - | 1 | - | 1 | ı | TIM19<br>_ETR | TIM19<br>_CH1 | TIM19<br>_CH2 | TIM19<br>_CH3 | TIM19<br>_CH4 | 1 | - | 1 | | | AF10 | TIM3_<br>CH2 | - | - | TIM3_<br>ETR | TIM17<br>BKIN | TIM17<br>_CH1 | CH3<br>_EMI1_ | TIM3_<br>CH4 | - | - | - | - | - | | | AF9 | 1 | 1 | 1 | TIM13_<br>CH1 | TIM15_<br>CH1N | ı | TIM15_<br>CH1 | TIM15_<br>CH2 | CAN_<br>RX | CAN_<br>TX | ı | TIM12_<br>CH1 | TIM12_<br>CH2 | | | AF8 | - | - | - | - | ı | ı | - | ı | COMP1<br>_OUT | COMP2<br>_OUT | - | - | 1 | | י אסוניו בי | AF7 | | | | USART2_TX | USART2_RX | USART2_CK | USART1_TX | USART1_RX | USART3_TX | USART3_RX | USART3_TX | USART3_RTS | | | | AF6 | - | 1 | - | SPI3_SCK/<br>I2S3_CK | SPI3_MISO/<br>I2S3_MCK | SPI3_MOSI | 1 | 1 | CEC | IR-OUT | CEC | - | 1 | | dance 10: Arternate ranctions for port 1 | AF5 | SPI_MOSI/<br>I2S1_SD | - | ı | SPI1_SCK/<br>I2S1_CK | SPI1_MISO<br>/I2S1_MCK | SPI1_MOSI<br>/I2S1_SD | ı | ı | SPI2_SCK/<br>I2S2_CK | SPI2_NSS/<br>I2S2_WS | SPI2_SCK/<br>I2S2_CK | SPI2_MISO<br>/I2S2_MCK | SPI2_MOSI<br>/I2S2_SD | | 200 | AF4 | 1 | 1 | • | ı | ı | I2C1_<br>SMBA | I2C1_<br>SCL | I2C1_<br>SDA_ | I2C1_<br>SCL | I2C1_<br>SDA_ | 1 | 1 | ı | | | AF3 | TSC_<br>G3_lO3 | TSC_<br>G3_lO4 | - | TSC_<br>G5_IO1 | TSC_<br>G5_IO2 | - | TSC_<br>G5_IO3 | TSC_<br>G5_104 | TSC_<br>SYNC | - | TSC_<br>SYNCH | TSC_<br>G6_IO1 | TSC_<br>G6_102 | | | AF2 | тімз_снз | TIM3_CH4 | - | TIM4_ETR | TIM3_CH1 | тімз_сн2 | TIM4_CH1 | TIM4_CH2 | TIM4_CH3 | TIM4_CH4 | - | - | TIM15_<br>CH1N | | | AF1 | - | - | - | TIM2_<br>CH2 | TIM16_<br>CH1 | TIM16_<br>BKIN | TIM16_<br>CH1N | TIM17_<br>CH1N | TIM16_<br>CH1 | TIM17_<br>CH1 | TIM2_<br>CH3 | TIM15_<br>CH1 | TIM15_<br>CH2 | | | AF0 | - | , | ı | JTDO-<br>TRACESWO | NJTRST | 1 | ı | 1 | | 1 | | - | RTC_REFIN | | | Pin<br>Name | PB0 | PB1 | PB2 | PB3 | PB4 | PB5 | PB6 | PB7 | PB8 | PB9 | PB10 | PB14 | PB15 | Table 14. Alternate functions for port PC | | | | labi | lable 14. Alternate functions for port PC | runctions | s tor port PC | | | |----------|-----|----------|--------------|-------------------------------------------|-----------|--------------------|--------------------|-----------| | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | | PC0 | , | EVENTOUT | TIM5_CH1_ETR | ı | , | 1 | ı | ı | | PC1 | ı | EVENTOUT | TIM5_CH2 | ı | ı | 1 | - | - | | PC2 | ı | EVENTOUT | TIM5_CH3 | ı | 1 | SPI2_MISO/I2S2_MCK | - | - | | PC3 | ı | EVENTOUT | TIM5_CH4 | ı | ı | SPI2_MOSI/I2S2_SD | - | ı | | PC4 | - | EVENTOUT | TIM13_CH1 | TSC_63_101 | ı | 1 | - | USART1_TX | | PC5 | 1 | EVENTOUT | ı | TSC_G3_102 | ı | 1 | - | USART1_RX | | PC6 | ı | EVENTOUT | TIM3_CH1 | ı | ı | SPI1_NSS/I2S1_WS | - | - | | PC7 | - | EVENTOUT | TIM3_CH2 | 1 | ı | SPI1_SCK/I2S1_CK | - | - | | PC8 | 1 | EVENTOUT | TIM3_CH3 | 1 | ı | SPI1_MISO/I2S1_MCK | - | - | | PC9 | ı | EVENTOUT | TIM3_CH4 | ı | ı | SPI1_MOSI/I2S1_SD | - | - | | PC10 | - | EVENTOUT | TIM19_CH1 | 1 | ı | 1 | SPI3_SCK/I2S3_CK | USART3_TX | | PC11 | ı | EVENTOUT | TIM19_CH2 | 1 | 1 | 1 | SPI3_MISO/I2S3_MCK | USART3_RX | | PC12 | ı | EVENTOUT | TIM19_CH3 | ı | ı | 1 | SPI3_MOSI/I2S3_SD | USART3_CK | | PC13 | ı | 1 | ı | 1 | 1 | 1 | - | - | | PC14 | - | 1 | 1 | - | - | 1 | - | - | | PC15 | • | | 1 | - | ı | 1 | - | - | 57 | | | | Table | Table 15. Alternate functions for port PD | unctions tor p | ort PD | | | | |----------|-----|----------|-----------|-------------------------------------------|----------------|--------------------|-----|------------|--| | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | | | PD0 | , | EVENTOUT | TIM19_CH4 | , | ı | | | CAN_RX | | | PD1 | 1 | EVENTOUT | TIM19_ETR | 1 | 1 | , | 1 | CAN_TX | | | PD2 | ı | EVENTOUT | TIM3_ETR | ı | 1 | 1 | | ı | | | PD3 | ı | EVENTOUT | ı | ı | ı | SPI2_MISO/I2S2_MCK | | USART2_CTS | | | PD4 | 1 | EVENTOUT | 1 | ı | ı | SPI2_MOSI/I2S2_SD | 1 | USART2_RTS | | | PD5 | ı | EVENTOUT | 1 | ı | 1 | 1 | 1 | USART2_TX | | | PD6 | 1 | EVENTOUT | 1 | ı | 1 | SPI2_NSS/I2S2_WS | • | USART2_RX | | | PD7 | 1 | EVENTOUT | 1 | 1 | 1 | SPI2_SCK/I2S2_CK | 1 | USART2_CK | | | PD8 | 1 | EVENTOUT | - | TSC_G6_103 | - | SPI2_SCK/I2S2_CK | - | USART3_TX | | | PD9 | 1 | EVENTOUT | 1 | TSC_G6_104 | ı | | | USART3_RX | | | PD10 | 1 | EVENTOUT | - | 1 | - | - | - | USART3_CK | | | PD11 | 1 | EVENTOUT | - | - | - | - | - | USART3_CTS | | | PD12 | 1 | EVENTOUT | TIM4_CH1 | TSC_G8_101 | - | - | - | USART3_RTS | | | PD13 | 1 | EVENTOUT | TIM4_CH2 | TSC_G8_102 | - | - | - | - | | | PD14 | 1 | EVENTOUT | TIM4_CH3 | TSC_G8_IO3 | • | - | - | - | | | PD15 | , | EVENTOUT | TIM4_CH4 | TSC_G8_104 | | • | 1 | 1 | | | | | | Table 1 | 6. Alternate fu | Table 16. Alternate functions for port PE | a PE | | | |----------|----------|----------|----------|-----------------|-------------------------------------------|------|-----|-----------| | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | | PE0 | , | EVENTOUT | TIM4_ETR | , | ı | ı | 1 | USART1_TX | | PE1 | 1 | EVENTOUT | 1 | 1 | ı | ı | 1 | USART1_RX | | PE2 | TRACECLK | EVENTOUT | ı | TSC_G7_I01 | ı | ı | 1 | 1 | | PE3 | TRACED0 | EVENTOUT | 1 | TSC_G7_102 | ı | ı | 1 | ı | | PE4 | TRACED1 | EVENTOUT | ı | TSC_G7_103 | ı | ı | 1 | 1 | | PE5 | TRACED2 | EVENTOUT | ı | TSC_G7_I04 | ı | ı | 1 | 1 | | PE6 | TRACED3 | EVENTOUT | 1 | 1 | ı | ı | 1 | 1 | | PE7 | ı | EVENTOUT | ı | 1 | ı | ı | 1 | 1 | | PE8 | ı | EVENTOUT | ı | 1 | ı | 1 | - | 1 | | PE9 | 1 | EVENTOUT | 1 | 1 | ı | ı | 1 | 1 | | PE10 | ı | EVENTOUT | ı | ı | ı | ı | - | ı | | PE11 | ı | EVENTOUT | 1 | 1 | ı | ı | 1 | 1 | | PE12 | ı | EVENTOUT | 1 | 1 | 1 | 1 | - | 1 | | PE13 | ı | EVENTOUT | ı | 1 | ı | 1 | - | 1 | | PE14 | - | EVENTOUT | 1 | 1 | ı | 1 | • | 1 | | PE15 | | EVENTOUT | 1 | 1 | 1 | 1 | - | USART3_RX | USART3\_RTS USART2\_CK AF7 AF6 SPI1\_MOSI/I2S1\_SD AF5 Table 17. Alternate functions for port PF I2C2\_SMBA AF4 I2C2\_SDA I2C2\_SDA I2C2\_SCL I2C2\_SCL AF3 TIM14\_CH1 TIM4 CH4 AF2 EVENTOUT EVENTOUT EVENTOUT EVENTOUT EVENTOUT EVENTOUT AF1 AF0 Pin Name PF10 PF2 PF4 PF9 PF1 PF7 Memory mapping STM32F373xx # 5 Memory mapping Figure 6. STM32F373xx memory map STM32F373xx Memory mapping Table 18. STM32F373xx peripheral register boundary addresses<sup>(1)</sup> | Bus | Boundary address | Size | Peripheral | |------|---------------------------|---------|------------------------| | | 0x4800 1400 - 0x4800 17FF | 1KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1KB | GPIOE | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1KB | GPIOD | | AUDZ | 0x4800 0800 - 0x4800 0BFF | 1KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1KB | GPIOA | | - | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH memory interface | | AUDI | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0800- 0x4002 0FFF | 2 KB | Reserved | | | 0x4002 0400 - 0x4002 07FF | 1 KB | DMA2 | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA1 | | - | 0x4001 6C00 - 0x4001 FFFF | 37 KB | Reserved | Memory mapping STM32F373xx Table 18. STM32F373xx peripheral register boundary addresses<sup>(1)</sup> (continued) | Bus | Boundary address | Size | Peripheral | |------|---------------------------|-------|-----------------| | | 0x4001 6800 - 0x4001 6BFF | 1 KB | SDADC3 | | | 0x4001 6400 - 0x4001 67FF | 1 KB | SDADC2 | | | 0x4001 6000 - 0x4001 63FF | 1 KB | SDADC1 | | | 0x4001 5C00 - 0x4001 5FFF | 1 KB | TIM19 | | | 0x4001 4C00 - 0x4001 5BFF | 4 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | APB2 | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1/I2S1 | | | 0x4001 2800 - 0x4001 2FFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG + COMP | | - | 0x4000 4000 - 0x4000 FFFF | 24 KB | Reserved | | | 0x4000 9C00 – 0x4000 9FFF | 1 KB | TIM18 | | | 0x4000 9800 - 0x4000 9BFF | 1 KB | DAC2 | | | 0x4000 7C00 - 0x4000 97FF | 8 KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC1 | | APB1 | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 6800 - 0x4000 6FFF | 2 KB | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 KB | CAN | | | 0x4000 6000 - 0x4000 63FF | 1 KB | USB packet SRAM | | | 0x4000 5C00 - 0x4000 5FFF | 1 KB | USB FS | STM32F373xx Memory mapping Table 18. STM32F373xx peripheral register boundary addresses<sup>(1)</sup> (continued) | Bus | Boundary address | Size | Peripheral | |------|---------------------------|------|------------| | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 4C00 - 0x4000 53FF | 2 KB | Reserved | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 4000 - 0x4000 43FF | 1 KB | Reserved | | | 0x4000 3C00 - 0x4000 3FFF | 1 KB | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | APB1 | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | AFDI | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1C00 - 0x4000 1FFF | 1 KB | TIM13 | | | 0x4000 1800 - 0x4000 1BFF | 1 KB | TIM12 | | | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | 1 KB | TIM5 | | | 0x4000 0800 - 0x4000 0BFF | 1 KB | TIM4 | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | <sup>1.</sup> Cells in gray indicate Reserved memory locations. Electrical characteristics STM32F373xx ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3 $\sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = $V_{DDA}$ = $V_{DDSDx}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC and SDADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2σ). ## 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 7. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 8*. ## 6.1.6 Power supply scheme Figure 9. Power supply scheme 5/ Dotted lines represent the internal connections on low pin count packages, joining the dedicated supply pins. Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc..) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ## 6.1.7 Current consumption measurement Figure 10. Current consumption measurement scheme ## 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 19: Voltage characteristics*, *Table 20: Current characteristics*, and *Table 21: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 19. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $\rm V_{DDA,}V_{DDSDx},V_{BAT}$ and $\rm V_{DD})$ | - 0.3 | 4.0 | | | V <sub>DD</sub> –V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | - | 0.4 | | | $V_{DDSDx} - V_{DDA}$ | Allowed voltage difference for V <sub>DDSDx</sub> > V <sub>DDA</sub> | - | 0.4 | | | V <sub>REFSD+</sub> - V <sub>DDSD3</sub> | Allowed voltage difference for V <sub>REFSD+</sub> > V <sub>DDSD3</sub> | - | 0.4 | V | | V <sub>REF+</sub> – V <sub>DDA</sub> | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub> | - | 0.4 | | | | Input voltage on FT and FTf pins | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 4.0 | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | | | VIN. | Input voltage on TC pins on SDADCx channels inputs <sup>(3)</sup> | V <sub>SS</sub> - 0.3 | 4.0 | | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | | | V <sub>SSX</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>REFSD-</sub> - V <sub>SSx</sub> | variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3.12:<br>Electrical sensitivity<br>characteristics | | - | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. All main power ( $V_{DD}$ , $V_{DDSD12}$ , $V_{DDSD3}$ and $V_{DDA}$ ) and ground ( $V_{SS}$ , $V_{SSSD}$ , and $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between $V_{DDA}$ and $V_{DD}$ : $V_{DDA}$ must power on before or at the same time as $V_{DD}$ in the power up sequence. $V_{DDA}$ must be greater than or equal to $V_{DD}$ . The following relationship must be respected between $V_{DDA}$ and $V_{DDSD12}$ : $V_{DDA}$ must power on before or at the same time as $V_{DDSD12}$ or $V_{DDSD3}$ in the power up sequence. $V_{DDA}$ must be greater than or equal to $V_{DDSD12}$ or $V_{DDSD3}$ . The following relationship must be respected between $V_{DDSD12}$ and $V_{DDSD3}$ : $V_{DDSD3}$ must power on before or at the same time as $V_{DDSD12}$ in the power up sequence. After power up ( $V_{DDSD12}$ > Vrefint = 1.2 V) $V_{DDSD3}$ can be higher or lower than $V_{DDSD12}$ . DocID022691 Rev 7 55/137 <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 20: Current characteristics* for the maximum allowed injected current values. <sup>3.</sup> VDDSD12 is the external power supply for PB2, PB10, and PE7 to PE15 I/O pins (I/O ground pin is internally connected to $V_{SS}$ ). VDDSD3 is the external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (I/O ground pin is internally connected to $V_{SS}$ ). Electrical characteristics STM32F373xx The following relationship must be respected between $V_{REFSD+}$ and $V_{DDSD12}$ , $V_{DDSD3}$ : $V_{REFSD+}$ must be lower than $V_{DDSD3}$ . Depending on the SDADCx operation mode, there can be more constraints between $V_{REFSD+}$ , $V_{DDSD12}$ and $V_{DDSD3}$ which are described in reference manual RM0313. **Table 20. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------|------------------------------------------------------------------------------------|-------|------| | Σl <sub>VDD</sub> | Total current into sum of all VDD_x and VDDSDx power lines (source) <sup>(1)</sup> | 160 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS_x and VSSSD ground lines (sink) <sup>(1)</sup> | -160 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD_x or VDDSDx power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS_x or VSSSD ground pin (sink) <sup>(1)</sup> | -100 | | | , | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | mA | | 21 | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup> | 80 | | | ΣΙ <sub>ΙΟ(PIN)</sub> | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -80 | | | | Injected current on FT, FTf and B pins <sup>(3)</sup> | -5/+0 | | | I <sub>INJ(PIN)</sub> | Injected current on TC and RST pin <sup>(4)</sup> | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | ΣI <sub>INJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - VDDSD12 is the external power supply for the PB2, PB10, and PE7 to PE15 I/O pins (the I/O pin ground is internally connected to V<sub>SS</sub>). VDDSD3 is the external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (the I/O pin ground is internally connected to V<sub>SS</sub>). V<sub>DD</sub> (VDD\_x) is the external power supply for all remaining I/O pins (the I/O pin ground is internally connected to V<sub>SS</sub>). - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value - A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 19: Voltage characteristics* for the maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub>>V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 19: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 62*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). Table 21. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | 4 # 6.3 Operating conditions # 6.3.1 General operating conditions Table 22. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | |---------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|--------------------------|------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 72 | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | 0 | 36 | MHz | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | 72 | | | | V <sub>DD</sub> | Standard operating voltage | Must have a potential equal to or lower than V <sub>DDA</sub> | 2.0 | 3.6 | V | | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC and DAC used) | Must have a potential equal to | 2.4 | 3.6 | V | | | VDDA''' | Analog operating voltage (ADC and DAC not used) | or higher than V <sub>DD</sub> | 2.0 | 3.6 | 7 V | | | V | VDDSD12 operating voltage (SDADC used) | Must have a potential equal to | 2.2 | 3.6 | | | | V <sub>DDSD12</sub> | VDDSD12 operating voltage (SDADC not used) | or lower than V <sub>DDA</sub> | 2.0 | 3.6 | V | | | | VDDSD3 operating voltage (SDADC used) Must have a potential equal to | | 2.2 | 3.6 | V | | | V <sub>DDSD3</sub> | VDDSD3 operating voltage (SDADC not used) | or lower than V <sub>DDA</sub> | 2.0 | 3.6 | | | | | Positive reference voltage (ADC and DAC used) | Must have a potential equal to | 2.4 | 3.6 | V | | | V <sub>REF+</sub> | Positive reference voltage (ADC and DAC not used) | or lower than V <sub>DDA</sub> | 2.0 | 3.6 | V | | | V <sub>REFSD+</sub> | SDADCx positive reference voltage | Must have a potential equal to or lower than any V <sub>DDSDx</sub> | 1.1 | 3.6 | V | | | V <sub>BAT</sub> | Backup operating voltage | - | 1.65 | 3.6 | V | | | | Input voltage on FT and FTf pins <sup>(2)</sup> | | - 0.3 | 5.5 | | | | | Input voltage on TTa pins | | - 0.3 | V <sub>DDA</sub> + 0.3 | | | | V <sub>IN</sub> | Input voltage on TC pins on SDADCx channels inputs <sup>(3)</sup> | - | - 0.3 | V <sub>DDSDx</sub> + 0.3 | V | | | | Input voltage on BOOT0 pin | | 0 | 5.5 | | | | | Input voltage on any other pin | | - 0.3 | V <sub>DD</sub><br>+ 0.3 | - | | | | | LQFP100 | - | 434 | | | | D | Power dissipation at $T_A = 85$ °C for suffix 6 or $T_A = 105$ °C for suffix | LQFP64 | - | 444 | m\\/ | | | P <sub>D</sub> | $7^{(4)}$ | LQFP48 | - | 364 | mW | | | | | UFBGA100 | - | 338 | | | DocID022691 Rev 7 Electrical characteristics STM32F373xx **Symbol Parameter Conditions** Min Max Unit Maximum power dissipation -40 85 Ambient temperature for 6 suffix °C version Low power dissipation<sup>(5)</sup> **-40** 105 TΑ Maximum power dissipation -40 105 Ambient temperature for 7 suffix °C version Low power dissipation<sup>(5)</sup> -40 125 6 suffix version -40 105 TJ Junction temperature range °C 7 suffix version -40 125 Table 22. General operating conditions (continued) - 1. When the ADC is used, refer to Table 60: ADC characteristics. - 2. To sustain a voltage higher than V<sub>DD</sub>+0.3 V, the internal pull-up/pull-down resistors must be disabled. - 3. VDDSD12 is the external power supply for the PB2, PB10, and PE7 to PE15 I/O pins (the I/O pin ground is internally connected to VSS). VDDSD3 is the external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (the I/O pin ground is internally connected to VSS). - 4. If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . - 5. In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub>. ## 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 23* are derived from tests performed under the ambient temperature condition summarized in *Table 22*. Table 23. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | | 0 | 8 | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | - | 20 | ∞ | uo/\/ | | + | V <sub>DDA</sub> rise time rate | | 0 | ∞ | μs/V | | <sup>T</sup> VDDA | V <sub>DDA</sub> fall time rate | - | 20 | ∞ | | ## 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 24* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 24. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------|--------------|---------------------|------|------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down | Falling edge | 1.80 <sup>(2)</sup> | 1.88 | 1.96 | V | | V POR/PDR` | reset threshold | Rising edge | 1.84 | 1.92 | 2.00 | ٧ | | V <sub>PDRhyst</sub> <sup>(3)</sup> | PDR hysteresis | - | - | 40 | | mV | | t <sub>RSTTEMPO</sub> (3) | POR reset temporization | - | 1.50 | 2.50 | 4.50 | ms | <sup>1.</sup> The PDR detector monitors $V_{DD}$ , $V_{DDA}$ and $V_{DDSD12}$ (if kept enabled in the option bytes). The POR detector monitors only $V_{DD}$ . Table 25. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------------------|-------------------------|--------------|--------------------|------|--------------------|------| | V | PVD threshold 0 | Rising edge | 2.10 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | PVD tillesiloid 0 | Falling edge | 2.00 | 2.08 | 2.16 | V | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | PVD tillesiloid i | Falling edge | 2.09 | 2.18 | 2.27 | V | | V <sub>PVD2</sub> | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | V | | | F VD tillesiloid 2 | Falling edge | 2.18 | 2.28 | 2.38 | V | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | V | | V <sub>PVD3</sub> | PVD tilleshold 3 | Falling edge | 2.28 | 2.38 | 2.48 | V | | | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | V <sub>PVD4</sub> | PVD tillesiloid 4 | Falling edge | 2.37 | 2.48 | 2.59 | V | | V | PVD threshold 5 | Rising edge | 2.57 | 2.68 | 2.79 | V | | V <sub>PVD5</sub> | F VD tillesiloid 5 | Falling edge | 2.47 | 2.58 | 2.69 | V | | V | PVD threshold 6 | Rising edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVD6</sub> | F VD tillesiloid 0 | Falling edge | 2.56 | 2.68 | 2.8 | ٧ | | V | PVD threshold 7 | Rising edge | 2.76 | 2.88 | 3.00 | V | | V <sub>PVD7</sub> | PVD tillesiloid / | Falling edge | 2.66 | 2.78 | 2.90 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | IDD(PVD) <sup>(2)</sup> | PVD current consumption | - | - | 0.15 | 0.26 | μΑ | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>3.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by design. Electrical characteristics STM32F373xx ## 6.3.4 Embedded reference voltage The parameters given in *Table 27* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 26. Embedded internal reference voltage calibration values | Calibration value name | Description | Memory address | |------------------------|--------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB | Table 27. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------------------------|-----------------------------------|-------|------|------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.20 | 1.23 | 1.25 | V | | T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | - | 17.10 | - | - | μs | | V <sub>REFINT_s</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | - | - | 10 | mV | | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | - | ı | ı | 100 | ppm/°C | | t <sub>START</sub> (2) | Startup time | - | - | - | 10 | μs | <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design. ### 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 10: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - · All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled $f_{APB1} = f_{AHB}/2$ , $f_{APB2} = f_{AHB}$ - When f<sub>HCLK</sub> > 8 MHz PLL is ON and PLL inputs is equal to HSI/2 = 4 MHz (if internal clock is used) or HSE = 8 MHz (if HSE bypass mode is used) The parameters given in *Table 28* to *Table 34* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 22*. Table 28. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 $V^{(1)}$ | | All peripherals enabled | | | | | | abled | All peripherals disabled | | | | | |-----------------|-------------------------|--------------------|-----------------------|-------|-------|---------------------|--------|--------------------------|-------|---------------------|--------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Tun | М | ax @ T <sub>A</sub> | (2) | Tun | Ma | ax @ T <sub>A</sub> | (2) | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 63.1 | 70.7 | 71.5 | 73.4 | 29.2 | 31.1 | 31.7 | 34.2 | | | | | HSE | 64 MHz | 56.3 | 63.3 | 64.1 | 64.9 | 26.1 | 27.8 | 28.4 | 30.4 | | | | | bypass, | 48 MHz | 42.5 | 48.5 | 48.0 | 50.1 | 19.9 | 22.6 | 21.9 | 23.1 | | | | | PLL on | 32 MHz | 28.8 | 31.4 | 32.2 | 34.3 | 13.1 | 16.1 | 14.9 | 16.2 | | | | Supply | | 24 MHz | 21.9 | 24.4 | 24.4 | 25.8 | 10.1 | 10.9 | 11.9 | 12.4 | | | | current in | HSE | 8 MHz | 7.3 | 8.0 | 9.3 | 9.3 | 3.7 | 4.1 | 4.4 | 5.0 | | | I <sub>DD</sub> | Run mode,<br>code | bypass,<br>PLL off | 1 MHz | 1.1 | 1.5 | 1.8 | 2.3 | 8.0 | 1.1 | 1.4 | 1.9 | mA | | | executing from Flash | | 64 MHz | 51.7 | 57.7 | 58.0 | 60.4 | 25.8 | 27.6 | 28.1 | 30.1 | | | | | HSI clock, | 48 MHz | 38.6 | 45.9 | 43.5 | 46.9 | 19.8 | 21.9 | 21.7 | 22.8 | | | | | PLL on | 32 MHz | 26.4 | 31.1 | 29.7 | 31.9 | 13.1 | 15.7 | 14.8 | 16.2 | | | | | | 24 MHz | 20.3 | 22.6 | 22.6 | 23.7 | 6.9 | 7.5 | 8.1 | 8.8 | | | | | | HSI clock,<br>PLL off | 8 MHz | 7.0 | 7.6 | 8.8 | 8.8 | 3.7 | 4.1 | 4.4 | 5.0 | Table 28. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 $V^{(1)}$ | | | Icai and ma | | | All peripherals enabled | | | | periphe | | | | |-----------------|----------------------|-----------------------|-------------------|-------------|-------------------------|---------------------|---------------------|----------|---------------------|---------------------|---------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | <b>T</b> | М | ax @ T <sub>A</sub> | (2) | <b>T</b> | M | ax @ T <sub>A</sub> | (2) | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 63.6<br>(3) | 70.7 <sup>(3)</sup> | 75.7 <sup>(3)</sup> | 72.3 <sup>(3)</sup> | 30.0 | 31.9 <sup>(3)</sup> | 32.6 <sup>(3)</sup> | 33.8 <sup>(3)</sup> | | | | | HSE | 64 MHz | 56.7 | 62.5 | 67.1 | 64.0 | 26.7 | 28.6 | 29.3 | 30.0 | | | | | bypass,<br>PLL on | 48 MHz | 42.0 | 50.5 | 47.4 | 50.1 | 20.2 | 21.5 | 22.1 | 22.7 | | | | | | 32 MHz | 28.3 | 32.1 | 31.8 | 33.7 | 13.4 | 14.6 | 14.8 | 15.7 | | | | Supply | | 24 MHz | 21.1 | 25.0 | 24.2 | 25.9 | 10.0 | 11.3 | 11.2 | 12.6 | | | | current in Run mode, | HSE | 8 MHz | 6.9 | 7.4 | 8.3 | 8.7 | 3.4 | 3.7 | 4.1 | 4.8 | | | | code<br>executing | bypass,<br>PLL off | 1 MHz | 0.8 | 1.2 | 1.5 | 2.0 | 0.4 | 0.6 | 1.0 | 1.5 | | | | from RAM | | 64 MHz | 51.9 | 59.5 | 59.4 | 58.6 | 26.4 | 28.1 | 28.7 | 29.5 | | | | | HSI clock, | 48 MHz | 38.1 | 44.7 | 43.8 | 45.4 | 20.0 | 21.3 | 21.9 | 22.3 | - | | | | PLL on | 32 MHz | 25.9 | 31.2 | 29.4 | 30.5 | 13.2 | 14.3 | 14.6 | 15.5 | | | | | | 24 MHz | 19.6 | 22.7 | 22.6 | 23.2 | 6.5 | 7.0 | 7.9 | 8.2 | | | I <sub>DD</sub> | | HSI clock,<br>PLL off | 8 MHz | 6.6 | 7.1 | 8.0 | 8.4 | 3.3 | 3.7 | 4.0 | 4.7 | mA | | | _ | | 72 MHz | 43.2 | 46.9 | 48.7 | 52.5 | 6.7 | 7.2 | 7.6 | 8.3 | | | | | HSE | 64 MHz | 38.5 | 41.6 | 43.7 | 46.6 | 5.9 | 6.5 | 6.8 | 7.5 | | | | | bypass, | 48 MHz | 29.1 | 31.3 | 32.5 | 34.1 | 4.5 | 4.9 | 5.3 | 5.9 | | | | | PLL on | 32 MHz | 19.4 | 21.1 | 24.6 | 23.0 | 3.0 | 3.4 | 3.8 | 4.4 | | | | Supply current in | | 24 MHz | 14.7 | 16.1 | 18.5 | 17.6 | 2.4 | 2.6 | 3.0 | 3.6 | | | | Sleep | HSE | 8 MHz | 4.9 | 5.3 | 6.1 | 6.6 | 0.8 | 1.0 | 1.4 | 1.9 | | | | mode,<br>code | bypass,<br>PLL off | 1 MHz | 0.6 | 0.9 | 1.3 | 1.8 | 0.1 | 0.3 | 0.6 | 1.2 | | | | executing from Flash | | 64 MHz | 34.5 | 37.1 | 39.6 | 42.0 | 5.6 | 6.1 | 6.5 | 7.1 | | | or RAM | | HSI clock, | 48 MHz | 26.1 | 28.0 | 29.0 | 30.7 | 4.2 | 4.6 | 5.0 | 5.6 | 1 | | | | PLL on | 32 MHz | 17.4 | 19.1 | 21.1 | 20.8 | 2.9 | 3.2 | 3.6 | 4.2 | | | | | | 24 MHz | 13.3 | 14.6 | 16.1 | 16.0 | 1.5 | 1.8 | 2.2 | 2.6 | - | | | | HSI clock,<br>PLL off | 8 MHz | 4.5 | 4.9 | 5.5 | 6.1 | 0.7 | 0.9 | 1.3 | 1.8 | | <sup>1.</sup> To calculate complete device consumption there must be added consumption from VDDA (Table 29.). **577** <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>3.</sup> Data based on characterization results and tested in production with code executing from RAM. Table 29. Typical and maximum current consumption from $V_{\text{DDA}}$ supply | | | | | | V <sub>DDA</sub> | = 2.4 V | | | V <sub>DDA</sub> | = 3.6 V | | | |------------------|-----------------------------------------|--------------------|-------------------|-------|-------------------------------------|---------|--------|-----|------------------|---------------------|--------|----| | Symbol | Parameter | Conditions (1) | f <sub>HCLK</sub> | _ | Max @ T <sub>A</sub> <sup>(2)</sup> | | | | M | ax @ T <sub>/</sub> | Unit | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 228 | 261 | 274 | 280 | 249 | 288 | 304 | 311 | | | | | HSE | 64 MHz | 201 | 235 | 247 | 251 | 220 | 257 | 269 | 275 | | | | bypass, | 48 MHz | 152 | 182 | 190 | 195 | 164 | 196 | 208 | 212 | | | | | Supply<br>current in<br>Run or<br>Sleep | PLL on | 32 MHz | 104 | 132 | 137 | 141 | 112 | 141 | 147 | 150 | | | | | | 24 MHz | 81 | 108 | 112 | 111 | 87 | 115 | 119 | 119 | | | | | Run or<br>Sleep | HSE | 8 MHz | 2 | 4 | 4 | 5 | 3 | 5 | 5 | 6 | | I <sub>DDA</sub> | mode,<br>code | bypass,<br>PLL off | 1 MHz | 2 | 4 | 5 | 5 | 3 | 5 | 5 | 6 | μΑ | | | executing | | 64 MHz | 270 | 307 | 320 | 326 | 298 | 337 | 353 | 361 | | | | from Flash or RAM | HSI clock, | 48 MHz | 220 | 254 | 264 | 269 | 243 | 276 | 292 | 297 | | | | | PLL on | 32 MHz | 172 | 203 | 211 | 214 | 191 | 222 | 232 | 235 | | | | | | 24 MHz | 151 | 181 | 185 | 189 | 166 | 194 | 201 | 204 | | | | HSI clock,<br>PLL off | 8 MHz | 70 | 85 | 87 | 87 | 81 | 93 | 96 | 98 | | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, I<sub>DDA</sub> is independent from the frequency. Table 30. Typical and maximum $V_{\mbox{\scriptsize DD}}$ consumption in Stop and Standby modes | | | | | Тур | o@V <sub>DD</sub> | (V <sub>DD</sub> =V <sub>I</sub> | DDA) | | | | | | |-----------------|-----------------------------------------|---------------------------------------------------------------|-------|-------|-------------------|----------------------------------|-------|-------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | Supply<br>current in<br>Stop mode | Regulators in<br>run mode, all<br>oscillators<br>OFF | 19.33 | 19.58 | 19.68 | 19.73 | 19.76 | 19.84 | 46.5 | 480 | 1019 | | | I <sub>DD</sub> | | Regulators in<br>low-power<br>mode, all<br>oscillators<br>OFF | 7.72 | 7.88 | 8.01 | 8.13 | 8.25 | 8.27 | 31.8 | 451.4 | 966.0 | μА | | | Supply<br>current in<br>Standby<br>mode | LSI ON and<br>IWDG ON | 0.78 | 0.95 | 1.07 | 1.21 | 1.32 | 1.45 | - | - | - | | | | | LSI OFF and<br>IWDG OFF | 0.61 | 0.72 | 0.81 | 0.90 | 0.98 | 1.08 | 2.7 | 3.5 | 5.3 | | Note: $V_{DDA}$ monitoring is OFF and $V_{DDSD12}$ monitoring is OFF. To calculate complete device consumption there must be added consumption from $V_{DDA}$ (Table 31.) DocID022691 Rev 7 63/137 <sup>2.</sup> Guaranteed by characterization results. Electrical characteristics STM32F373xx Table 31. Typical and maximum $V_{\text{DDA}}$ consumption in Stop and Standby modes | | | | | | Тур( | @V <sub>DD</sub> ( | V <sub>DD</sub> =V | DDA) | | | ) | | | |------------------|------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------|-------|-------|--------------------|--------------------|-------|-------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | Supply | Supply | | Regulator in run mode, all oscillators OFF | 1.99 | 2.07 | 2.19 | 2.33 | 2.46 | 2.64 | 10.8 | 11.8 | 12.4 | | | I <sub>DDA</sub> | current in<br>Stop mode | | Regulator in<br>low-power<br>mode, all<br>oscillators OFF | 1.99 | 2.07 | 2.18 | 2.32 | 2.47 | 2.63 | 10.6 | 11.5 | 12.5 | | | | Supply current in | and V | LSI ON and<br>IWDG ON | 2.44 | 2.53 | 2.7 | 2.89 | 3.09 | 3.33 | ı | i | 1 | μΑ | | | Standby<br>mode | V <sub>DDA</sub> | LSI OFF and<br>IWDG OFF | 1.87 | 1.94 | 2.06 | 2.19 | 2.35 | 2.51 | 4.1 | 4.5 | 4.8 | | | IDDAmon | Supply<br>current for<br>V <sub>DDA</sub> and<br>V <sub>DDSD12</sub><br>monitoring | | - | 0.95 | 1.02 | 1.12 | 1.2 | 1.27 | 1.4 | - | - | - | | <sup>1.</sup> Data based on characterization results and tested in production. Table 32. Typical and maximum current consumption from V<sub>BAT</sub> supply<sup>(1)</sup> | | | | | | Тур | @ V <sub>I</sub> | BAT | | | Max <sup>(2)</sup> | | | | |---------------------------|-------------------|----------------------------------------------------------------------------------|----------|---------|---------|------------------|---------|---------|---------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | = 1.65 V | = 1.8 V | = 2.0 V | = 2.4 V | = 2.7 V | = 3.3 V | = 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DD</sub> _<br>VBAT | Backup<br>domain | LSE & RTC ON; "Xtal mode" lower driving capability; LSEDRV[1:0] = '00' | 0.50 | 0.52 | 0.55 | 0.63 | 0.70 | 0.87 | 0.95 | 1.1 | 1.6 | 2.2 | шА | | | supply<br>current | LSE & RTC ON;<br>"Xtal mode" higher<br>driving capability;<br>LSEDRV[1:0] = '11' | 0.85 | 0.90 | 0.93 | 1.02 | 1.10 | 1.27 | 1.38 | 1.6 | 2.4 | 3.0 | μА | <sup>1.</sup> Crystal used: Abracon ABS07-120-32.768kHz-T with 6 pF of CL for typical values. 577 <sup>2.</sup> To obtain data with monitoring OFF is necessary to substract the IDDAmon current. <sup>2.</sup> Guaranteed by characterization results. Figure 11. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0]='00') ### Typical current consumption The MCU is placed under the following conditions: - $V_{DD} = V_{DDA} = V_{DDSD12} = V_{DDSD3} = 3.3 \text{ V}$ - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz) - Prefetch is ON - When the peripherals are enabled, f<sub>APB1</sub> = f<sub>AHB</sub>, f<sub>APB2</sub> = f<sub>AHB</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8, 16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively Electrical characteristics STM32F373xx Table 33. Typical current consumption in Run mode, code with data processing running from Flash | | | | | - | Гур | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------|-------------------------|------| | Symbol I <sub>DD</sub> | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | 72 MHz | 61.4 | 28.8 | | | | | B | 64 MHz | 55.4 | 25.9 | | | | | Running from HSE crystal clock 8 MHz, | 48 MHz | 42.3 | 20.0 | | | Supply current in Run mode from VDD supply Running from HSE crystal clock 8 MHz, 2 MHz | | code executing | 32 MHz | 28.7 | 13.8 | | | | 24 MHz | 21.9 | 10.7 | | | | | | m 1 | | | | | | | <sup>I</sup> DD | | | 8 MHz | Hz 14.8 7.4 mA Hz 7.8 4.1 Hz 4.6 2.6 Hz 2.9 1.8 Hz 2.0 1.3 | mA | | | | | Dunning from UCE | 4 MHz | 4.6 | 2.6 | | | | cry | | 2 MHz | 2.9 | 1.8 | | | | | | 1 MHz | 2.0 | 1.3 | | | | | from Flash, PLL off | 500 kHz | 1.5 | 1.1 | | | | | | 125 kHz | 1.2 | 1.0 | | | | | | 72 MHz | 243.3 | 242.4 | | | | | Dunning from UCE | 64 MHz | 214.3 | 213.3 | | | | | Running from HSE crystal clock 8 MHz, code executing from Flash, PLL on | 48 MHz | 159.3 | 158.3 | | | | | | 32 MHz | 107.7 | 107.3 | | | | | | IIOIII I Ia3II, I LL OII | 24 MHz | 82.8 | 82.6 | | (1)(2) | Supply current in Run mode from | | 16 MHz | 58.4 | 58.2 | | | IDDA` ^` / | V <sub>DDA</sub> supply | | 8 MHz | 1.2 | 1.2 | μA | | | | Bunning from USE | 4 MHz | 1.2 | 1.2 | | | | | Running from HSE crystal clock 8 MHz, | 2 MHz | 1.2 | 1.2 | | | | | code executing from Flash, PLL off | 1 MHz | 1.2 | 1.2 | | | | | HOITI I IASH, I LL OII | 500 kHz | 1.2 | 1.2 | | | | | | 125 kHz | 1.2 | 1.2 | | | I <sub>SDADC12</sub> +<br>I <sub>SDADC3</sub> | Supply currents in<br>Run mode from<br>V <sub>DDSD12</sub> and<br>V <sub>DDSD3</sub> (SDADCs<br>are off) | - | - | 2.5 | 1 | μА | <sup>1.</sup> $V_{DDA}$ monitoring is off, $V_{DDSD12}$ monitoring is off. **577** <sup>2.</sup> When peripherals are enabled, power consumption of the analog part of peripherals such as ADC, DACs, Comparators, etc. is not included. Refer to those peripherals characteristics in the subsequent sections. Table 34. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | - | Гур | | | |---------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------|----------------------|---------------------|-------------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | | 72 MHz | 42.8 | 6.9 | | | | | | Running from HSE | 64 MHz | 38.2 | 6.2 | | | | | | crystal clock 8 MHz,<br>code executing<br>from Flash or RAM, | crystal clock 8 MHz, | 48 MHz | 28.9 | 4.8 | | | | | | 32 MHz | 19.5 | 3.4 | | | | | Supply current in<br>Sleep mode from<br>V <sub>DD</sub> supply | PLL on | 24 MHz | 14.7 | 2.7 | | | | | | | 16 MHz | 10.2 | 2.0 | mA | | | I <sub>DD</sub> | | | 8 MHz | 5.2 | 1.2 | IIIA | | | | | Running from HSE | 4 MHz | 3.4 | 1.1 | | | | | | crystal clock 8 MHz,<br>code executing<br>from Flash or RAM,<br>PLL off | 2 MHz | 2.2 | 0.9 | | | | | | | 1 MHz | 1.6 | 0.9 | | | | | | | 500 kHz | 1.4 | 0.8 | | | | | | | 125 kHz | 1.1 | 0.8 | | | | | | | 72 MHz | 242.9 | 241.5 | | | | | | Running from HSE | 64 MHz | 213.7 | 212.7 | | | | | | crystal clock 8 MHz, code executing | 48 MHz | 158.8 | 158.0 | | | | | | from Flash or RAM, | 32 MHz | 107.6 | 107.3 | | | | | | PLL on | 24 MHz | 82.7 | 82.6 | | | | I <sub>DDA</sub> <sup>(1)</sup> | Supply current in<br>Sleep mode from | | 16 MHz | 58.3 | 58.2 | μA | | | 'DDA` ′ | V <sub>DDA</sub> supply | | 8 MHz | 1.2 | 1.2 | μΑ | | | | | Running from HSE | 4 MHz | 1.2 | 1.2 | | | | | | crystal clock 8 MHz, code executing | 2 MHz | 1.2 | 1.2 | | | | | | from Flash or RAM, | 1 MHz | 1.2 | 1.2 | | | | | | PLL off | 500 kHz | 1.2 | 1.2 | | | | | | | 125 kHz | 1.2 | 1.2 | | | <sup>1.</sup> $V_{DDA}$ monitoring is off, $V_{DDSD12}$ monitoring is off. #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 52: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC and SDADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. Under reset conditions all I/Os are configured in input floating mode - so if some inputs do not have a defined voltage level then they can generate additional consumption. This consumption is visible on $V_{DD}$ supply and also on $V_{DDSDx}$ supply because some I/Os are powered from SDADCx supply (all I/Os which have SDADC analog input functionality). I/O dynamic current consumption In addition to the internal peripheral current consumption (see *Table 36: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DD}$ is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{FXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. 577 Table 35. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling frequency (f <sub>SW</sub> ) | Тур | Unit | |--------------|-------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|------| | | | | 2 MHz | 0.77 | | | | | | 4 MHz | 0.87 | | | | | V <sub>DD</sub> = 3.3 V | 8 MHz | 0.95 | | | | | $C_{\text{ext}} = 0 \text{ pF}$ $C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 18 MHz | 1.59 | | | | | IIVI EXI O | 36 MHz | 2.57 | | | | | | 48 MHz | 3.11 | | | | | | 2 MHz | 0.96 | | | | | | 4 MHz | 1.0 | | | | | V <sub>DD</sub> = 3.3 V | 8 MHz | 1.08 | ^ | | | | $C_{\text{ext}} = 10 \text{ pF}$ $C = C_{\text{INT}} + C_{\text{EXT}} + CS$ $18 \text{ MHz}$ $36 \text{ MHz}$ | 18 MHz | 2.17 | mA | | | | | | | | | | | | 48 MHz | 5.50 | | | | | | 2 MHz | 0.98 | | | | I/O current | V <sub>DD</sub> = 3.3 V | 4 MHz | 1.23 | | | $I_{\sf SW}$ | consumption | $C_{\text{ext}} = 22 \text{ pF}$ | 8 MHz | 1.48 | | | | | $C = C_{INT} + C_{EXT} + CS$ | 18 MHz | 2.93 | | | | | | 36 MHz | 6.59 | | | | | | 48 MHz | 7.03 | | | | | | 2 MHz | 1.03 | | | | | V <sub>DD</sub> = 3.3 V | 4 MHz | 1.3 | | | | | C <sub>ext</sub> = 33 pF | 8 MHz | 1.81 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 3.42 | | | | | | 36 MHz | 8.27 | | | | | | 2 MHz | 1.09 | mA | | | | V <sub>DD</sub> = 3.3 V | 4 MHz | 1.55 | | | | | $C_{ext} = 47 pF$ | 8 MHz | 2.18 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 4.38 | | | | | | 36 MHz | 9.65 | | <sup>1.</sup> $C_S = 5 pF$ (estimated value). ## On-chip peripheral current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input configuration. - All peripherals are disabled unless otherwise mentioned. - The given value is calculated by measuring the current consumption - with all peripherals clocked off; - with only one peripheral clocked on. - Ambient operating temperature at 25°C and V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 Volts. Table 36. Peripheral current consumption | Peripheral | Typical consumption <sup>(1)</sup> | Unit | |----------------------------|------------------------------------|------------| | AHB | peripherals | - | | BusMatrix <sup>(2)</sup> | 6.9 | | | DMA1 | 18.3 | | | DMA2 | 4.8 | | | CRC | 2.6 | | | GPIOA | 12.2 | | | GPIOB | 11.9 | | | GPIOC | 4.3 | | | GPIOD | 12.0 | | | GPIOE | 4.4 | | | GPIOF | 3.7 | | | TSC | 5.7 | | | APB2 | peripherals | μΑ/MHz | | APB2-Bridge <sup>(3)</sup> | 4.2 | μενινιι ιΖ | | SYSCFG & COMP | 2.8 | | | ADC1 | 17.7 | | | SPI1 | 12.3 | | | USART1 | 22.9 | | | TIM15 | 15.7 | | | TIM16 | 12.2 | | | TIM17 | 12.1 | | | TIM19 | 18.5 | | | SDAC1 | 10.8 | | | SDAC2 | 10.5 | | | SDAC3 | 10.3 | | Table 36. Peripheral current consumption (continued) | Peripheral | Typical consumption <sup>(1)</sup> | Unit | |----------------------------|------------------------------------|--------| | APB1 p | peripherals | | | APB1-Bridge <sup>(3)</sup> | 6.9 | | | TIM2 | 47.9 | | | TIM3 | 36.8 | | | TIM4 | 36.9 | | | TIM5 | 45.5 | | | TIM6 | 8.4 | | | TIM7 | 8.2 | | | TIM12 | 21.3 | | | TIM13 | 14.2 | | | TIM14 | 14.4 | | | TIM18 | 10.1 | | | WWDG | 4.7 | µA/MHz | | SPI2 | 24.3 | | | SPI3 | 25.3 | | | USART2 | 45.3 | | | USART3 | 43.1 | | | I2C1 | 14.0 | | | I2C2 | 13.9 | | | USB | 27.9 | | | CAN | 38.1 | | | DAC2 | 7.7 | | | PWR | 5.4 | | | DAC1 | 14.8 | | | CEC | 5.4 | | When peripherals are enabled, power consumption of the analog part of peripherals such as ADC, DACs, Comparators, etc. is not included. Refer to those peripherals characteristics in the subsequent sections. ## 6.3.6 Wakeup time from low-power mode The wakeup times given in *Table 37* are measured from the wakeup event trigger to the first instruction executed by the CPU. The clock source used to wake up the device depends from the current operating mode: - Stop or sleep mode: the wakeup event is WFE. - The WKUP1 (PA0) pin is used to wakeup from standby, stop and sleep modes. <sup>2.</sup> The BusMatrix is automatically active when at least one master is ON (CPU, DMA1 or DMA2). <sup>3.</sup> The APBx Bridge is automatically active when at least one peripheral is ON on the same Bus. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 37. Low-power mode wakeup timings | Symbol | Parameter | Conditions | | Typ @V <sub>DD</sub> = V <sub>DDA</sub> | | | | | | |-----------------------|-----------------------------|-----------------------------|---------|-----------------------------------------|---------|-------|---------|-----|------------------------| | Symbol | Farameter | Conditions | = 2.0 V | = 2.4 V | = 2.7 V | = 3 V | = 3.3 V | Max | Unit | | | Wakeup from Stop | Regulator in run mode | 4.1 | 3.9 | 3.8 | 3.7 | 3.6 | 4.5 | | | t <sub>WUSTOP</sub> | mode | Regulator in low power mode | 7.9 | 6.7 | 6.1 | 5.7 | 5.4 | 8.6 | μs | | t <sub>WUSTANDB</sub> | Wakeup from<br>Standby mode | LSI and IWDG off | 62.6 | 53.7 | 49.2 | 45.7 | 42.7 | 100 | | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | After WFE instruction | | | 6 | | | | CPU<br>clock<br>cycles | #### 6.3.7 External clock source characteristics ## High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 12*. Table 38. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------------------|-----------------------------|---------------------|-----|---------------------|---------| | f | User external clock source | CSS is on or<br>PLL is used | 1 | 8 | 32 | MHz | | f <sub>HSE_ext</sub> | frequency | CSS is off,<br>PLL not used | 0 | 0 | 32 | IVII IZ | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | - | 0.7 V <sub>DD</sub> | ı | $V_{DD}$ | V | | $V_{HSEL}$ | OSC_IN input pin low level voltage | - | $V_{SS}$ | ı | 0.3 V <sub>DD</sub> | V | | $\begin{matrix} t_{w(\text{HSEH})} \\ t_{w(\text{HSEL})} \end{matrix}$ | OSC_IN high or low time | - | 15 | ı | 1 | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time | - | - | - | 20 | 113 | <sup>1.</sup> Guaranteed by design. Figure 12. High-speed external clock source AC timing diagram #### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 13*. Table 39. Low-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------|------------|--------------------|--------|--------------------|----------| | f <sub>LSE_ext</sub> | User External clock source frequency | - | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | - | 0.7V <sub>DD</sub> | - | $V_{DD}$ | <b>V</b> | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(LSEH)</sub> | OSC32_IN high or low time | - | 450 | - | - | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time | - | - | - | 50 | 113 | <sup>1.</sup> Guaranteed by design. Figure 13. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|-------------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 32 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | - | 8.5 | | | | | V <sub>DD</sub> = 3.3 V, Rm= 30 Ω<br>CL= 10 pF@8 MHz | - | 0.4 | - | | | | HSE current consumption | V <sub>DD</sub> = 3.3 V, Rm= 45 Ω<br>CL= 10 pF@8 MHz | - | 0.5 | - | | | I <sub>DD</sub> | | V <sub>DD</sub> = 3.3 V, Rm= 30 Ω<br>CL=5 pF@32 MHz | - | 0.8 | - | mA | | | | V <sub>DD</sub> = 3.3 V, Rm= 30 Ω<br>CL= 10 pF@32 MHz | - | 1 | - | | | | | V <sub>DD</sub> = 3.3 V, Rm= 30 Ω<br>CL= 20 pF@32 MHz | - | 1.5 | - | | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 40. HSE oscillator characteristics DocID022691 Rev 7 74/137 $<sup>1. \</sup>quad \text{Resonator characteristics given by the crystal/ceramic resonator manufacturer}.$ <sup>2.</sup> Guaranteed by design. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\mbox{\scriptsize SU(HSE)}}$ startup time t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 14*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on electing the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 14. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 41*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Parameter Conditions <sup>(1)</sup> | | Тур | Max <sup>(2)</sup> | Unit | | |--------------------------|--------------------------------|-------------------------------------------------|----|-----|--------------------|------|--| | | | LSEDRV[1:0]=00 lower driving capability | - | 0.5 | 0.9 | | | | | LSE current consumption | LSEDRV[1:0]= 10 medium low driving capability | - | - | 1 | μΑ | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 01 medium high driving capability | - | - | 1.3 | | | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 1.6 | | | | | Oscillator<br>transconductance | LSEDRV[1:0]=00 lower driving capability | 5 | - | - | | | | | | LSEDRV[1:0]= 10 medium low driving capability | 8 | - | - | μA/V | | | 9 <sub>m</sub> | | LSEDRV[1:0] = 01 medium high driving capability | 15 | - | - | | | | | | LSEDRV[1:0]=11 higher driving capability | 25 | - | - | | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | s | | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 15. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.8 Internal clock source characteristics The parameters given in *Table 42* are derived from tests performed under ambient temperature and supply voltage conditions summarized in Table 22. The provided curves are characterization results, not tested in production. #### High-speed internal (HSI) RC oscillator **Symbol Parameter Conditions** Min Max Unit Тур 8 MHz $f_{HSI}$ Frequency 1(2) HSI user trimming step **TRIM** % 45<sup>(2)</sup> 55<sup>(2)</sup> % DuCy<sub>(HSI)</sub> Duty cycle $-3.8^{(3)}$ $4.6^{(3)}$ $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ % Accuracy of the HSI $-2.9^{(3)}$ $2.9^{(3)}$ $T_A = -10 \text{ to } 85 \,^{\circ}\text{C}$ % oscillator (factory **ACC<sub>HSI</sub>** $-2.3^{(3)}$ $-2.2^{(3)}$ $T_A = 0 \text{ to } 70 \,^{\circ}\text{C}$ % calibrated) T<sub>A</sub> = 25 °C -1 1 % HSI oscillator startup 1<sup>(3)</sup> $2^{(3)}$ us t<sub>su(HSI)</sub> time HSI oscillator power 100<sup>(3)</sup> 80 μΑ I<sub>DD(HSI)</sub> Table 42. HSI oscillator characteristics<sup>(1)</sup> - 1. $V_{DDA}$ =3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - Guaranteed by design. - Guaranteed by characterization results. consumption Figure 16. HSI oscillator accuracy characterization results Low-speed internal (LSI) RC oscillator Table 43. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. #### 6.3.9 PLL characteristics The parameters given in *Table 44* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 22*. **Table 44. PLL characteristics** | Cumbal | Downwater | | Unit | | | |----------------------|--------------------------------|-------------------|------|--------------------|------| | Symbol | Parameter | Min | Тур | Max | Unit | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | - | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. <sup>2.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by design. # 6.3.10 Memory characteristics ## Flash memory The characteristics are given at $T_A$ = -40 to 105 $^{\circ}C$ unless otherwise specified. Table 45. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (2 kB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | I <sub>DD</sub> Supply current | Write mode | - | - | 10 | mA | | | | Supply current | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design. Table 46. Flash memory endurance and data retention | Cumbal | Parameter | Conditions | Value | Unit | |------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------| | Symbol | Farameter | Conditions | Min <sup>(1)</sup> | Oill | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Cycling performed over the whole temperature range. #### 6.3.11 **EMC** characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in Table 47. They are based on the EMS levels and classes defined in application note AN1709. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, $T_{A}$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-2 | 3B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, $T_{A}$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-4 | 4A | Table 47. EMS characteristics #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pregualification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) Prequalification trials Downloaded from Arrow.com. Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. DocID022691 Rev 7 80/137 To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Max vs. [f<sub>HSE</sub>/f<sub>HCLK</sub>] Monitored Symbol **Parameter Conditions** Unit frequency band 8/72 MHz 0.1 to 30 MHz 9 V<sub>DD</sub> - 3.3 V, T<sub>A</sub> - 25 °C, 30 to 130 MHz 26 dBµV LQFP100 package $\mathsf{S}_{\mathsf{EMI}}$ Peak level compliant with IEC 130 MHz to 1 GHz 30 61967-2 SAE EMI Level 4 Table 48. EMI characteristics #### 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C,<br>conforming to JESD22-<br>A114 | 2 | 2000 | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge<br>voltage (charge device<br>model) | T <sub>A</sub> = +25 °C,<br>conforming to<br>ANSI/ESD STM5.3.1,<br>LQFP100, LQFP64,<br>LQFP48 and<br>UFBGA100 packages | 11 | 500 | V | Table 49. ESD absolute maximum ratings Guaranteed by characterization results. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 50. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | #### 6.3.13 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5~\mu\text{A}/+0~\mu\text{A}$ range), or other functional failure (for example reset occurrence or oscillator frequency deviation). The test results are given in Table 51. 577 Table 51. I/O current injection susceptibility | Symbol | Description | | Functional susceptibility | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------|------|--| | | | | Positive injection | Unit | | | | Injected current on BOOT0 pin | -0 | NA | | | | | Injected current on PC0 pin | -0 | +5 | | | | | Injected current on TC type I/O pins on VDDSD12 power domain: PB2, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB10 with induced leakage current on other pins from this group less than -50 µA | -5 | +5 | | | | I <sub>INJ</sub> | Injected current on TC type I/O pins on VDDSD3 power domain: PB14, PB15, PD8, PD9, PD10, PD12, PD13, PD14, PD15 with induced leakage current on other pins from this group less than -50 $\mu$ A | -5 | +5 | mA | | | | Injected current on TTa type pins: PA4, PA5, PA6 with induced leakage current on adjacent pins less than -10 μA | | +5 | | | | | Injected current on any other FT and FTf pins | -5 | NA | | | | | Injected current on any other pins | -5 | +5 | | | Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. #### 6.3.14 I/O port characteristics ## General input/output characteristics Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under the conditions summarized in Table 22. All I/Os are CMOS and TTL compliant. Table 52. I/O static characteristics (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|------------------------------------------|-------|--| | | | TC and TTa I/O | - | - | 0.3V <sub>DD</sub> +0.07 <sup>(2)</sup> | | | | | Low level input | FT and FTf I/O | - | - | 0.475V <sub>DD</sub> -0.2 <sup>(2)</sup> | | | | $V_{IL}$ | voltage | BOOT0 | - | - | 0.3V <sub>DD</sub> -0.3 <sup>(2)</sup> | 1 | | | | | All I/Os except BOOT0 pin | - | - | 0.3V <sub>DD</sub> | V | | | | | TC and TTa I/O | 0.445V <sub>DD</sub> +0.398 <sup>(2)</sup> | - | - | V | | | | High level input | FT and FTf I/O | 0.5V <sub>DD+0.2</sub> <sup>(2)</sup> | - | - | | | | V <sub>IH</sub> | voltage | BOOT0 | 0.2V <sub>DD</sub> +0.95 <sup>(2)</sup> | - | - | | | | | | All I/Os except BOOT0 pin | 0.7V <sub>DD</sub> | - | - | | | | V <sub>hys</sub> | Schmitt trigger<br>hysteresis | TC and TTa I/O | - | 200 <sup>(2)</sup> | - | | | | | | FT and FTf I/O | - | 100 <sup>(2)</sup> | - | mV | | | | | BOOT0 | - | 300 <sup>(2)</sup> | - | | | | | Input leakage current <sup>(3)</sup> | TC, FT and FTf I/O<br>TTa in digital mode<br>V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub> | - | - | ±0.1 | μΑ | | | l <sub>lkg</sub> | | TTa in digital mode<br>V <sub>DD</sub> ≤ V <sub>IN</sub> ≤V <sub>DDA</sub> | - | 1 | 1 | | | | | | TTa in analog mode<br>V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DDA</sub> | - | ı | ±0.2 | | | | | | FT and FTf I/O <sup>(3)</sup><br>V <sub>DD</sub> ≤V <sub>IN</sub> ⊴5 V | - | ı | 10 | | | | R <sub>PU</sub> | Weak pull-up<br>equivalent<br>resistor <sup>(4)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | | R <sub>PD</sub> | Weak pull-down<br>equivalent<br>resistor <sup>(4)</sup> | V <sub>IN</sub> = V <sub>DD</sub> | 25 | 40 | 55 | . V77 | | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | | VDDSD12 is the external power supply for the PB2, PB10, and PE7 to PE15 I/O pins (the I/O pin ground is internally connected to VSS). VDDSD3 is the external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (the I/O pin ground is internally connected to VSS). For those pins all $V_{DD}$ supply references in this table are related to their given VDDSDx power supply. DocID022691 Rev 7 84/137 <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Leakage could be higher than maximum value, if negative current is injected on adjacent pins. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). Note: I/O pins are powered from $V_{DD}$ voltage except pins which can be used as SDADC inputs: - The PB2, PB10 and PE7 to PE15 I/O pins are powered from V<sub>DDSD12</sub>. - PB14 to PB15 and PD8 to PD15 I/O pins are powered from $V_{DDSD3}$ . All I/O pin ground is internally connected to $V_{SS}$ . $V_{DD}$ mentioned in the Table 52 represents power voltage for a given I/O pin ( $V_{DD}$ or $V_{DDSD12}$ or $V_{DDSD3}$ ). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 17* for standard I/Os, and in *Figure 18* for 5 V tolerant I/Os. The following curves are design simulation results, not tested in production. Figure 17. TC and TTa I/O input characteristics - CMOS port Figure 18. Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port ## **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm$ 8 mA, and sink or source up to $\pm$ 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on all VDD\_x and VDDSDx, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub> cannot exceed the absolute maximum rating SI<sub>VDD</sub> (see *Table 20*). - The sum of the currents sunk by all the I/Os on all VSS\_x and VSSSD, plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating SI<sub>VSS</sub> (see *Table 20*). 577 #### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 53* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 22*. All I/Os are CMOS and TTL compliant (FT, TTa or TC unless otherwise specified). Table 53. Output voltage characteristics (1) | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------|-------------------------------------------------------------|----------------------|-----|------| | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(3)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(4)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = +8 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | ı | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | TTL port <sup>(3)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(4)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = +8 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | - | | | V <sub>OL</sub> <sup>(2)(5)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(4)(5)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | - | | | V <sub>OL</sub> <sup>(2)(5)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +6 mA | - | 0.4 | | | V <sub>OH</sub> <sup>(4)(5)</sup> | Output high level voltage for an I/O pin | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | - | | | V <sub>OLFM+</sub> <sup>(2)</sup> | Output low level voltage for a FTf I/O pins in FM+ mode | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | - | 0.4 | | VDDSD12 is the external power supply for PB2, PB10, and PE7 to PE15 I/O pins (the I/O ground pin is internally connected to VSS). VDDSD3 is the external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (the I/O ground pin is internally connected to VSS). For those pins all V<sub>DD</sub> supply references in this table are related to their given VDDSDx power supply. - 2. The $I_{\rm IO}$ current sunk by the device must always respect the absolute maximum rating specified in *Table 20* and the sum of $I_{\rm IO}$ (I/O ports and control pins) must not exceed $I_{\rm VSS}$ . - 3. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. - 4. The $I_{IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 20* and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . - 5. Guaranteed by design. Note: I/O pins are powered from $V_{DD}$ voltage except pins which can be used as SDADC inputs: - The PB2, PB10 and PE7 to PE15 I/O pins are powered from V<sub>DDSD12</sub>. - PB14 to PB15 and PD8 to PD15 I/O pins are powered from $V_{DDSD3}$ . All I/O pin ground is internally connected to $V_{SS}$ . $V_{DD}$ mentioned in the Table 53 represents power voltage for a given I/O pin ( $V_{DD}$ or $V_{DDSD12}$ or $V_{DDSD3}$ ). #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 19* and *Table 54*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 54. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------|-------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | - | 2 | MHz | | x0 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | - | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | - C <sub>L</sub> = 30 βi , V <sub>DD</sub> = 2 V to 3.5 V | - | 125 <sup>(3)</sup> | 113 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | - | 10 | MHz | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | - | 25 <sup>(3)</sup> | ne | | | t <sub>r(IO)out</sub> | Output low to high level rise time | - 50 pr, v <sub>DD</sub> – 2 v to 3.6 v | - | 25 <sup>(3)</sup> | ns | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 50 | MHz | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)(3)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 30 | MHz | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | - | 20 I | MHz | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 5 <sup>(3)</sup> | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 8 <sup>(3)</sup> | | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | - | 12 <sup>(3)</sup> | ne | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 5 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | - | 8 <sup>(3)</sup> | | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | - | 12 <sup>(3)</sup> | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | | - | 2 | MHz | | FM+ configuration | t <sub>f(IO)out</sub> | Output high to low level fall time | CL = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | - | 12 | no | | (4) | t <sub>r(IO)out</sub> | Output low to high level rise time | | - | 34 | ns | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 10 | - | ns | <sup>1.</sup> The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0313 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 19. <sup>3.</sup> Guaranteed by design. The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the STM32F37xx reference manual RM0313 for a description of FM+ I/O mode configuration Figure 19. I/O AC characteristics definition #### 6.3.15 NRST characteristics #### **NRST** pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, $R_{PLI}$ (see *Table 52*). Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Unit **Symbol Conditions Parameter** Min Typ Max $0.3V_{DD} + 0.07^{(1)}$ V<sub>IL(NRST)</sub><sup>(1)</sup> NRST Input low level voltage $V_{IH(NRST)}^{(1)}$ $0.445V_{DD} + 0.398^{(1)}$ NRST Input high level voltage NRST Schmitt trigger voltage V<sub>hys(NRST)</sub><sup>(1)</sup> 200 mV hysteresis Weak pull-up equivalent resistor(2) 40 $R_{PU}$ $V_{IN} = V_{SS}$ 25 55 $k\Omega$ V<sub>F(NRST)</sub><sup>(1)</sup> NRST Input filtered pulse 100 ns V<sub>NF(NRST)</sub><sup>(1)</sup> NRST Input not filtered pulse 500 Table 55. NRST pin characteristics <sup>1.</sup> Guaranteed by design. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 20. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 55. Otherwise the reset will not be taken into account by the device. 577 #### 6.3.16 Communications interfaces ## I<sup>2</sup>C interface characteristics The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 56*. Refer also to *Section 6.3.14: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 56. I<sup>2</sup>C characteristics<sup>(1)</sup> | O make al | D | Star | ndard | Fast r | node | Fast n | node + | Unit KHz µs µs ns ns µs µs µs µs | |---------------------|--------------------------------------------------|------|---------------------|--------|--------------------|--------|---------------------|-------------------------------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | 0 | 1000 | KHz | | t <sub>LOW</sub> | Low period of the SCL clock | 4.7 | - | 1.3 | - | 0.5 | - | μs | | t <sub>HIGH</sub> | High Period of the SCL clock | 4 | - | 0.6 | - | 0.26 | - | μs | | tr | Rise time of both SDA and SCL signals | - | 1000 | - | 300 | - | 120 | ns | | tf | Fall time of both SDA and SCL signals | - | 300 | - | 300 | - | 120 | ns | | t <sub>HD;DAT</sub> | Data hold time | 0 | - | 0 | - | 0 | - | μs | | t <sub>VD;DAT</sub> | Data valid time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>VD;ACK</sub> | Data valid acknowledge time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>SU;DAT</sub> | Data setup time | 250 | - | 100 | - | 50 | - | ns | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | 4.7 | - | 0.6 | - | 0.26 | - | μs | | t <sub>SU;STO</sub> | Set-up time for STOP condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | 0.5 | - | μs | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | - | 550 | pF | The I2C characteristics are the requirements from the I2C bus specification rev03. They are guaranteed by design when the I2Cx\_TIMING register is correctly programmed (refer to reference manual). These characteristics are not tested in production. <sup>2.</sup> The maximum $t_{HD;DAT}$ could be 3.45 $\mu$ s, 0.9 $\mu$ s and 0.45 $\mu$ s for standard mode, fast mode and fast mode plus, but must be less than the maximum of $t_{VD;DAT}$ or $t_{VD;ACK}$ by a transition time. Table 57. I<sup>2</sup>C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design. - 2. Spikes width below $t_{AF}(min)$ are filtered. - 3. Spikes width above $t_{AF}(max)$ are not filtered. Figure 21. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Legend: Rs: Series protection resistors. Rp: Pull-up resistors. $V_{DD\ I2C}$ : I2C bus supply. ## SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 58* for SPI or in *Table 59* for $I^2S$ are derived from tests performed under ambient temperature, $f_{PCLKX}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 58. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------------------------|----------------------------------|-------------------------------------------------------|----------------|----------------|------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 18 | | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> <sup>(1)</sup> | SPI Clock frequency | Slave mode | - | 18 | MHz | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> (1) | SPI clock rise and fall time | Capacitive load: C = 30 pF | - | 8 | ns | | DuCy(SCK) <sup>(1)</sup> | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | 2Tpclk | - | | | t <sub>h(NSS)</sub> <sup>(1)</sup> | NSS hold time | Slave mode | 4Tpclk | - | | | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2<br>- 3 | Tpclk/2<br>+ 3 | | | | Data input setup time | Master mode | 5.5 | - | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Slave mode | 6.5 | - | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | 5 | - | | | t <sub>h(SI)</sub> <sup>(1)</sup> | Data input hold time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> <sup>(1)(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 4Tpclk | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | 0 | 24 | | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | - | 39 | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | - | 3 | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data output hold time | Slave mode (after enable edge) | 15 | - | | | t <sub>h(MO)</sub> <sup>(1)</sup> | | Master mode (after enable edge) | 4 | - | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z. Figure 22. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at $0.5V_{DD}$ level and with external $C_L$ = 30 pF. 57/ Figure 24. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at $0.5V_{DD}$ level and with external $C_L$ = 30 pF Table 59. I<sup>2</sup>S characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|-------------------------------------------|-------------------------------------------------------|-------|--------|------| | DuCy(SCK) <sup>(1)</sup> | I2S slave input clock duty cycle | Slave mode | 30 | 70 | % | | f <sub>CK</sub> <sup>(1)</sup> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | 1.528 | 1.539 | MHz | | 1/t <sub>c(CK)</sub> | | Slave mode | 0 | 12.288 | | | $t_{r(CK)}^{(1)}$<br>$t_{f(CK)}$ | I <sup>2</sup> S clock rise and fall time | Capacitive load C <sub>L</sub> = 30 pF | - | 8 | | | t <sub>v(WS)</sub> (1) | WS valid time | Master mode | 4 | - | | | t <sub>h(WS)</sub> (1) | WS hold time | Master mode | 4 | - | | | t <sub>su(WS)</sub> (1) | WS setup time | Slave mode | 2 | - | | | t <sub>h(WS)</sub> (1) | WS hold time | Slave mode | - | - | | | t <sub>w(CKH)</sub> (1) | I2S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio | 306 | - | | | t <sub>w(CKL)</sub> (1) | I2S clock low time | frequency = 48 kHz | 312 | - | | | t <sub>su(SD_MR)</sub> (1) | Data in a stanting time | Master receiver | 6 | - | | | t <sub>su(SD_SR)</sub> (1) | Data input setup time | Slave receiver | 3 | - | ns | | t <sub>h(SD_MR)</sub> <sup>(1)</sup> | Data in and hald time | Master receiver | 1.5 | - | | | t <sub>h(SD_SR)</sub> (1) | Data input hold time | Slave receiver | 1.5 | - | | | t <sub>v(SD_ST)</sub> (1) | Data output valid time | Slave transmitter (after enable edge) | - | 16 | | | t <sub>h(SD_ST)</sub> (1) | Data output hold time | Slave transmitter (after enable edge) | 16 | - | | | t <sub>v(SD_MT)</sub> (1) | Data output valid time | Master transmitter (after enable edge) | - | 2 | | | t <sub>h(SD_MT)</sub> (1) | Data output hold time | Master transmitter (after enable edge) | 0 | - | | <sup>1.</sup> Guaranteed by characterization results. Figure 25. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at 0.5 $V_{DD}$ level and with external $C_L$ = 30 pF. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 26. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at 0.5 $V_{DD}$ level and with external $C_L$ = 30 pF. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. 577 DocID022691 Rev 7 97/137 #### 6.3.17 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 60* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 22*. Note: It is recommended to perform a calibration after each power-up. Table 60. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------|-----------------------------------------|--------------------------------------------------------------|--------------------|--------------------|--------------------| | V <sub>DDA</sub> | Power supply | - | 2.4 | - | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | - | 2.4 | - | $V_{DDA}$ | V | | V <sub>REF-</sub> | Negative reference voltage | - | 0 | - | - | V | | I <sub>DDA(ADC)</sub> <sup>(1)</sup> | Current consumption from V <sub>DDA</sub> | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ | - | 0.9 | - | mA | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | - | - | 160 <sup>(2)</sup> | 220 <sup>(2)</sup> | μA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(3)</sup> | Sampling rate | - | 0.05 | - | 1 | MHz | | £ (3) | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | f <sub>TRIG</sub> <sup>(3)</sup> | External trigger frequency | - | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | - | 0 (V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | - | V <sub>REF+</sub> | V | | R <sub>SRC</sub> <sup>(3)</sup> | Signal source impedance | See Equation 1 and Table 61 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(3)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(3)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | + (3) | Calibration time | f <sub>ADC</sub> = 14 MHz | f <sub>ADC</sub> = 14 MHz 5.9 | | μs | | | t <sub>CAL</sub> (3) | Calibration time | - | 83 | 3 | | 1/f <sub>ADC</sub> | | t <sub>lat</sub> <sup>(3)</sup> | Injection trigger conversion | f <sub>ADC</sub> = 14 MHz | - | - | 0.214 | μs | | lat` | latency | - | - | - | 2 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (3) | Regular trigger conversion | f <sub>ADC</sub> = 14 MHz | - | - | 0.143 | μs | | latr` ′ | latency | - | - | - | 2 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> (3) | Campling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | is." | Sampling time | - | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> (3) | Power-up time | - | - | - | 1 | μs | | | Total conversion time (including | f <sub>ADC</sub> = 14 MHz | 1 | - | 18 | μs | | t <sub>CONV</sub> (3) | sampling time) | - | 14 to 252 (t <sub>S</sub> for sa<br>successive approx | | | 1/f <sub>ADC</sub> | <sup>1.</sup> During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 $\mu$ A on I<sub>DD</sub> and 60 $\mu$ A on I<sub>DD</sub> is present Downloaded from Arrow.com. <sup>2.</sup> Guaranteed by characterization results. <sup>3.</sup> Guaranteed by design. <sup>4.</sup> For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 60* $$\begin{aligned} & \text{Equation 1: R}_{\text{SRC}} \underset{T_{S}}{\text{max formula}} \\ & \text{R}_{\text{SRC}} < \frac{T_{S}}{f_{\text{ADC}} \times C_{\text{ADC}} \times \ln(2^{N+2})} - R_{\text{ADC}} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external signal source impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 61. $R_{SRC}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>SRC</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | 50 | | 239.5 | 17.1 | 50 | <sup>1.</sup> Guaranteed by design. Table 62. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|----------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±3 | | | EO | Offset error | <br> f <sub>ADC</sub> = 14 MHz, R <sub>SRC</sub> < 10 kΩ | ±1 | ±2 | | | EG | Gain error | V <sub>DDA</sub> = 3 V to 3.6 V | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | | ET | Total unadjusted error | f <sub>ADC</sub> = 14 MHz, R <sub>SRC</sub> < 10 kΩ | ±3.3 | ±4 | | | EO | Offset error | | ±1.9 | ±2.8 | | | EG | Gain error | V <sub>DDA</sub> = 2.7 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | ]<br>f <sub>ADC</sub> = 14 MHz, R <sub>SRC</sub> < 10 kΩ | ±1.9 | ±2.8 | | | EG | Gain error | V <sub>DDA</sub> = 2.4 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. - 2. ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for lawyer and Slavyer in Section 6.3.14 does not - Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 6.3.14 does not affect the ADC accuracy. - 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - 4. Guaranteed by characterization results. Figure 27. ADC accuracy characteristics Figure 28. Typical connection diagram using the ADC - Refer to Table 60 for the values of R<sub>SRC</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 9*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. $\overline{\Delta}$ # 6.3.18 DAC electrical specifications Table 63. DAC characteristics | Symbol | Parameter | | Conditions | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|--------------------------|------| | $V_{DDA}$ | Analog supply voltage | | - | 2.4 | - | 3.6 | V | | V <sub>REF+</sub> | Reference supply voltage | V <sub>REF+</sub> mus | t always be below V <sub>DDA</sub> | 2.4 | - | 3.6 | V | | V <sub>SSA</sub> | Ground | | - | 0 | - | 0 | V | | D (1) | Desire in the state | DAC | Connected to V <sub>SSA</sub> | 5 | - | - | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | kΩ | | | | | | R <sub>O</sub> <sup>(1)</sup> | Output Impedance | DAC outpu | t buffer OFF | - | - | 15 | kΩ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | pin (when the buffer is ON). | | - | - | 50 | pF | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | of the DAC<br>It correspor | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code | | - | - | ٧ | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | and (0x155) and (0xEAB) at $V_{REF+}$ = | | - | - | V <sub>DDA</sub> – 0.2 | V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | It gives the maximum output excursion | | - | 0.5 | - | mV | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | of the DAC | | - | - | V <sub>REF+</sub> – 1LSB | V | | I <sub>DDVREF+</sub> (3) | DAC DC current<br>consumption in quiescent<br>mode (Standby mode) | $V_{REF+} = 3.6$ | d, worst code (0xF1C) at<br>5 V in terms of DC<br>on on the inputs | - | - | 220 | μА | | | DAC DC current | With no loa the inputs | d, middle code (0x800) on | - | - | 380 | μA | | I <sub>DDA</sub> <sup>(3)</sup> | consumption in quiescent mode <sup>(2)</sup> | $V_{REF+} = 3.6$ | d, worst code (0xF1C) at<br>6 V in terms of DC<br>on on the inputs | - | - | 480 | μA | | DNL <sup>(3)</sup> | Differential non linearity Difference between two | Given for the configuration | ne DAC in 10-bit<br>on | - | - | ± 0.5 | LSB | | | consecutive code-1LSB) | Given for the configuration | ne DAC in 12-bit<br>on | - | - | ± 2 | LSB | | | Integral non linearity (difference between | Given for the configuration | ne DAC in 10-bit<br>on | - | - | ± 1 | LSB | | INL <sup>(3)</sup> | measured value at Code i<br>and the value at Code i<br>on a line drawn between<br>Code 0 and last Code<br>1023) | Given for the configuration | ne DAC in 12-bit<br>on | - | - | ± 4 | LSB | Table 63. DAC characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | | Offset error | - | - | - | ±10 | mV | | Offset <sup>(3)</sup> | (difference between measured value at Code | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | - | ı | ±3 | LSB | | | (0x800) and the ideal value = V <sub>REF+</sub> /2) | yen for the DAC in 10-bit at V <sub>REF+</sub> = $\frac{1}{2}$ LSE ven for the DAC in 12-bit at V <sub>REF+</sub> = $\frac{1}{2}$ LSE ven for the DAC in 12-bit at V <sub>REF+</sub> = $\frac{1}{2}$ LSE ven for the DAC in 12bit $\frac{1}{2}$ +0.5 % on figuration $\frac{1}{2}$ +0.5 % $\frac{1}{2}$ A $\frac{1}{2}$ | LSB | | | | | Gain<br>error <sup>(3)</sup> | Gain error | Given for the DAC in 12bit configuration | - | - | ±0.5 | % | | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | $C_{LOAD} \le 50 \text{ pF, } R_{LOAD} \ge 5 \text{ k}\Omega$ | - | 3 | 4 | μs | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | $C_{LOAD} \le 50 \text{ pF, } R_{LOAD} \ge 5 \text{ k}\Omega$ | - | - | 1 | MS/s | | t <sub>WAKEUP</sub> (3) | Wakeup time from off<br>state (Setting the ENx bit<br>in the DAC Control<br>register) | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5$ k $\Omega$ input code between lowest and highest possible ones. | - | 6.5 | 10 | μs | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - | -67 | -40 | dB | - 1. Guaranteed by design. - Quiescent mode refers to the state of the DAC keeping a steady value on the output, so no dynamic consumption is involved. - 3. Guaranteed by characterization. Figure 29. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. # 6.3.19 Comparator characteristics **Table 64. Comparator characteristics** | Symbol | Parameter | Condition | ons | Min | Тур | Max <sup>(1)</sup> | Unit | | |--------------------------|-------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------|-----|-----|---------------------|-------|--| | $V_{DDA}$ | Analog supply voltage | - | | 2 | - | 3.6 | V | | | V <sub>IN</sub> | Comparator input voltage range | - | | 0 | - | V <sub>DDA</sub> | V | | | $V_{BG}$ | V <sub>REFINT</sub> scaler input voltage | - | | - | 1.2 | - | V | | | $V_{SC}$ | V <sub>REFINT</sub> scaler offset voltage | - | | - | ±5 | ±10 | mV | | | t <sub>S_SC</sub> | Scaler startup time from power down | First V <sub>REFINT</sub> scaler activation after device power on Next activations | | - | - | 1000 <sup>(2)</sup> | ms | | | _ | nom power down | | | | | 0.2 | | | | t <sub>START</sub> | Comparator startup time | Startup time to reach propagation delay specification | | - | - | 60 | μs | | | | | Ultra-low pow | er mode | - | 2 | 4.5 | | | | | Propagation delay for | Low power | mode | - | 0.7 | 1.5 | μs | | | | 200 mV step with 100 mV | Medium power mode | | - | 0.3 | 0.6 | | | | | overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 50 | 100 | ns | | | + | | r light speed mode | V <sub>DDA</sub> < 2.7 V | - | 100 | 240 | 115 | | | $t_D$ | | Ultra-low pow | er mode | - | 2 | 7 | | | | | Propagation delay for full | Low power | mode | - | 0.7 | 2.1 | μs | | | | range step with 100 mV | Medium power | er mode | - | 0.3 | 1.2 | | | | | overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 90 | 180 | ns | | | | | r light speed mode | V <sub>DDA</sub> < 2.7 V | - | 110 | 300 | 113 | | | V <sub>offset</sub> | Comparator offset error | - | | - | ±4 | ±10 | mV | | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | - | - | | 18 | - | μV/°C | | | | | Ultra-low pow | er mode | - | 1.2 | 1.5 | | | | la a va v | COMP current | Low power | mode | - | 3 | 5 | ^ | | | I <sub>DD</sub> (COMP) | consumption | Medium powe | er mode | - | 10 | 15 | μA | | | | | High speed | mode | - | 75 | 100 | | | STM32F373xx **Electrical characteristics** Table 64. Comparator characteristics (continued) | Symbol | Parameter | Conditio | ns | Min | Тур | Max <sup>(1)</sup> | Unit | |-----------|-----------------------|---------------------------------------|-----------------------|-----|-----|--------------------|------| | | | No hysteresis (COMPxHYST[1:0]=00) | - | - | 0 | - | | | | | Low hysteresis | High speed mode | 3 | | 13 | | | | | (COMPxHYST[1:0]=01) | All other power modes | 5 | 8 | 10 | | | $V_{hys}$ | Comparator hysteresis | Medium hysteresis (COMPxHYST[1:0]=10) | High speed mode | 7 | | 26 | mV | | | | | All other power modes | 9 | 15 | 19 | | | | | High hysteresis | High speed mode | 18 | | 49 | | | | | (COMPxHYST[1:0]=11) | All other power modes | 19 | 31 | 40 | | - 1. Guaranteed by design. - 2. For more details and conditions see Figure 30: Maximum VREFINT scaler startup time from power down $2.0V \le V_{DDA} < 2.4V$ $2.4V \le V_{DDA} < 3.0V$ - - - - - - - - - - 3.0V $\le V_{DDA} \le 3.6V$ 1000 $t_{S\_SC\ (max)}\ (ms)$ 100 10 1 -40 -20 0 20 40 60 80 100 Temperature (°C) Figure 30. Maximum $V_{\mbox{\scriptsize REFINT}}$ scaler startup time from power down ## 6.3.20 Temperature sensor characteristics Table 65. Temperature sensor calibration values | Calibration value name | Description | Memory address | | | | | | |------------------------|-----------------------------------------------------------------------------------|---------------------------|--|--|--|--|--| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C ± 5 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 | | | | | | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C ± 5 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7C2 - 0x1FFF F7C3 | | | | | | Table 66. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|------|-------| | $T_L$ | V <sub>SENSE</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | Startup time | 4 | - | 10 | μs | | T <sub>S_temp</sub> <sup>(2)(1)</sup> | ADC sampling time when reading the temperature | 17.1 | - | - | μs | <sup>1.</sup> Guaranteed by design. # 6.3.21 V<sub>BAT</sub> monitoring characteristics Table 67. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | | 50 | - | ΚΩ | | Q | Ratio on V <sub>BAT</sub> measurement | | 2 | - | - | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 5 | - | - | μs | <sup>1.</sup> Guaranteed by design. #### 6.3.22 Timer characteristics The parameters given in *Table 68* are guaranteed by design. Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 68. TIMx<sup>(1)</sup> (2)characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|-----------------------------|-------------------------------|--------|-------------------------|----------------------| | t | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | - | ns | | f | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 24 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except<br>TIM2) | - | 16 | bit | | | | TIM2 | - | 32 | | | + | 16-bit counter clock period | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> COUNTER | To-bit counter clock period | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | t <sub>MAX_COUN</sub> | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | T | with 32-bit counter | f <sub>TIMxCLK</sub> = 72 MHz | - | 59.65 | S | TIMx is used as a general term to refer to the TIM2, TIM3, TIM4, TIM5, TIM6, TIM7, TIM12, TIM13, TIM14, TIM15, TIM16, TIM17, TIM18 and TIM19 timers. Table 69. IWDG min/max timeout period at 40 kHz (LSI) (1)(2) | Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF | |-------------------|--------------|-------------------------------------|-------------------------------------| | /4 | 0 | 0.1 | 409.6 | | /8 | 1 | 0.2 | 819.2 | | /16 | 2 | 0.4 | 1638.4 | | /32 | 3 | 0.8 | 3276.8 | | /64 | 4 | 1.6 | 6553.6 | | /128 | 5 | 3.2 | 13107.2 | | /256 | 7 | 6.4 | 26214.4 | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 70. WWDG min-max timeout value @72 MHz (PCLK) | Prescaler | WDGTB | Min timeout value | Max timeout value | |-----------|-------|-------------------|-------------------| | 1 | 0 | 0.05687 | 3.6409 | | 2 | 1 | 0.1137 | 7.2817 | | 4 | 2 | 0.2275 | 14.564 | | 8 | 3 | 0.4551 | 29.127 | <sup>2.</sup> Guaranteed by characterization results. <sup>2.</sup> Guaranteed by characterization results. #### 6.3.23 USB characteristics Table 71. USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design. Table 72. USB DC electrical characteristics | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | | | | |--------------------------------|------------------------------------------------------------------------|------------------------------------------|---------------------|---------------------|------|--|--|--| | Input levels | | | | | | | | | | V <sub>DD</sub> | USB operating voltage <sup>(2)</sup> | - | 3.0 <sup>(3)</sup> | 3.6 | V | | | | | V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity (for USB compliance) I(USB_DP, USB_DM) | | 0.2 | - | | | | | | V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | 2.5 | V | | | | | V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold | - | 1.3 | 2.0 | | | | | | Output le | Output levels | | | | | | | | | V <sub>OL</sub> | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | - | 0.3 | V | | | | | V <sub>OH</sub> | Static output level high | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(5)}$ | 2.8 | 3.6 | ] | | | | <sup>1.</sup> All the voltages are measured from the local ground potential. <sup>2.</sup> To be compliant with the USB 2.0 full-speed electrical specification, the USB\_DP (D+) pin should be pulled up with a 1.5 k $\Omega$ resistor to a 3.0-to-3.6 V voltage range. <sup>3.</sup> The STM32F3xxx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V $\rm V_{DD}$ voltage range. <sup>4.</sup> Guaranteed by design. <sup>5.</sup> $R_L$ is the load connected on the USB drivers Figure 31. USB timings: definition of data signal rise and fall time Table 73. USB: Full-speed electrical characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |----------------------------------------|---------------------------------|--------------------------------|-----|-----|-----|------|--|--| | Driver characteristics | | | | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | - | 20 | ns | | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | - | 20 | ns | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | - | 110 | % | | | | V <sub>CRS</sub> | Output signal crossover voltage | - | 1.3 | - | 2.0 | V | | | | Output driver Impedance <sup>(3)</sup> | | | 28 | 40 | 44 | Ω | | | <sup>1.</sup> Guaranteed by design. #### 6.3.24 CAN (controller area network) interface Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). #### 6.3.25 SDADC characteristics Table 74. SDADC characteristics (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |-------------------------------------|----------------------------------------|----------------------------------------|-----|-----------|--------------------|------|------| | V | Power | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | 2.2 | - | $V_{DDA}$ | V | - | | V <sub>DDSDx</sub> supply | Normal mode (f <sub>ADC</sub> = 6 MHz) | 2.4 | - | $V_{DDA}$ | V | - | | | | SDADC | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | 0.5 | 1.5 | 1.65 | | - | | f <sub>ADC</sub> clock<br>frequency | Normal mode (f <sub>ADC</sub> = 6 MHz) | 0.5 | 6 | 6.3 | MHz | - | | | V <sub>REFSD+</sub> | Positive ref. voltage | - | 1.1 | - | V <sub>DDSDx</sub> | ٧ | - | Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-), the matching impedance is already included in the embedded driver. Table 74. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |----------------------|----------------------------------|------------------------------------------------------------------------|-----------------------------------|------------------|-----------------------------------|------|-------------------------------------------------------------------| | V <sub>REFSD</sub> - | Negative ref. voltage | - | - | V <sub>SSA</sub> | - | ٧ | - | | | | Normal mode (f <sub>ADC</sub> = 6 MHz) | - | 800 | 1200 | | | | | Supply | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | - | - | 600 | | - | | $I_{DDSDx}$ | current<br>(V <sub>DDSDx</sub> = | Standby | - | - | 200 | μΑ | - | | | 3.3 V) | Power down | - | - | 2.5 | | - | | | | SD_ADC off | - | - | 1 | | - | | | Common | Single ended mode (zero reference) | V <sub>REFSD-</sub> | - | V <sub>REFSD+</sub><br>/gain | | Voltage on | | $V_{AIN}$ | input<br>voltage<br>range | Single ended offset mode | V <sub>REFSD-</sub> | - | V <sub>REFSD+/</sub><br>(gain*2) | ٧ | AINP or<br>AINN pin | | | | Differential mode | V <sub>SSA</sub> | - | $V_{DDSDx}$ | | | | $V_{DIFF}$ | Differential input voltage | Differential mode only | -V <sub>REFSD+/</sub><br>(gain*2) | - | V <sub>REFSD+</sub> /<br>(gain*2) | - | Differential<br>voltage<br>between<br>AINP and<br>AINN | | | | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | - | 4.166 | - | | f <sub>ADC</sub> /360 | | | | Slow mode one channel only (f <sub>ADC</sub> = 1.5 MHz) | - | 12.5 | - | | f <sub>ADC</sub> /120 | | f <sub>S</sub> | Sampling rate | Normal mode multiplexed channel (f <sub>ADC</sub> = 6 MHz) | - | 16.66 | - | kHz | f <sub>ADC</sub> /360 | | | | Normal mode one channel only,<br>FAST= 1<br>(f <sub>ADC</sub> = 6 MHz) | - | 50 | - | | f <sub>ADC</sub> /120 | | t <sub>CONV</sub> | Conversio n time | - | - | 1/fs | - | s | - | | | Analog | One channel, gain = 0.5,<br>f <sub>ADC</sub> = 1.5 MHz | - | 540 | - | | see<br>reference | | Rain | input<br>impedance | One channel, gain = 0.5, f <sub>ADC</sub> = 6<br>MHz | - | 135 | - | kΩ | manual for detailed | | | | One channel, gain = 8, f <sub>ADC</sub> = 6 MHz | - | 47 | - | | description | | t <sub>CALIB</sub> | Calibration time | f <sub>ADC</sub> = 6 MHz, one offset calibration | - | 5120 | - | μs | 30720/f <sub>ADC</sub> | | t <sub>STAB</sub> | Stabilizatio<br>n time | From power down f <sub>ADC</sub> = 6 MHz | - | 100 | - | μs | 600/f <sub>ADC</sub> ,<br>75/f <sub>ADC</sub> if<br>SLOWCK<br>= 1 | | | Wakeup | f <sub>ADC</sub> = 6 MHz | - | 50 | - | | 300/f <sub>ADC</sub> | | t <sub>STANDBY</sub> | from standby time | f <sub>ADC</sub> = 1.5 MHz | - | 50 | - | μs | 75/f <sub>ADC</sub> if<br>SLOWCK<br>= 1 | DocID022691 Rev 7 109/137 Electrical characteristics STM32F373xx Table 74. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | |---------------------------|---------------------------------------|-------------------|----------|----------------------------------------|--------------------|---------------------------|------|------|------|-----------|----------------------------------------------------------| | | | | _ | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 | - | - | 110 | | | | | | ø | gain = ` | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 | - | - | 110 | | | | | | ial mod | | 6 MHz | | V <sub>REFSD+</sub> = 3.3 | - | - | 100 | | after offset<br>calibration | | | | Differential mode | 8 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 | - | - | 70 | | | | EO | Offset | Ω | gain = 8 | 6 MHz | V <sub>DDSDx</sub> | V <sub>REFSD+</sub> = 3.3 | - | - | 100 | uV | | | EO | error | | 0, | f <sub>ADC</sub> =<br>1.5 MHz | = 3.3 | V <sub>REFSD+</sub> = 3.3 | - | - | 90 | uv | | | | | | <br> - | | | V <sub>REFSD+</sub> = 1.2 | - | - | 2100 | - | | | | | mode | gain | | | V <sub>REFSD+</sub> = 3.3 | - | - | 2000 | | | | | | Single ended mode | 8 = | _ | | V <sub>REFSD+</sub> = 1.2 | - | - | 1500 | | | | | | Single | gain | | | V <sub>REFSD+</sub> = 3.3 | - | - | 1800 | | | | D <sub>voffsettem</sub> p | Offset drift with temperatur e | | | ntial or sing<br>1, V <sub>DDSDx</sub> | | mode, | - | 10 | 15 | uV/K | - | | EG | Gain error | | | s, differen | tial mode, | single | -2.4 | -2.7 | -3.1 | % | negative gain error = data result are greater than ideal | | EGT | Gain drift<br>with<br>temperatur<br>e | | | 1, different<br>mode | ial mode, | single | - | 0 | - | ppm<br>/K | - | Table 74. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Conditions | | Min | Тур | Max | Unit | Note | |--------|------------------------|-------------------|--------|-------------------|---------------------------|-----|-----|-----|------|------| | | | Ф | 1 | | V <sub>REFSD+</sub> = 1.2 | - | - | 16 | | | | | | al mod | gain = | | V <sub>REFSD+</sub> = 3.3 | - | - | 14 | | | | | | Differential mode | 8 = | | V <sub>REFSD+</sub> = 1.2 | - | - | 26 | | | | | Integral<br>linearity | ٥ | gain = | V - 23 | V <sub>REFSD+</sub> = 3.3 | - | - | 14 | LSB | | | EL | error <sup>(2)</sup> | de | 1 | $V_{DDSDx} = 3.3$ | V <sub>REFSD+</sub> = 1.2 | - | - | 31 | LOB | - | | | | ded mo | gain = | | V <sub>REFSD+</sub> = 3.3 | - | - | 23 | | | | | | Single ended mode | 8 | | V <sub>REFSD+</sub> = 1.2 | - | - | 80 | | | | | | | gain = | | V <sub>REFSD+</sub> = 3.3 | - | - | 35 | | | | | | e e | 1 | | V <sub>REFSD+</sub> = 1.2 | - | - | 2.4 | | | | | | al mod | gain | | V <sub>REFSD+</sub> = 3.3 | - | - | 1.8 | | | | | | Differential mode | 8 | | V <sub>REFSD+</sub> = 1.2 | - | - | 3.6 | | | | ED | Differential linearity | ۵ | gain = | V - 23 | V <sub>REFSD+</sub> = 3.3 | - | - | 2.9 | LSB | | | | error | de | 1 | : | V <sub>REFSD+</sub> = 1.2 | - | - | 3.2 | LSB | - | | | | ded mo | gain = | | V <sub>REFSD+</sub> = 3.3 | - | - | 2.8 | | | | | | Single ended mode | 8 | | V <sub>REFSD+</sub> = 1.2 | - | - | 4.1 | | | | | | Sin | gain = | | V <sub>REFSD+</sub> = 3.3 | - | - | 3.3 | | | Electrical characteristics STM32F373xx Table 74. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | | | | | | | | |--------------------|-----------------------|-------------------|----------|-------------------------------|---------------------------|------------------------------------------|----------|---------|---------|---------|---------|--------------------|--|------------------------------------------|---------------------------|----|----|---| | | | | | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | 84 | 85 | - | | | | | | | | | | | | | ø | gain = 1 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 86 | 88 | - | | | | | | | | | | | | | al mod | 0) | 6 MHz | | V <sub>REFSD+</sub> = 3.3 | 88 | 92 | - | | | | | | | | | | | | | Differential mode | | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 76 | 78 | - | | | | | | | | | | | | Signal to noise ratio | Q | gain = 8 | 6 MHz | V <sub>DDSDx</sub> = 3.3 | V <sub>REFSD+</sub> = 3.3 | 82 | 86 | - | | - | | | | | | | | | SNR <sup>(5)</sup> | | | | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | 76 | 80 | - | dB | | | | | | | | | | | | | gain = 1 | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 | 80 | 84 | - | | | | | | | | | | | | | ended mode | | Jain = 1 | ain = 1 | ain = 1 | Jain = 1 | ain = 1 | ain = 1 | ain = 1 | ain = 1 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 77 | 81 | - | - | | | | | O, | 6 MHz | 6 MHz | | | | | | | | | | V <sub>REFSD+</sub> = 3.3 | 85 | 90 | - | | | | Single | 8 = | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 66 | 71 | - | | | | | | | | | | | | | gain | 6 MHz | | V <sub>REFSD+</sub> = 3.3 | 74 | 78 | - | | | | | | | | | | | Table 74. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | |----------------------|----------------------|-------------------|---------|-------------------------------|--------------------------|------------------------------------------|-----|-----|-----|------|----------------------------------| | | | | | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | 76 | 77 | - | | | | | | <u>e</u> | gain =1 | f <sub>ADC</sub> = 6 | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 75 | 76 | - | | | | | | ial mod | | MHz | | V <sub>REFSD+</sub> = 3.3 | 76 | 77 | - | | | | | | Differential mode | | f <sub>ADC</sub> = 6 | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 70 | 74 | - | | | | | Signal to | | gain =8 | MHz | | V <sub>REFSD+</sub> = 3.3 | 79 | 85 | - | | | | SINAD <sup>(5)</sup> | noise and distortion | | ì | f <sub>ADC</sub> =<br>1.5 MHz | V <sub>DDSDx</sub> = 3.3 | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | 75 | 81 | - | dB | ENOB =<br>SINAD/<br>6.02 - 0.292 | | | ratio | | | f <sub>ADC</sub> =<br>1.5MHz | | V <sub>REFSD+</sub> = 3.3 | 72 | 73 | - | | | | | | mode | gain =1 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 68 | 71 | - | | | | | | Single ended mode | 0, | 6 MHz | | V <sub>REFSD+</sub> = 3.3 | 72 | 73 | - | | | | | | | gain =8 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | 60 | 64 | - | | | | | | | | 6 MHz | | V <sub>REF</sub> = 3.3 | 67 | 72 | - | | | | | | | 1 | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | - | -77 | -76 | | | | | | Ф | gain =1 | f <sub>ADC</sub> = 6 MHz | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | - | -77 | -76 | _ | | | | | Differential mode | | | | V <sub>REFSD+</sub> = 3.3 | - | -77 | -76 | | | | | | ifferent | | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | - | -85 | -70 | | | | THD <sup>(5)</sup> | Total<br>harmonic | О | gain =8 | 6 MHz | V <sub>DDSDx</sub> | V <sub>REFSD+</sub> = 3.3 | - | -93 | -80 | dB | | | IHD | distortion | | 0, | f <sub>ADC</sub> =<br>1.5 MHz | = 3.3 | V <sub>REFSD+</sub> = 3.3 <sup>(3)</sup> | - | -93 | -83 | ub | - | | | | qe | 1=1 | f <sub>ADC</sub> = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | - | -72 | -68 | _ | | | | | Single ended mode | gain =1 | 6 MHz | | V <sub>REFSD+</sub> = 3.3 | - | -74 | -72 | | | | | | igle enc | 8= 1 | fanc = | | V <sub>REFSD+</sub> = 1.2 <sup>(4)</sup> | - | -66 | -61 | | | | | | Sir | gain =8 | f <sub>ADC</sub> =<br>6 MHz | | V <sub>REFSD+</sub> = 3.3 | - | -75 | -70 | | | **Electrical characteristics** STM32F373xx - 1. Guaranteed by characterization results. - 2. Integral linearity error can be improved by software calibration of SDADC transfer curve (2-nd order polynomial calibration). - For f<sub>ADC</sub> lower than 5 MHz, there will be a performance degradation of around 2 dB due to flicker noise increase. - If the reference value is lower than 2.4 V, there will be a performance degradation proportional to the reference supply drop, according to this formula: $20*log10(V_{REF}/2.4) dB$ - SNR, THD, SINAD parameters are valid for frequency bandwidth 20Hz 1kHz. Input signal frequency is 300Hz (for $f_{ADC}$ =6MHz) and 100Hz (for $f_{ADC}$ =1.5MHz). Table 75. VREFSD+ pin characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |-------------------------------------|---------------------------------------|----------------------------------------------------|------|-----|-------|------|-------------------------------------------------------------------| | V <sub>REFINT</sub> | Internal reference voltage | Buffered embedded reference voltage (1.2 V) | - | 1.2 | - | V | See Section 6.3.4:<br>Embedded<br>reference voltage on<br>page 60 | | | Voltage | Embedded reference voltage amplified by factor 1.5 | - | 1.8 | - | ٧ | - | | C <sub>VREFSD+</sub> <sup>(2)</sup> | Reference voltage filtering capacitor | V <sub>REFSD+</sub> = V <sub>REFINT</sub> | 1000 | - | 10000 | nF | - | | D | Reference voltage | Normal mode<br>(f <sub>ADC</sub> = 6 MHz) | - | 238 | - | kΩ | See RM0313 | | R <sub>VREFSD+</sub> | input impedance | Slow mode<br>(f <sub>ADC</sub> = 1.5 MHz) | - | 952 | - | N22 | detailed description | <sup>1.</sup> Guaranteed by characterization results. DocID022691 Rev 7 114/137 If internal reference voltage is selected then this capacitor is charged through internal resistance - typ. 300 ohm. If internal reference source is selected through the reference voltage selection bits (REFV<>"00" in SDADC\_CR1 register), the application must first configure REFV bits and then wait for capacitor charging. Recommended waiting time is 3 ms if 1 $\mu$ F capacitor is used. ## 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. ### 7.1 UFBGA100 package information Figure 32. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline 1. Drawing is not to scale. Table 76. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |--------|-------|-------------|-------|-----------------------|--------|--------|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | | A3 | - | 0.130 | - | - | 0.0051 | - | | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | DocID022691 Rev 7 115/137 Table 76. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data (continued) | Sumbol | | millimeters | | inches <sup>(1)</sup> | | | | | |--------|-------|-------------|-------|-----------------------|--------|--------|--|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | D | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | | | D1 | 5.450 | 5.500 | 5.550 | 0.2146 | 0.2165 | 0.2185 | | | | Е | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | | | E1 | 5.450 | 5.500 | 5.550 | 0.2146 | 0.2165 | 0.2185 | | | | е | - | 0.500 | - | - | 0.0197 | - | | | | F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | | | | ddd | - | - | 0.100 | - | - | 0.0039 | | | | eee | - | - | 0.150 | - | - | 0.0059 | | | | fff | - | - | 0.050 | - | - | 0.0020 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 33. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint Table 77. UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | ### **Device Marking for UFBGA100** The following figure gives an example of topside marking orientation versus ball 1 identifier location. Figure 34. UFBGA100 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 7.2 LQFP100 package information Figure 35. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 78. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data | Course of | | millimeters | | inches <sup>(1)</sup> | | | | | |-----------|--------|-------------|--------|-----------------------|--------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | А | - | - | 1.600 | - | - | 0.0630 | | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | D3 | - | 12.000 | - | - | 0.4724 | - | | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | E3 | - | 12.000 | - | - | 0.4724 | - | | | | е | - | 0.500 | - | - | 0.0197 | - | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | | ccc | - | - | 0.080 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 36. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint 1. Dimensions are expressed in millimeters. ### **Device marking for LQFP100** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 37. LQFP100 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 7.3 LQFP64 package information Figure 38. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 79. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | | |--------|-------|-------------|-------|-----------------------|--------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | А | - | - | 1.600 | - | - | 0.0630 | | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | | D | - | 12.000 | - | - | 0.4724 | - | | | | D1 | - | 10.000 | - | - | 0.3937 | - | | | | D3 | - | 7.500 | - | - | 0.2953 | - | | | | E | - | 12.000 | - | - | 0.4724 | - | | | | E1 | - | 10.000 | - | - | 0.3937 | - | | | | E3 | - | 7.500 | - | - | 0.2953 | - | | | | е | - | 0.500 | - | - | 0.0197 | - | | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | | ccc | - | - | 0.080 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 39. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. #### **Device marking for LQFP64** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 40. LQFP64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. 57/ DocID022691 Rev 7 123/137 ## 7.4 LQFP48 package information Figure 41. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 80. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | | |--------|-------|-------------|-------|-----------------------|--------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | Α | - | - | 1.600 | - | - | 0.0630 | | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | | | D3 | - | 5.500 | - | - | 0.2165 | - | | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | | | E3 | - | 5.500 | - | - | 0.2165 | - | | | | е | - | 0.500 | - | - | 0.0197 | - | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | CCC | - | - | 0.080 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 42. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. #### Device marking for LQFP48 Downloaded from Arrow.com. The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 43. LQFP48 marking example (package top view) Samples marked "ES" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. ### 7.5 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 22: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x Q_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Q<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = S (V_{OL} \times I_{OL}) + S((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | | Table 01. I ackage thermal characterist | 103 | | |-------------------|----------------------------------------------------------------------------|-------|------| | Symbol | Parameter | Value | Unit | | | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | 0 | Thermal resistance junction-ambient LQFP48 - 7 × 7 mm | 55 | °C/W | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient<br>LQFP100 - 14 × 14 mm / 0.5 mm pitch | 46 | C/VV | | | Thermal resistance junction-ambient UFBGA100 - 7 x 7 mm | 59 | | Table 81. Package thermal characteristics #### 7.5.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ### 7.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F373xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 3 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 2 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V ``` P_{INTmax} = 50 mA × 3.5 V= 175 mW ``` $P_{IOmax} = 3 \times 8 \text{ mA} \times 0.4 \text{ V} + 2 \times 20 \text{ mA} \times 1.3 \text{ V} = 61.6 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 61.6 mW: $P_{Dmax} = 175 + 61.6 = 236.6 \text{ mW}$ Thus: $P_{Dmax} = 236.6 \text{ mW}$ Using the values obtained in *Table 81* T<sub>Jmax</sub> is calculated as follows: ``` For LQFP64, 45°C/W ``` ``` T_{Jmax} = 82 °C + (45°C/W × 236.6 mW) = 82 °C + 10.65 °C = 92.65 °C ``` This is within the range of the suffix 6 version parts ( $-40 < T_{.l} < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 8: Part numbering*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 9 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 9 \times 8 \text{ mA} \times 0.4 \text{ V} = 28.8 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 28.8 \text{ mW}$ : $P_{Dmax} = 70 + 28.8 = 98.8 \text{ mW}$ Thus: $P_{Dmax} = 98.8 \text{ mW}$ Using the values obtained in $\textit{Table 81}\ \mathsf{T}_{\mathsf{Jmax}}$ is calculated as follows: For LQFP100, 46°C/W $$T_{Jmax}$$ = 115 °C + (46°C/W × 98.8 mW) = 115 °C + 4.54 °C = 119.5 °C This is within the range of the suffix 7 version parts (–40 < T $_{\rm J}$ < 125 $^{\circ}{\rm C}$ ). In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Part numbering). Part numbering STM32F373xx ## 8 Part numbering For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. Table 82. Ordering information scheme STM32 F Example: 373 R 6 **Device family** STM32 = ARM-based 32-bit microcontroller **Product type** F = General-purpose **Sub-family** 373 = STM32F373xxPin count C = 48 pinsR = 64 pinsV = 100 pinsCode size 8 = 64 Kbytes of Flash memory B = 128 Kbytes of Flash memory C = 256 Kbytes of Flash memory **Package** T = LQFP H = BGA Temperature range 6 = Industrial temperature range, -40 to 85 °C 7 = Industrial temperature range, -40 to 105 °C xxx = programmed parts TR = tape and reel **Options** **57**/ STM32F373xx Revision history # 9 Revision history **Table 83. Document revision history** | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Jun-2012 | 1 | Initial release. | | 07-Sep-2012 | 2 | Added 'F' to all 'Cortex-M4' occurrences Modified the shapes of Figure 2: STM32F373xx LQFP48 pinout to Figure 4: STM32F373xx LQFP100 pinout Added two rows 'VREFSD+ - VDDSD3' and 'VREF+ - VDDA' in Table 19: Voltage characteristics Removed PB0 in footnote of Table 19: Voltage characteristics and in Section 6.3.14: I/O port characteristics Added a paragraph after 'power up sequence' in Section 6.2: Absolute maximum ratings and after 'in output mode' in I/O system current consumption Corrected SDAC_VREF+ in Figure 9: Power supply scheme Modified Table 20: Current characteristics Added BGA100 in Table 22: General operating conditions Added values in Table 27: Embedded internal reference voltage Filled values in Table 28: Typical and maximum current consumption from VDD supply at VDD = 3.6 V Filled values in Table 29: Typical and maximum vurrent consumption from VDDA supply Filled values in Table 30: Typical and maximum VDD consumption in Stop and Standby modes Removed table: "Typical and maximum VDDA consumption in Stop and Standby modes Removed table: "Typical and maximum VDDA consumption in Stop and Standby modes Added VBAT values in Table 31: Typical and maximum VDDA consumption in Stop and Standby modes Added VBAT values in Table 32: Typical and maximum current consumption from VBAT supply Added typ values in Table 32: Typical current consumption in Run mode, code with data processing running from Flash and Table 34: Typical current consumption in Sleep mode, code running from Flash or RAM Added max value in Table 41: LSE oscillator characteristics (fLSE = 32.768 kHz) Modified min and max values in Table 42: HSI oscillator characteristics Added Class values in Table 48: EMI characteristics Modified values in Table 49: ESD absolute maximum ratings Added class value in Table 49: ESD absolute maximum ratings Added class value in Table 49: ESD absolute maximum ratings | Revision history STM32F373xx Table 83. Document revision history (continued) | Date | Revision | Changes | |-------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>Date</b> 07-Sep-2012 | 2<br>(cont'd) | Filled values in Table 70: WWDG min-max timeout value @72 MHz (PCLK) Filled values in Table 58: SPI characteristics Filled values in Table 59: I2S characteristics Replaced Table 60: ADC characteristics Added values in Table 74: SDADC characteristics Modified footnote in Table 75: VREFSD+ pin characteristics Replaced 'AlN' with 'SRC' in Table 61: RSRC max for fADC = 14 MHz and Figure 28: Typical connection diagram using the ADC Reordered chapters and Cover page features. Added subsection to GPIOS in Table 2: Device overview Aligned SRAM with USB in Figure 1: Block diagram Added "Do not reconfigure" sentence in Section 3.9: General-purpose input/outputs (GPIOs) Added Table 7: STM32F373xx I2C implementation Added Table 8: STM32F373xx USART implementation Merged SPI and I2S into one section Reshaped Figure 5: STM32F373xx UFBGA100 ballout and removed ADC10 Added notes column, modified I/O structure values and pin, function names, removed TIM1_TX & TIM1_RX in Table 11: STM32F373xx pin definitions Added the note "do not reconfigure" after Table 11: STM32F373xx pin definitions Modified "x_ CK" occurrences to "I2Sx_CK" in Table 12: Alternate functions for port PA to Table 17: Alternate functions for port PF Added two GP I/Os in Figure 9: Power supply scheme Added Max values in Table 23: Operating conditions at power-up / power-down Modified (1) footnote in Table 24: Embedded reset and power control block characteristics Added rove Table 27: Embedded internal reference voltage Added two to Table 27: Embedded internal reference voltage Added to repert of the product temperature range Added crystal EPSON-TOYOCOM bullet under Typical current consumption Modified Table 51: I/O current injection susceptibility Modified Table 51: US current injection current values in Section 7.5.2: Selecting the product temperature range Added Cable 7: USB: Full-speed electrical characteristics | STM32F373xx Revision history Table 83. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21-Dec-2012 | Revision | Updated Table 2: Device overview, capacitive sensing channels peripheral added. Updated Table 3: Capacitive sensing GPIOs available on STM32F373xx devices Updated Section 3.19: Inter-integrated circuit interface (I2C) Updated Table 20: Current characteristics Updated Table 20: Current characteristics Updated Table 20: General operating conditions Updated Table 22: General operating conditions Updated Table 30: Typical and maximum VDD consumption in Stop and Standby modes Updated Table 32: Typical and maximum current consumption from VBAT supply Added Figure 11: Typical VBAT current consumption (LSE and RTC ON/LSEDRV[1:0]='00') Updated Table 33: Typical current consumption in Run mode, code with data processing running from Flash and Table 34: Typical current consumption in Sleep mode, code running from Flash or RAM Added Table 35: Switching output I/O current consumption Added Table 36: Peripheral current consumption, Figure 16: HSI oscillator accuracy characterization results Updated Table 37: Low-power mode wakeup timings Updated Table 37: Low-power mode wakeup timings Updated Table 51: I/O current injection susceptibility Updated Table 51: I/O static characteristics Updated Table 51: I/O static characteristics Updated Table 51: I/O static characteristics Updated Table 53: Output voltage characteristics Updated Table 53: Output voltage characteristics Updated Table 54: I/O AC characteristics Updated Table 55: NRST pin characteristics Updated Table 55: NRST pin characteristics Updated Table 56: NRST pin characteristics Updated Table 57: LQFP64 — 10 x 10 mm 64 pin low-profile quad flat package outline and Figure 38: LQFP48 — 7 x 7 mm, 48-pin low-profile quad flat package mechanical data Added Figure 16: HSI oscillator accuracy characterization results | DocID022691 Rev 7 133/137 Revision history STM32F373xx Table 83. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Sep-2013 | Revision | Replaced "Cortex-M4F" with "Cortex-M4" throughout the document. Removed part number STM32F372xx. Added "1.25 DMIPS/MHz (Dhrystone 2.1)" in Features. Updated Introduction. Added reference to the STMTouch touch sensing firmware library in Section 3.16: Touch sensing controller (TSC). Added "All I2S interfaces can operate in half-duplex mode only." in Section 3.21: Serial peripheral interface (SPI)/Interintegrated sound interfaces (I2S). Added row "I2S full-duplex mode" to Table 9: STM32F373xx SPI/I2S implementation. Modified introduction of I2C interface characteristics. Added alternate function RTC_REFIN and removed additional function RTC_REF_CLK_IN to pins PA1 and PB15. Replaced alternate function JNTRST with NJTRST for pin PB4. In Table 12: Alternate functions for port PA: replaced alternate function JTMS-SWDIO with SWDIO-JTMS for pin PA13, and JTCK-SWCLK with SWCLK-JTCK for pin PA14. Added rows V <sub>REF+</sub> and V <sub>REFSD+</sub> to Table 22: General operating conditions. Replaced "f <sub>APB1</sub> = f <sub>AHB/2</sub> " with "f <sub>APB1</sub> = f <sub>AHB</sub> " for "When the peripherals are enabled" in Typical current consumption. Added COMP in Table 36: Peripheral current consumption. Added CoMP in Table 36: Peripheral current consumption. Added CoMP in Table 36: Peripheral current consumption. Added Min and Max values for ACC <sub>HISI</sub> in Table 42: HSI oscillator characteristics. Replaced reference "JESD22-C101" with "ANSI/ESD STM5.3.1" in Table 49: ESD absolute maximum ratings. Removed pins PBO and PB1 in description of I <sub>INJ</sub> in Table 51: I/O current injection susceptibility. Updated Table 56: I2C characteristics. Replaced all occurrences of "gain/2" with "gain*2" in Table 74: SDADC characteristics. Corrected typo in Figure 19: I/O AC characteristics definition. Replaced Figure 21: I2C bus AC waveforms and measurement circuit Added I <sub>DDA(ADC)</sub> and footnote 1 in Table 60: ADC | STM32F373xx Revision history Table 83. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Mar-2014 | 5 | Renamed part number STM32F37x to STM32F373xx Added note1 in Table 28: Typical and maximum current consumption from VDD supply at VDD = 3.6 V Updated Chapter 3.14: Digital-to-analog converter (DAC) Updated, added note 2 and 3 in Table 57: I2C analog filter characteristics Renamed t <sub>SP</sub> symbol with t <sub>AF</sub> . Added note for EG Symbol in Table 74: SDADC characteristics Added all packages top view | | 21-Jul-2015 | 6 | Updated Section 3.13 Updated Section 3.7.1, Section 3.7.4 Updated Table 11: STM32F373xx pin definitions, Table 19: Voltage characteristics, Table 49: ESD absolute maximum ratings, Table 74: SDADC characteristics, Table 76: UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data, and Table 78: LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data Updated Figure 2: STM32F373xx LQFP48 pinout, Figure 9: Power supply scheme, Figure 32: UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline, Figure 34: UFBGA100 marking example (package top view), Figure 36: LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint, Figure 37: LQFP100 marking example (package top view), Figure 38: LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline, Figure 39: LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint, Figure 40: LQFP64 marking example (package top view), Figure 42: LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint, Figure 43: LQFP48 marking example (package top view). Added Table 32: Typical and maximum current consumption from VBAT supply, Table 49: ESD absolute maximum ratings, Table 64: Comparator characteristics, Table 77: UFBGA100 recommended PCB design rules (0.5 mm pitch BGA). Added Figure 11: Typical VBAT current consumption (LSE and RTC ON/LSEDRV[1:0]='00'), Figure 30: Maximum VREFINT scaler startup time from power down, Figure 33: UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint. | Revision history STM32F373xx Table 83. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 08-Jun-2016 | 7 | Updated: Table 3: Capacitive sensing GPIOs available on STM32F373xx devices Table 19: Voltage characteristics Table 27: Embedded internal reference voltage Table 41: LSE oscillator characteristics (fLSE = 32.768 kHz) Table 49: ESD absolute maximum ratings Table 60: ADC characteristics Table 63: DAC characteristics Table 65: Temperature sensor calibration values Table 74: SDADC characteristics Table 81: Package thermal characteristics Figure 17: TC and TTa I/O input characteristics - CMOS port Figure 18: Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port Removed: Figure 20: Five volt tolerant (FT and FTf) I/O input characteristics - TTL port Figure 20: Five volt tolerant (FT and FTf) I/O input characteristics - TTL port | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2016 STMicroelectronics - All rights reserved DocID022691 Rev 7 137/137