

## Introduction

and the DSP in certain applications. Most peripheral pins can also be remapped as general purpose I/O pins.

Low power features include flexible PLL (with power-down mode) with dynamic clock switching, a hardwired CD ROM decoder, advanced  $0.13~\mu m$  CMOS process technology, 1.2~V core power supply, and on-chip 128K-byte SRAM.

MP3 decode requires less than 20 MHz CPU bandwidth and runs from on-chip SRAM.

For additional information regarding software drivers and applications, refer to http://www.freescale.com/coldfire.

## 1.1 Orderable Part Numbers

Table 1 lists the orderable part numbers for the MCF5251 processor.

**Table 1. Orderable Part Numbers** 

| Orderable Part<br>Number | Maximum Clock<br>Frequency | Package Type | Operating Temperature<br>Range | MP3 Royalty | Part Status |
|--------------------------|----------------------------|--------------|--------------------------------|-------------|-------------|
| MCF5251VM140             | 140 MHz                    | 225 MAPBGA   | -20 to +70°C                   | N/A         | Lead free   |
| MCF5251CVM140            | 140 1011 12                | ZZO IVIAPBGA | -40 to +85°C                   | N/A         | Lead liee   |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3

Freescale Semiconductor

2



# 1.2 Block Diagram

Figure 1 illustrates the functional block diagram of the MCF5251 processor.



Figure 1. MCF5251 Block Diagram

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



# **2 Functional Description**

## 2.1 Version 2 ColdFire Core

The Version 2 ColdFire (CF2) core consists of two independent, decoupled pipeline structures to maximize performance while minimizing core size. The instruction fetch pipeline (IFP) is a two-stage pipeline for prefetching instructions. The prefetched instruction stream is then gated into the two-stage operand execution pipeline (OEP), which decodes the instruction, fetches the required operands, and then executes the required function.

# 2.2 Module Inventory

Table 2 shows an alphabetical listing of the modules in the processor.

Table 2. Digital and Analog Modules

| Block<br>Mnemonic | Block Name                                                 | Functional<br>Grouping         | Brief Description                                                                                                                                                                                             |
|-------------------|------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ATA               | Advanced Technology<br>Attachment Controller               | Connectivity<br>Peripheral     | The ATA block is an AT attachment host interface. Its main use is to interface with IDE hard disc drives and ATAPI optical disc drives.                                                                       |
| ADC               | Battery Level/Keypad<br>Analog/Digital<br>Converter        | Analog Input                   | The six-channel ADC is based on the Sigma-Delta concept with 12-bit resolution. Both the analog comparator and digital sections are integrated in the MCF5251.                                                |
| AB                | Audio Bus                                                  | Audio<br>Interface             | The audio interfaces connect to an internal bus that carries all audio data. Each receiver places its received data on the audio bus and each transmitter takes data from the audio bus for transmission.     |
| AIM               | Audio Interface                                            | Audio<br>Interface             | The audio interface module provides the necessary input and output features to receive and transmit digital audio signals over serial audio interfaces (IIS/EIAJ) and over digital audio interfaces (IEC958). |
| BROM              | Bootloader                                                 | Boot ROM                       | The MCF5251 incorporates a ROM Bootloader, which enables booting from UART, I2C, SPI, or IDE devices.                                                                                                         |
| FlexCAN           | Twin Controller Area<br>Network 2.0B<br>Communication Unit | Connectivity<br>Peripheral     | The FlexCan module is a full implementation of the Bosch CAN protocol specification 2.0B, which supports both standard and extended message frames.                                                           |
| CSM               | Chip Select Module                                         | Connectivity<br>Peripheral     | Three programmable chip-select outputs (CS0/CS4, CS1, and CS2) provide signals that enable glueless connection to external memory and peripheral circuits.                                                    |
| DMAC              | Direct Memory<br>Access Controller<br>Module               | Connectivity<br>Peripheral     | There are four fully programmable DMA channels for quick data transfer.                                                                                                                                       |
| eMAC              | enhanced Multiply<br>Accumulate Module                     | Core                           | The integrated eMAC unit provides a common set of DSP operations and enhances the integer multiply instructions in the ColdFire architecture.                                                                 |
| MBUS              | Memory Bus Interface                                       | Bus Operation                  | The bus interface controller transfers data between the ColdFire core or DMA and memory, peripherals, or other devices on the external bus.                                                                   |
| MMC/SD            | Multimedia<br>Card/Secure Digital<br>Interface             | Flash Memory<br>Card Interface | The interface is Sony® Memory Stick®, SecureDigital, and Multi-Media card compatible.  Note: The Sony Memory Interface does not support Sony MagicGate™.                                                      |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



# Table 2. Digital and Analog Modules (continued)

| Block<br>Mnemonic | Block Name                               | Functional<br>Grouping    | Brief Description                                                                                                                                                                                                                                                                                            |  |
|-------------------|------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPIO              | General Purpose I/O<br>Interface         | System integration        | GPIO signals are multiplexed with various other signals.                                                                                                                                                                                                                                                     |  |
| GPT               | General Timer<br>Module                  | Timer<br>peripheral       | The timer module includes two general-purpose timers, each of which contains a free-running 16-bit timer.                                                                                                                                                                                                    |  |
| IDE               | Integrated Drive<br>Electronics          | Connectivity peripheral   | The IDE hardware consists of bus buffers for address and data and are intended to reduce the load on the bus and prevent SDRAM and Flash accesses from propagating to the IDE bus.                                                                                                                           |  |
| INC               | Instruction Cache                        | Core                      | The instruction cache improves system performance by providing cached instructions to the execution unit in a single clock cycle.                                                                                                                                                                            |  |
| I <sup>2</sup> C  | Inter IC<br>Communication<br>Module      | Connectivity peripheral   | The two-wire I <sup>2</sup> C bus interfaces, compliant with the Philips I <sup>2</sup> C bus standard, are bidirectional serial buses that exchange data between devices.                                                                                                                                   |  |
| SRAM              | Internal 128-KB<br>SRAM                  | Internal<br>memory        | The 128-Kbyte on-chip SRAM is split over two banks, SRAM0 (64K) and SRAM1 (64K). It provides single clock-cycle access for the ColdFire core.                                                                                                                                                                |  |
| LIN               | Internal Voltage<br>Regulator            | Linear<br>regulator       | An internal 1.2 V regulator is used to supply the CPU and PLL sections of the MCF5251, reducing the number of external components required and allowing operation from a single supply rail, typically 3.3 volts.                                                                                            |  |
| JTAG              | Joint Test Action<br>Group               | Test and debug            | To help with system diagnostics and manufacturing testing, the MCF5251 includes dedicated user-accessible test logic that complies with the IEEE 1149.1A standard for boundary scan testability, often referred to as Joint Test Action Group, or JTAG.                                                      |  |
| QSPI              | Queued Serial<br>Peripheral Interface    | Connectivity<br>Interface | The QSPI module provides a serial peripheral interface with queued transfer capability.                                                                                                                                                                                                                      |  |
| RTC               | Real-Time Clock                          | Timer<br>Peripheral       | The RTC is a clock that keeps track of the current time even if the clock is turned off.                                                                                                                                                                                                                     |  |
| BDM               | Background Debug<br>Interface            | Test and debug            | A background-debug mode (BDM) interface provides system debug.                                                                                                                                                                                                                                               |  |
| SDRAMC            | Synchronous DRAM<br>Memory Controller    | Peripheral<br>Interface   | The SDRAM controller provides a glueless interface for one bank of SDRAM, and can address up to 32MB. The controller supports a 16-bit data bus. The controller operates in page mode, non-page mode, and burst-page mode and supports SDRAMs.                                                               |  |
| SIM               | System Integration<br>Module             | System<br>Integration     | The SIM provides overall control of the internal and external buses and serves as the interface between the ColdFire core and the internal peripherals or external devices. The SIM is responsible for the two interrupt controllers (setting priorities and levels). And it also configures the GPIO ports. |  |
| PLL               | System Oscillator and<br>Phase Lock Loop | System<br>Clocking        | The oscillator operates from an external crystal connected across CRIN and CROUT. The circuit can also operate from an external clock connected to CRIN. The on-chip programmable PLL, which generates the processor clock, allows the use of almost any low frequency external clock (5–35 MHz).            |  |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Signal Description**

**Table 2. Digital and Analog Modules (continued)** 

| Block<br>Mnemonic | Block Name                                                   | Functional<br>Grouping     | Brief Description                                                                                                                                                                  |
|-------------------|--------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UART              | Universal<br>Asynchronous<br>Receiver<br>/Transmitter Module | Connectivity<br>Peripheral | Three UARTs handle asynchronous serial communication.                                                                                                                              |
| USBOTG            | USB 2.0 High-Speed<br>On-The-Go                              | Connectivity<br>Peripheral | The USB module is used for communication to a PC or communication to slave devices; for example, to download data from a hard disc player to a flash player, and to other devices. |

# 3 Signal Description

This chapter describes the MCF5251 input and output signals. The signal descriptions as shown in Table 3 are grouped according to relevant functionality. For additional signal information, see "Chapter 2, Signal Description" in the MCF5251 reference manual.

Table 3. MCF5251 Signal Index

| Signal Name                       | Mnemonic               | Function                                                                                                                   | Input/<br>Output | Reset<br>State |
|-----------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Address                           | A[24:1]<br>A[23]/GPO54 | 24 address lines—address 23 is<br>multiplexed with GPO54 and<br>address 24 is multiplexed with A20<br>(SDRAM access only). | Out              | Х              |
| Read-write control                | RW                     | Bus write enable—indicates if read or write cycle in progress.                                                             | Out              | Н              |
| Output enable                     | ŌĒ                     | Output enable for asynchronous memories connected to chip selects                                                          | Out              | negated        |
| Data                              | D[31:16]               | Data bus used to transfer word data                                                                                        | In/Out           | Hi-Z           |
| Synchronous row address strobe    | SDRAS/GPIO59           | Row address strobe for external SDRAM                                                                                      | Out              | negated        |
| Synchronous column address strobe | SDCAS/GPIO39           | Column address strobe for external SDRAM                                                                                   | Out              | negated        |
| SDRAM write enable                | SDWE/GPIO38            | Write enable for external SDRAM                                                                                            | Out              | negated        |
| SDRAM upper byte enable           | SDUDQM/GPO53           | Upper byte enable—indicates during write cycle if high byte is written.                                                    | Out              | -              |
| SDRAM lower byte enable           | SDLDQM/GPO52           | Lower byte enable—indicates during write cycle if low byte is written.                                                     | Out              | _              |
| SDRAM chip selects                | SD_CS0/GPIO60          | SDRAM chip select                                                                                                          | In/Out           | negated        |
| SDRAM clock enable                | BCLKE/GPIO63           | SDRAM clock enable                                                                                                         | Out              | -              |
| System clock                      | BCLK/GPIO40            | SDRAM clock output                                                                                                         | In/Out           | -              |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



# Table 3. MCF5251 Signal Index (continued)

| Signal Name          | Mnemonic                                                                          | Function                                                                                                             | Input/<br>Output | Reset<br>State |
|----------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| ISA bus read strobe  | IDE_DIOR/GPIO31<br>(CS2)                                                          | 1 ISA bus read strobe and 1 ISA bus<br>write strobe—allow connection of an                                           | In/Out           | _              |
| ISA bus write strobe | IDE_DIOW/GPIO32<br>(CS2)                                                          | independent ISA bus peripheral, such as an IDE slave device.                                                         | In/Out           | _              |
| ISA bus wait signal  | IDE_IORDY/GPIO33                                                                  | ISA bus wait line available for both busses                                                                          | In/Out           | -              |
| Chip Selects[2:0]    | CS0/CS4<br>CS1/QSPICS3/GPIO28                                                     | Chip selects bits 2 through 0—<br>enable peripherals at programmed<br>addresses. CS0 provides boot ROM<br>selection. | Out<br>In/Out    | negated        |
| Buffer enable 1      | BUFENB1/GPIO29                                                                    | Two programmable buffer                                                                                              | In/Out           | _              |
| Buffer enable 2      | BUFENB2/GPIO30                                                                    | enables—allow seamless steering of external buffers to split data and address bus in sections.                       | In/Out           | _              |
| Transfer acknowledge | TA/GPIO12                                                                         | Transfer Acknowledge signal.                                                                                         | In/Out           | _              |
| Wake Up              | WAKEUP/GPIO21                                                                     | Wake-up signal input                                                                                                 | In               | _              |
| Serial Clock Line    | SCL0/SDATA1_BS1/GPIO41<br>SCL1/TXD1/GPIO10                                        | Clock signal for Dual I <sup>2</sup> C module operation                                                              | In/Out           | _              |
| Serial Data Line     | SDA0/SDATA3/GPIO42<br>SDA1/RXD1/GPIO44                                            | Serial data port for second I <sup>2</sup> C module operation                                                        | In/Out           | _              |
| Receive Data         | SDA1/RXD1/GPIO44<br>RXD0/GPIO46<br>EF/RXD2/GPIO6                                  | Receive serial data input for UART                                                                                   | In               | _              |
| Transmit Data        | SCL1/TXD1/GPIO10<br>TXD0/GPIO45<br>XTRIM/TXD2/GPIO0                               | Transmit serial data output for UART                                                                                 | Out              | _              |
| Request-To-Send      | DDATA3/RTS0/GPIO4<br>DDATA1/RTS1/SDATA2_BS2/GPIO2                                 | Signals sent from UART0/1 that it is ready to receive data                                                           | Out              | _              |
| Clear-To-Send        | DDATA2/CTS0/GPIO3<br>DDATA0/CTS1/SDATA0_SDIO1/GPIO1                               | Signals sent to UART0/1 that data can be transmitted to peripheral                                                   | In               | _              |
| Timer Output         | SDATAO1/TOUT0/GPIO18                                                              | Capability of output waveform or pulse generation                                                                    | Out              | _              |
| IEC958 inputs        | EBUIN1/GPIO36 EBUIN2/SCLKOUT/GPIO13 EBUIN3/CMD_SDIO2/GPIO14 QSPICS0/EBUIN4/GPIO15 | Audio interfaces to IEC958 inputs                                                                                    | ln               | _              |
| IEC958 outputs       | EBUOUT1/GPIO37<br>QSPICS1/EBUOUT2/GPIO16                                          | Audio interfaces to IEC958 outputs                                                                                   | Out              | _              |
| Serial data in       | SDATAI1/GPIO17<br>SDATAI3/GPIO8                                                   | Audio interfaces to serial data inputs                                                                               | ln               | _              |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Signal Description**

# Table 3. MCF5251 Signal Index (continued)

| Signal Name                             | Mnemonic                                                | Function                                                                                  | Input/<br>Output | Reset<br>State |
|-----------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------|----------------|
| Serial data out                         | SDATAO1/TOUT0/GPIO18<br>SDATAO2/GPIO34                  | Audio interfaces to serial data outputs                                                   | In/Out<br>Out    | _              |
| Word clock                              | LRCK1/GPIO19<br>LRCK2/GPIO23<br>LRCK3/AUDIOCLOCK/GPIO43 | Audio interfaces to serial word clocks                                                    | In/Out           | -              |
| Bit clock                               | SCLK1/GPIO20<br>SCLK2/GPIO22<br>SCLK3/GPIO35            | Audio interfaces to serial bit clocks                                                     |                  | -              |
| Serial input                            | EF/RXD2/GPIO6                                           | Error flag serial in                                                                      | In/Out           | -              |
| Serial input                            | CFLG/GPIO5                                              | C-flag serial in                                                                          | In/Out           | _              |
| Subcode clock                           | RCK/QSPIDIN/QSPIDOUT/<br>GPIO26                         | Audio interfaces to subcode clock                                                         | In/Out           | -              |
| Subcode sync                            | QSPIDOUT/SFSY/GPIO27                                    | Audio interfaces to subcode sync                                                          | In/Out           | -              |
| Subcode data                            | QSPICLK/SUBR/GPIO25                                     | Audio interfaces to subcode data                                                          | In/Out           | _              |
| Clock frequency trim                    | XTRIM/TXD2/GPIO0                                        | Clock trim control                                                                        | Out              | -              |
| Audio clocks out                        | MCLK1/GPIO11<br>QSPICS2/MCLK2/GPIO24                    | DAC output clocks                                                                         | Out              | -              |
| Audio clock in                          | LRCK3/AUDIOCLOCK/GPIO43                                 | Optional audio clock input                                                                |                  | -              |
| MemoryStick/<br>SecureDigital interface | EBUIN3/CMD_SDIO2/GPIO14                                 | Secure Digital command lane—<br>MemoryStick interface 2 data I/O                          | In/Out           | ı              |
|                                         | EBUIN2/SCLKOUT/GPIO13                                   | Clock out for both MemoryStick interfaces and for Secure Digital                          | In/Out           | ı              |
|                                         | DDATA0/CTS1/SDATA0_SDIO1/GPIO1                          | SecureDigital serial data bit 0—<br>MemoryStick interface 1 data I/O                      | In/Out           | -              |
|                                         | SCL0/SDATA1_BS1/GPIO41                                  | SecureDigital serial data bit 1—<br>MemoryStick interface 1 strobe                        | In/Out           | -              |
|                                         | DDATA1/RTS1/SDATA2_BS2/GPIO2                            | SecureDigital serial data bit 2—<br>MemoryStick interface 2 strobe<br>Reset output signal | In/Out           | -              |
|                                         | SDA0/SDATA3/GPIO42                                      | SecureDigital serial data bit 3                                                           | In/Out           | _              |



# Table 3. MCF5251 Signal Index (continued)

| Signal Name             | Mnemonic                                                                               | Function                                                                            | Input/<br>Output | Reset<br>State |
|-------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------|----------------|
| AT attachment interface | ATA_DIOW                                                                               | ATA write strobe signal                                                             | Out              | _              |
| (IDE interface)         | ATA_DIOR                                                                               | ATA read strobe signal                                                              | Out              | _              |
|                         | ATA_IORDY                                                                              | ATA I/O ready input                                                                 | In               | _              |
|                         | ATA_DMARQ                                                                              | ATA DMA request                                                                     | In               | _              |
|                         | ATA_DMACK                                                                              | ATA DMA acknowledge                                                                 | Out              | _              |
|                         | ATA_INTRQ                                                                              | ATA interrupt request                                                               | In               | _              |
|                         | ATA_CS0                                                                                | ATA chip select 0                                                                   | Out              | _              |
|                         | ATA_CS1                                                                                | ATA chip select 1                                                                   | Out              | _              |
|                         | ATA_A[2:0]                                                                             | 3-bit ATA address bus                                                               | Out              | _              |
|                         | ATA_D[15:0]                                                                            | 16-bit ATA data bus                                                                 | In/Out           | _              |
| CAN interface           | CAN0_TX                                                                                | CAN 0 transmit                                                                      | Out              | _              |
|                         | CAN0_RX                                                                                | CAN 0 receive                                                                       | In               | _              |
|                         | CAN1_TX                                                                                | CAN 1 transmit                                                                      | Out              | 1              |
|                         | CAN1_RX                                                                                | CAN 1 receive                                                                       | In               | -              |
| USB PHY interface       | USBVBUS                                                                                | USB Vbus input                                                                      | In               | 1              |
|                         | USBID                                                                                  | USB ID input                                                                        | In               | _              |
|                         | USBRES                                                                                 | USB current programming resistor pin                                                | Analog           | -              |
|                         | USBDN                                                                                  | USB DM signalling line                                                              | In/Out           | -              |
|                         | USBDP                                                                                  | USB DP signalling line                                                              | In/Out           | -              |
| USB oscillator          | USB_CRIN<br>USB_CROUT                                                                  | Connections for USB oscillator crystal (24 MHz)                                     | In<br>Out        | -              |
| RTC oscillator          | RTC_CRIN<br>RTCCROUT                                                                   | Connections for real-time clock crystal (32.768 kHz)                                | In<br>Out        | _              |
| AD IN                   | ADIN0/GPI52<br>ADIN1/GPI53<br>ADIN2/GPI54<br>ADIN3/GPI55<br>ADIN4/GPI56<br>ADIN5/GPI57 | Analog-to-Digital Converter input signals                                           | In               | -              |
| AD OUT                  | ADREF<br>ADOUT/SCLK4/GPIO58                                                            | Analog-to-Digital Converter output signal—connects to ADREF via integrator network. | In/Out           | -              |
| QSPI clock              | QSPICLK/SUBR/GPIO25                                                                    | QSPI clock signal                                                                   | In/Out           | _              |
| QSPI data in            | RCK/QSPIDIN/QSPIDOUT/GPIO26                                                            | QSPI data input                                                                     | In/Out           | _              |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Signal Description**

# Table 3. MCF5251 Signal Index (continued)

| Signal Name                                      | Mnemonic                                                                                                 | Function                                                                                               | Input/<br>Output | Reset<br>State |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------|----------------|
| QSPI data out                                    | RCK/QSPIDIN/QSPIDOUT/GPIO26<br>QSPIDOUT/SFSY/GPIO27                                                      | QSPI data out                                                                                          | In/Out           | -              |
| QSPI chip selects                                | QSPICS0/EBUIN4/GPIO15<br>QSPICS1/EBUOUT2/GPIO16<br>QSPICS2/MCLK2/GPIO24<br>CS1/QSPICS3/GPIO28            | QSPI chip selects                                                                                      | In/Out           | -              |
| System oscillator in                             | CRIN                                                                                                     | System input                                                                                           | In               | _              |
| System oscillator out                            | CROUT                                                                                                    | System output                                                                                          | Out              | _              |
| Reset In                                         | RSTI                                                                                                     | Processor reset input                                                                                  | In               | -              |
| Freescale Test Mode                              | TEST[2:0]                                                                                                | TEST pins.                                                                                             | In               | _              |
| Linear regulator output                          | LINOUT                                                                                                   | Output of 1.2 V to supply core                                                                         | Out              | _              |
| Linear regulator input                           | LININ                                                                                                    | Input, typically I/O supply (3.3V)                                                                     | In               | _              |
| Linear regulator ground                          | LINGND                                                                                                   |                                                                                                        |                  | _              |
| High Impedance                                   | HI_Z                                                                                                     | Assertion tri-states output signal pins                                                                | In               |                |
| Debug Data                                       | DDATA0/CTS1/SDATA0_SDIO1/GPIO1<br>DDATA1/RTS1/SDATA2_BS2/GPIO2<br>DDATA2/CTS0/GPIO3<br>DDATA3/RTS0/GPIO4 | Display of captured processor data and break-point statuses                                            | In/Out           | Hi-Z           |
| Processor Status                                 | PST0/GPIO50<br>PST1/GPIO49<br>PST2/INTMON2/GPIO48<br>PST3/INTMON1/GPIO47                                 | Indication of internal processor status.                                                               | In/Out           | Hi-Z           |
| Processor clock                                  | PSTCLK/GPIO51                                                                                            | Processor clock output                                                                                 | Out              | _              |
| Test Clock                                       | TCK                                                                                                      | Clock signal for IEEE 1149.1A JTAG                                                                     | In               | -              |
| Test Reset/<br>Development Serial<br>Clock       | DSCLK/TRST                                                                                               | Multiplexed signal that is asynchronous reset for JTAG controller. Also, clock input for debug module. | In               | _              |
| Test Mode Select/Break<br>Point                  | TMS/BKPT                                                                                                 | Multiplexed signal that is test mode select in JTAG mode and a hardware break-point in debug mode      | In               | -              |
| Test Data Input/<br>Development Serial<br>Input  | TDI/DSI                                                                                                  | Multiplexed serial input for the JTAG or background debug module.                                      | In               | -              |
| Test Data<br>Output/Development<br>Serial Output | TDO/DSO                                                                                                  | Multiplexed serial output for the JTAG or background debug module                                      | Out              | -              |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



# 4 Electrical Specifications

Table 4 through Table 10 provide the electrical characteristics for the MCF5251 processor. The remaining figures and tables in this section provide the timing diagrams and the timing parameters for the MCF5251 processor.

Table 4 provides the maximum rating parameters for the MCF5251 processor.

**Table 4. Maximum Ratings** 

| Rating                         | Symbol           | Value        | Units |
|--------------------------------|------------------|--------------|-------|
| Supply Core Voltage            | V <sub>cc</sub>  | -0.5 to +2.5 | V     |
| Maximum Core Operating Voltage | V <sub>cc</sub>  | +1.32        | V     |
| Minimum Core Operating Voltage | V <sub>cc</sub>  | +1.08        | V     |
| Supply I/O Voltage             | V <sub>cc</sub>  | -0.5 to +4.6 | V     |
| Maximum I/O Operating Voltage  | V <sub>cc</sub>  | +3.6         | V     |
| Minimum I/O Operating Voltage  | V <sub>cc</sub>  | +3.0         | V     |
| Input Voltage                  | V <sub>in</sub>  | -0.5 to +6.0 | V     |
| Storage Temperature Range      | T <sub>stg</sub> | −65 to +150  | °C    |

Table 5 provides the recommended operating temperatures for the MCF5251 processor.

**Table 5. Operating Temperature** 

| Characteristic                        | Symbol            | Value            | Units |
|---------------------------------------|-------------------|------------------|-------|
| Maximum Operating Ambient Temperature | T <sub>Amax</sub> | +85 <sup>1</sup> | °C    |
| Minimum Operating Ambient Temperature | T <sub>Amin</sub> | -40              | °C    |

<sup>1</sup> This published maximum operating ambient temperature should be used only as a system design guideline. All device operating parameters are guaranteed only when the junction temperature does not exceed 125° C.

Table 6 provides the recommended operating supply voltages for the MCF5251 processor.

**Table 6. Recommended Operating Supply Voltages** 

| Pin Name  | Min  | Тур | Max  | Unit |
|-----------|------|-----|------|------|
| COREVDD   | 1.08 | 1.2 | 1.32 | V    |
| PADVDD    | 3.0  | 3.3 | 3.6  | V    |
| ADVDD     | 3.0  | 3.3 | 3.6  | V    |
| ADGND     | _    | GND | _    | V    |
| OSCPADVDD | 3.0  | 3.3 | 3.6  | V    |
| OSCPADGND | _    | GND | _    | V    |
| USBVDD    | _    | 3.3 | _    | V    |
| USBVDDP   | _    | 1.2 | _    | V    |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Electrical Specifications**

**Table 6. Recommended Operating Supply Voltages (continued)** 

| Pin Name   | Min  | Тур | Max  | Unit |
|------------|------|-----|------|------|
| USBGND     | -    | GND | -    | V    |
| RTCVDDA    | 3.0  | _   | 4.2  | V    |
| RTCVSSA    | _    | GND | _    | V    |
| PLLCOREVDD | 1.08 | 1.2 | 1.32 | V    |
| PLLCOREGND | _    | GND | _    | V    |
| LININ      | 3.0  | 3.3 | 3.6  | V    |
| GND        | -    | GND | _    | V    |

Table 7 provides the operating parameters for the linear regulator.

**Table 7. Linear Regulator Operating Parameters** 

| Characteristic                         | Symbol | Min  | Тур | Max  | Units |
|----------------------------------------|--------|------|-----|------|-------|
| Input Voltage (LININ)                  | Vin    | 3.0  | 3.3 | 3.6  | V     |
| Output Voltage (LINOUT)                | Vout   | 1.08 | 1.2 | 1.32 | V     |
| Output Current                         | lout   | -    | 100 | 150  | mA    |
| Power Dissipation                      | Pd     | -    | _   | 500  | mW    |
| Load Regulation<br>10% lout ≥ 90% lout | _      | -    | 50  | 60   | mV    |
| Power Supply Rejection                 | PSRR   | _    | 40  | _    | dB    |

## **NOTE**

A pmos regulator is used as a current source in this linear regulator, so a  $10~\mu F$  capacitor (ESR 0... 5 Ohm) is needed on the output pin (LINOUT) to integrate the current. Typically, this requires the use of a tantalum type capacitor.

Table 8 provides the measured parameters related to temperature for the linear regulator.

Table 8. Linear Regulator—Measured Parameters Related to Temperature

| Characteristic                         | Symbol | Min           | Тур         | Max          | Units |
|----------------------------------------|--------|---------------|-------------|--------------|-------|
| Input Voltage (LININ)                  | Vin    | 2.97          | 3.3         | 3.63         | V     |
| Output Voltage (LINOUT)<br>100 mA load | Vout   | 125 °C: 1.16: | 25 °C: 1.19 | -40 °C: 1.22 | V     |
| Current Consumption                    | Icc    | -40 °C: 44    | 25 °C: 56   | 125 °C: 68   | mA    |
| Power Dissipation                      | Pd     | -40 °C: 131   | 25 °C: 185  | 125 °C: 247  | mW    |
| Load Regulation<br>10% lout ≥ 90% lout | _      | -40 °C: 46    | 25 °C: 57   | 125 °C: 70   | mV    |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3





Figure 2. Linear Regulator—Voutput vs Vinput

Table 9 provides the operating parameters for the ADC DC electrical characteristics.

**Table 9. Operating Parameters for ADC DC Electrical Characteristics** 

| Characteristic                     | Symbol              | Min  | Тур  | Max       | Units |
|------------------------------------|---------------------|------|------|-----------|-------|
| Operation Voltage Range for ADC    | ADVDD               | 3    | _    | 3.6       | V     |
| Common Mode Rejection              | CMR                 | 0    | _    | ADVDD-1.1 | V     |
| Reference Voltage (external)       | ADREF               | 0    | _    | ADVDD-1.1 | V     |
| Input offset voltage               | V <sub>offset</sub> | _    | 10   | -         | mV    |
| Input Hysteresis (ADINx = ADVDD/2) | V <sub>hyst</sub>   | 0.73 | 0.78 | 0.85      | mV    |
| ADC Input Linear Operating Range   | ADINx               | 0    | _    | ADVDD-1.1 | V     |
| AD Convertor Error                 |                     | 2    |      |           | LSB   |

Note: Software and hardware sampling time is dependent on the external RC network used and the internal CPU Frequency and AD Converter clock divider. See Section 12.4.1 in the MCF5251 Reference Manual for more information.

Table 10 provides the DC electrical specifications for the digital pins.

Table 10. DC Electrical Specifications (I/O Vcc =  $3.3 \text{ Vdc} \pm 0.3 \text{ Vdc}$ )

| Characteristic                  | Symbol          | Min  | Max | Units |
|---------------------------------|-----------------|------|-----|-------|
| Operation Voltage Range for I/O | V <sub>cc</sub> | 3.0  | 3.6 | V     |
| Input High Voltage              | V <sub>IH</sub> | 2    | 5.5 | V     |
| Input Low Voltage               | V <sub>IL</sub> | -0.3 | 0.8 | V     |
| Reset Threshold Voltage - High  | RtH             | 2.0  | -   | V     |
| Reset Threshold Voltage - Low   | TtL             | -    | 0.8 | V     |
| Reset Input Rise Time           | nS              | 10   | -   | _     |
| Reset Input Fall Time           | nS              | 10   | _   | _     |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Electrical Specifications**

Table 10. DC Electrical Specifications (I/O Vcc = 3.3 Vdc  $\pm$  0.3 Vdc) (continued)

| Characteristic                                                                                                                                                                                                            | Symbol           | Min  | Max  | Units |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|-------|
| Input Leakage Current @ 0.0 V/3.3 V<br>During Normal Operation                                                                                                                                                            | I <sub>in</sub>  | -    | ±1   | μΑ    |
| Hi-Impedance (Three-State) Leakage Current @ 0.0 V/3.3 V During Normal Operation                                                                                                                                          | I <sub>TSI</sub> | _    | ±1   | μΑ    |
| Output High Voltage I <sub>OH</sub> = 11.9 mA <sup>1</sup> , 6.3 mA <sup>2</sup> ,3.1 mA <sup>3</sup>                                                                                                                     | V <sub>OH</sub>  | 2.4  | -    | ٧     |
| Output Low Voltage I <sub>OL</sub> = 7.1m A <sup>1</sup> , 3.5 mA <sup>2</sup> , 1.8 mA <sup>3</sup>                                                                                                                      | V <sub>OL</sub>  | _    | 0.4  | ٧     |
| Schmitt Trigger Low to High Threshold Point <sup>4</sup>                                                                                                                                                                  | V <sub>T+</sub>  | 1.67 | 1.79 | V     |
| Schmitt Trigger High to Low Threshold Point <sup>4</sup>                                                                                                                                                                  | V <sub>T-</sub>  | 1.01 | 1.15 | V     |
| Load Capacitance: D[31:16], SCLK[4:1], SCLKOUT, EBUOUT[2:1], LRCK[3:1], SDATAO[2:1], CFLG, EF, IDE_DIOR, IDE_DIOW, IDE_IORDY, MCLK1, MCLK2                                                                                | C <sub>L</sub>   | -    | 50   | pF    |
| Load Capacitance: A[24:9], ATA_CS0, ATA_CS1, ATA_A[2:0], ATA_DIOR, ATA_DIOW, ATA_DMACK, ATA_D[15:0], SDATAI[3,1]                                                                                                          | C <sub>L</sub>   | 15   | 40   | pF    |
| Load Capacitance: A[8:1], ADOUT, ATA_RST BCLK, BCLKE, SDCAS, SDRAS, SDLDQM, SDCSO, SDUDQM, SDWE, BUFENB[2:1], CANO_TX, CAN1_TX, EBUIN1, RXD[2:0]                                                                          | C <sub>L</sub>   | _    | 30   | pF    |
| Load Capacitance: SDA0, SDA1, SCL0, SCL1, CMD_SDIO2, SDATA2_BS2, SDATA1_BS1, SDATA0_SDIO1, CS0/CS4, CS1, OE, RW, TA, TXD[2:0], XTRIM, TDO/DSO, RCK, SFSY, SUBR, SDATA3, TOUT0, QSPID_OUT, QSPICS[3:0], QSPICLK, GPIO[6:5] | C <sub>L</sub>   | _    | 20   | pF    |
| Load Capacitance:<br>DDATA[3:0], PST[3:0], PSTCLK                                                                                                                                                                         | C <sub>L</sub>   | _    | 15   | pF    |
| Capacitance <sup>5</sup> , V <sub>in</sub> = 0 V, f = 1 MHz                                                                                                                                                               | C <sub>IN</sub>  | _    | 6    | pF    |

<sup>&</sup>lt;sup>1</sup> 8.0 mA: SCL0, SDA0, SCL1, SDA1, PST[3:0], DDATA[3:0], TDSO, RW, ATA\_RST, MCLK1, QSPICS2\_MCLK2

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3

<sup>4.0</sup> mA: BUFENB1, BUFENB2, EBUOUT1, SCLKOUT, CMDSDIO, IDE\_DIOR, IDE\_DIOW, TOUT0, RTS[1:0], TXD[1:0], SCLK[4:1], LRCK[4:1], SDATAO1, SDATAO2, QSPICLK, QSPICS0, QSPICS1\_EBUOUT2, QSPICS3, QSPIDOUT, RCK, XTRIM, A[8:1], ATA\_CS0, ATA\_CS1, ATA\_A[2:0]

<sup>&</sup>lt;sup>3</sup> 2.0 mA: TMS/BKPT, DSI/TDI, TRST/DSCLK

<sup>&</sup>lt;sup>4</sup> SCLK[4:1], SCL0, SCL1, SDA0, SDA1, ATA\_DMARQ, ATA\_INTRQ, ATA\_IORDY

 $<sup>^{\</sup>rm 5}$  Capacitance  $C_{\rm IN}$  is periodically sampled rather than 100% tested.



Figure 3 and Table 11 provide the clock timing diagram and timing parameters.



Figure 3. Clock Timing Definition

## **NOTE**

Signals shown in Figure 3 are in relation to the SYSCLK clock. No relationship between signals is implied or intended.

Table 11 shows the clock timing parameters.

**Table 11. Clock Timing Parameters** 

| ID   | Characteristic                          | 140 MH | Units |        |
|------|-----------------------------------------|--------|-------|--------|
| l ib | Characteristic                          | Min    | Max   | Offics |
| _    | CRIN Frequency with external oscillator | 5.00   | 33.86 | MHz    |
| _    | CRIN Frequency with internal oscillator | 5      | 16.94 | MHz    |
| C5   | PSTCLK cycle time                       | 7      | _     | ns     |
| C6   | PSTCLK duty cycle                       | 40     | 60    | %      |
| C7   | BCLK cycle time                         | 14.0   | -     | ns     |
| C8   | BCLK duty cycle                         | 35     | 65    | %      |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Electrical Specifications**

Table 12 shows the CRIN Crystal suggested parameters.

**Table 12. CRIN Crystal Suggested Parameters** 

| Parameter                                            | Min | Тур | Max   | Unit |
|------------------------------------------------------|-----|-----|-------|------|
| Frequency                                            | 5   | _   | 16.94 | MHz  |
| Frequency Tolerance                                  | -   | _   | ±50   | ppm  |
| Frequency Stability Over Operating Temperature Range | -   | _   | ±50   | ppm  |
| ESR                                                  | -   | 40  | _     | Ω    |
| Shunt Capacitance                                    | _   | 7   | _     | pF   |
| Load Capacitance                                     | _   | 18  | _     | pF   |

# 4.1 SDRAM Bus Timing

The SDRAM bus is a synchronous bus. Propagation delays, set-up times and hold times with respect to the SDRAM clock BCLK are shown in Figure 4 and the parameters provided in Table 13. When BCLK clock is not active, SDRAM interface is not valid and the external bus cannot be used.



Figure 4. SDRAM Bus Timing Diagram

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



| ID | ID Characteristic                                                                       |      | Timing to 50% Points<br>Maximum |               |       |  |
|----|-----------------------------------------------------------------------------------------|------|---------------------------------|---------------|-------|--|
| טו |                                                                                         |      | 40 pF<br>Load                   | 50 pF<br>Load | Units |  |
| D1 | Propagation delay BCLK rising to data valid                                             | 7.88 | 8.8                             | 9.6           | ns    |  |
| D2 | Propagation delay BCLK rising to BCLKE, SDLDQM, SDUDQM, SDWE, SDCSO, SDRAS, SDCAS valid | 8.7  | -                               | _             | ns    |  |
| D3 | Propagation delay BCLK rising to A[24:9] valid                                          | 8.3  | 9.2                             | _             | ns    |  |
| D4 | Set-up time data valid to BCLK rising                                                   | 0    | 0                               | 0             | ns    |  |

**Table 13. SDRAM Bus Timing Parameters** 

# 4.2 SPDIF Timing

D5

The Sony/Philips Digital Interface (SPDIF) timing parameters are provided in Table 14. SPDIF timing is totally asynchronous, therefore there is no need for relationship with the clock. Table 14 shows the differences between high-low and low-high propagation delay which is called the skew.

0.7

0.7

0.7

ns

**Table 14. SPDIF Propagation Skew and Transition Parameters** 

| Characteristic                                                      | Pin Load | Prop Delay<br>Maximum | Skew <sup>1</sup><br>Maximum | Transition <sup>2</sup> Rise<br>Maximum | Transition Fall<br>Maximum | Units |
|---------------------------------------------------------------------|----------|-----------------------|------------------------------|-----------------------------------------|----------------------------|-------|
| EBUIN1, EBUIN2, EBUIN3, EBUIN4: asynchronous inputs, no specs apply | -        | -                     | 0.7                          | -                                       | -                          | ns    |
| EBUOUT1, EBUOUT2 output                                             | 40 pF    | -                     | 1.5                          | 24.2                                    | 31.3                       | ns    |
| EBUOUT1, EBUOUT2 output                                             | 20 pF    | -                     | 1.5                          | 13.6                                    | 18.0                       | ns    |

Skew value does not include the skew introduced by different rise and fall times.

Hold time BCLK rising to data valid

# 4.3 Serial Audio Interface Timing

The Serial Audio Interface fully complies with the Industry standard Philips IIS (InterIC Serial Audio Bus) timings.

# 4.4 DDATA/PST/PSTCLK Debug Interface

Table 15 provides the timing parameters.

Table 15. DDATA/PST/PSTCLK Debug Interface Timing Parameters

| Characteristic                                               | Pin Load | Min  | Max | Units |
|--------------------------------------------------------------|----------|------|-----|-------|
| PSTCLK clock rise edge to DDATA/PSTDATA <sup>1</sup> invalid | 15 pF    | -1.0 | _   | ns    |
| PSTCLK clock rise edge to DDATA/PSTDATA <sup>2</sup> valid   | 15 pF    | _    | 4.0 | ns    |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3

<sup>&</sup>lt;sup>2</sup> Transition times between 10% Vdd and 90% Vdd.



## **Electrical Specifications**

- <sup>1</sup> Note that output data may go invalid *before* rising edge of the clock. To clock data in reliably, you need to sample data, for example, 2 ns before rising edge of clock.
- <sup>2</sup> Timing figure given takes 50% margin for noise and uncertainty on pin capacitance. Simulated clock-to-data, not taking noise effects into account is 2.7 ns.

# 4.5 BDM and JTAG Timing

Table 16 provides the BDM timing parameters.

**Table 16. BDM Interface Timing Parameters** 

| Characteristic                                        | Min | Max             | Units |
|-------------------------------------------------------|-----|-----------------|-------|
| Clock period for DSCLK clock                          | _   | 5T <sup>1</sup> | ns    |
| Set-up time DSI, BKPT, to DSCLK rising edge           | 4.0 | _               | ns    |
| Hold time DSI, BKPT to DSCLK rising edge              | _   | T+ 4.0          | ns    |
| Propagation delay DSCLK rising edge to TDO/DSO change | 3T  | 4T + 32         | ns    |

 $<sup>^{1}</sup>$  T denotes the CPU clock period. E.g. if the CPU is running at 100 MHz, T = 10 ns

Figure 5 provides the JTAG timing diagram and Table 17 provides the JTAG timing parameters.



Figure 5. JTAG Timing Diagram

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



**Table 17. JTAG Timing Parameters** 

| ID  | Characteristic                                                              | Min | Max | Units |
|-----|-----------------------------------------------------------------------------|-----|-----|-------|
| _   | TCK Frequency of Operation                                                  | 0   | 10  | MHz   |
| J1  | TCK Cycle Time                                                              | 100 |     | ns    |
| J2A | TCK Clock Pulse High Width                                                  | 25  | _   | ns    |
| J2B | TCK Clock Pulse Low Width                                                   | 25  |     | ns    |
| J3A | TCK Fall Time (V <sub>IH</sub> =2.4 V to V <sub>IL</sub> =0.5 V)            | _   | 5   | ns    |
| J3B | TCK Rise Time (V <sub>IL</sub> =0.5 v to V <sub>IH</sub> =2.4 V)            | _   | 5   | ns    |
| J4  | TDI, TMS to TCK rising (Input Setup)                                        | 8   | _   | ns    |
| J5  | TCK rising to TDI, TMS Invalid (Hold)                                       | 10  | _   | ns    |
| J6  | Boundary Scan Data Valid to TCK (Setup)                                     | 1   | _   | ns    |
| J7  | TCK to Boundary Scan Data Invalid to rising edge (Hold)                     | 10  | _   | ns    |
| J8  | TRST Pulse Width (asynchronous to clock edges)                              | 12  | _   | ns    |
| J9  | TCK falling to TDO Valid (signal from driven or three-state)                | _   | 15  | ns    |
| J10 | TCK falling to TDO High Impedance                                           | 2   | 15  | ns    |
| J11 | TCK falling to Boundary Scan Data Valid (signal from driven or three-state) | _   | 15  | ns    |
| J12 | TCK falling to Boundary Scan. Data High Impedance                           | 1   | 15  | ns    |

This section includes the pin assignment information, contact connection diagram, and the mechanical package drawing.

The MCF5251 device is available in the following package:

• 225 MAPBGA 13 x 13 mm 0.8 mm pitch package as shown in Figure 6.

# 5.1 Pin Assignment

Table 18 defines all the settings of each pad. See Figure 7 for the ball map of pin locations and Table 20 for the device pin list, sorted by signal identification.

Table 18. 225 MAPBGA Pin Assignment

| Name | Drive Type/<br>Strength | Load<br>(pF) | 1st<br>Function | 2nd<br>Function | Pinconfig<br>Register<br>Bit | GP<br>Pin | Reset | Notes |
|------|-------------------------|--------------|-----------------|-----------------|------------------------------|-----------|-------|-------|
|      |                         |              |                 | Address         | Bus                          |           |       |       |
| A1   | O / 2 mA                | 30           | _               | _               | _                            | _         | Х     | _     |
| A2   | O / 2 mA                | 30           | _               | _               | _                            | _         | Χ     | _     |
| A3   | O / 2 mA                | 30           | _               | _               | _                            | _         | Χ     | _     |
| A4   | O / 2 mA                | 30           | _               | _               | _                            | _         | Χ     | _     |
| A5   | O / 2 mA                | 30           | _               | _               | _                            | _         | Χ     | _     |
| A6   | O / 2 mA                | 30           | _               | _               | _                            | _         | Х     | _     |
| A7   | O / 2 mA                | 30           | _               | _               | _                            | _         | Х     | _     |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 18. 225 MAPBGA Pin Assignment (continued)

| Name             | Drive Type/<br>Strength | Load<br>(pF) | 1st<br>Function | 2nd<br>Function | Pinconfig<br>Register<br>Bit | GP<br>Pin | Reset   | Notes                                                           |  |  |  |  |
|------------------|-------------------------|--------------|-----------------|-----------------|------------------------------|-----------|---------|-----------------------------------------------------------------|--|--|--|--|
| A8               | O / 2 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A9               | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A10              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A11              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A12              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A13              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A14              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A15              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A16              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A17              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A18              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A19              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A20/A24          | O / 8 mA                | 30           | A20             | A24             | 31                           | _         | Х       | Audio Clock Select: 1-LRCK3 pin;<br>0-CRIN pin                  |  |  |  |  |
| A21              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A22              | O / 8 mA                | 30           | _               | _               | _                            | _         | Х       | _                                                               |  |  |  |  |
| A23/GPO54        | O / 8 mA                | 30           | A23             | -               | _                            | O54       | Х       | Boot Mode Select:1-Memory connected to CS0; 0-Internal boot rom |  |  |  |  |
|                  | Data Bus                |              |                 |                 |                              |           |         |                                                                 |  |  |  |  |
| D16              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D17              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D18              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D19              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D20              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D21              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D22              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D23              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D24              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D25              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D26              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D27              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D28              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D29              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D30              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
| D31              | IO / 8 mA               | 40           | _               | _               | _                            | _         | HI_Z    | _                                                               |  |  |  |  |
|                  | l                       | I            |                 | Bus Con         | trol                         |           |         | 1                                                               |  |  |  |  |
| ŌĒ               | O / 4 mA                | 30           | -               | -               | _                            | _         | Negated | _                                                               |  |  |  |  |
| RW               | O / 4 mA                | 30           | -               | -               | _                            | _         | Н       | _                                                               |  |  |  |  |
| TA/GPIO12        | IO / 2 mA               | 30           | TA              | -               | _                            | IO12      | _       | _                                                               |  |  |  |  |
| BUFENB1/GPIO29   | IO / 2 mA               | 30           | BUFENB1         | 1               | _                            | 1029      | _       | -                                                               |  |  |  |  |
| BUFENB2/GPIO30   | IO / 2 mA               | 30           | BUFENB2         | -               | _                            | IO30      | _       | _                                                               |  |  |  |  |
| IDE_DIOR/GPIO31  | IO / 2 mA               | 30           | IDE_DIOR        | 1               | _                            | IO31      | _       | Controlled by CS2 registers                                     |  |  |  |  |
| IDE_DIOW/GPIO32  | IO / 2 mA               | 30           | IDE_DIOW        | 1               | _                            | 1032      | _       | Controlled by CS2 registers                                     |  |  |  |  |
| IDE_IORDY/GPIO33 | IO / 2 mA               | 30           | IDE_IORDY       | -               | -                            | IO33      | _       | _                                                               |  |  |  |  |
|                  |                         |              |                 | Chip Sele       | ects                         |           |         |                                                                 |  |  |  |  |
| CS0/CS4          | O / 4 mA                | 30           | CS0             | CS4             | _                            | _         | Negated | Boot Mode Select:1-CS0; 0-CS4                                   |  |  |  |  |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 18. 225 MAPBGA Pin Assignment (continued)

| Name                   | Drive Type/<br>Strength | Load<br>(pF) | 1st<br>Function | 2nd<br>Function | Pinconfig<br>Register<br>Bit | GP<br>Pin | Reset   | Notes                                  |  |  |  |
|------------------------|-------------------------|--------------|-----------------|-----------------|------------------------------|-----------|---------|----------------------------------------|--|--|--|
| CS1/QSPICS3/<br>GPIO28 | IO / 2 mA               | 30           | CS1             | QSPICS3         | 25                           | IO28      | Negated | _                                      |  |  |  |
|                        |                         |              |                 | SDRAM Cor       | ntroller                     |           |         |                                        |  |  |  |
| BCLK/GPIO40            | IO / 8 mA               | 15           | BCLK            | _               | _                            | IO40      | _       | _                                      |  |  |  |
| BCLKE/GPIO63           | IO / 8 mA               | 20           | BCLKE           | _               | _                            | 1063      | _       | _                                      |  |  |  |
| SDLDQM/GPO52           | O / 8 mA                | 20           | SDLDQM          | _               | _                            | 052       | _       | _                                      |  |  |  |
| SDUDQM/GPO53           | O / 8 mA                | 20           | SDUDQM          | _               | _                            | O53       | _       | _                                      |  |  |  |
| SDWE/GPIO38            | IO / 8 mA               | 20           | SDWE            | _               | _                            | IO38      | Negated | _                                      |  |  |  |
| SDCS0/GPIO60           | IO / 8 mA               | 20           | SDCS0           | _               | _                            | IO60      | Negated | _                                      |  |  |  |
| SDRAS/GPIO59           | IO / 8 mA               | 20           | SDRAS           | _               | _                            | IO59      | Negated | _                                      |  |  |  |
| SDCAS/GPIO39           | IO / 8 mA               | 20           | SDCAS           | _               | _                            | IO39      | Negated | _                                      |  |  |  |
| ATA Interface          |                         |              |                 |                 |                              |           |         |                                        |  |  |  |
| ATA_A0                 | O / 2 mA                | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_A1                 | O / 2 mA                | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_A2                 | O / 2 mA                | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D0                 | IO / 8 mA               | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_D1                 | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D2                 | IO / 8 mA               | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_D3                 | IO / 8 mA               | 40           | _               | -               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D4                 | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D5                 | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D6                 | IO / 8 mA               | 40           | -               | _               | _                            | -         | -       | _                                      |  |  |  |
| ATA_D7                 | IO / 8 mA               | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_D8                 | IO / 8 mA               | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_D9                 | IO / 8 mA               | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_D10                | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D11                | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D12                | IO / 8 mA               | 40           | _               | _               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D13                | IO / 8 mA               | 40           | _               | -               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D14                | IO / 8 mA               | 40           | _               | -               | _                            | _         | _       | _                                      |  |  |  |
| ATA_D15                | IO / 8 mA               | 40           | _               | -               | _                            | _         | _       | _                                      |  |  |  |
| ATA_CS0                | O / 2 mA                | 40           | 1               | ı               | _                            | -         | _       | _                                      |  |  |  |
| ATA_CS1                | O / 2 mA                | 40           | I               | ı               | _                            | -         | -       | -                                      |  |  |  |
| ATA_DIOR               | O / 8 mA                | 40           | -               | -               | _                            | _         | _       | _                                      |  |  |  |
| ATA_DIOW               | O / 8 mA                | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_IORDY              | ļ                       | _            | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_INTRQ              | ļ                       | _            | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_DMARQ              | I                       | _            | -               |                 | _                            | -         | _       | _                                      |  |  |  |
| ATA_DMACK              | O / 8 mA                | 40           | _               | _               | _                            | -         | _       | _                                      |  |  |  |
| ATA_RST                | O / 2 mA                | 40           | -               | _               | _                            | _         | _       | _                                      |  |  |  |
|                        |                         |              |                 | Clock Gene      | ration                       |           |         |                                        |  |  |  |
| CRIN                   | _                       | _            | -               | _               | -                            | _         | _       | Main Processor Clock Input             |  |  |  |
| CROUT                  | _                       | -            | -               | -               | _                            | _         | _       | Main Processor Clock Output            |  |  |  |
| RTC_CRIN               | А                       | _            |                 |                 | _                            | -         | -       | Real Time Clock (32.768 kHz)<br>Input  |  |  |  |
| RTCCROUT               | А                       | -            | -               | -               | _                            | _         | _       | Real Time Clock (32.768 kHz)<br>Output |  |  |  |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 18. 225 MAPBGA Pin Assignment (continued)

| Notes (24 MHz) Input (24 MHz) Output apable Input |
|---------------------------------------------------|
| (24 MHz) Output<br>apable Input                   |
| apable Input                                      |
| · · ·                                             |
| Description                                       |
| Description                                       |
|                                                   |
| Description                                       |
| Description                                       |
| Description                                       |
| Description                                       |
| Operation Tie This Pin                            |
| Operation the this Pin                            |
|                                                   |
| _                                                 |
| _                                                 |
| _                                                 |
| _                                                 |
| apable Input                                      |
| apable Input                                      |
| apable Input                                      |
| apable Input                                      |
| Select: 1-BDM; 0-JTAG                             |
| operation, tie this pin                           |
| operation, tie this pin                           |
|                                                   |
| _                                                 |
| _                                                 |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
| _                                                 |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
| a a                                               |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 18. 225 MAPBGA Pin Assignment (continued)

| Name                            | Drive Type/<br>Strength | Load<br>(pF) | 1st<br>Function | 2nd<br>Function      | Pinconfig<br>Register<br>Bit | GP<br>Pin | Reset | Notes                   |
|---------------------------------|-------------------------|--------------|-----------------|----------------------|------------------------------|-----------|-------|-------------------------|
| LRCK2/GPIO23                    | IO / 2 mA               | 30           | LRCK2           | _                    | _                            | 1023      | _     | _                       |
| SDATAI3/GPIO8                   | IO / 2 mA               | 30           | SDATAI3         | _                    | _                            | IO8       | _     | _                       |
| SCLK3/GPIO35                    | IO / 2 mA               | 30           | SCLK3           | _                    | _                            | IO35      | _     | _                       |
| LRCK3/AUDIOCLK/<br>GPIO43       | IO / 2 mA               | 30           | LRCK3           | AUDIOCLK             | -                            | IO43      | _     | See A20/A24 Description |
| EBUIN1/GPIO36                   | IO / 2 mA               | 30           | EBUIN1          | _                    | _                            | IO36      | _     | _                       |
| EBUIN2/SCLKOUT/<br>GPIO13       | IO / 2 mA               | 30           | EBUIN2          | SCLKOUT              | 16                           | IO13      | _     | _                       |
| EBUIN3/<br>CMD_SDIO2/GPIO14     | IO / 2 mA               | 30           | EBUIN3          | CMDSDIO2             | 15                           | IO14      | _     | _                       |
| QSPICS0/EBUIN4/<br>GPIO15       | IO / 2 mA               | 30           | QSPICS0         | EBUIN4               | 30                           | IO15      | -     | -                       |
| EBUOUT1/GPIO37                  | IO / 2 mA               | 30           | EBUOUT1         | _                    | _                            | IO37      | _     | -                       |
| QSPICS1/<br>EBUOUT2/GPIO16      | IO / 2 mA               | 30           | QSPICS1         | EBUOUT2              | 29                           | IO16      | -     | _                       |
| CFLG/GPIO5                      | IO / 2 mA               | 30           | CFLG            | -                    | -                            | 105       | _     | Interrupt Capable Input |
| EF/RXD2/GPIO6                   | IO / 2 mA               | 30           | EF              | RXD2                 | _                            | 106       | _     | Interrupt Capable Input |
| MCLK1/GPIO11                    | IO / 4 mA               | 30           | MCLK1           | _                    | _                            | IO11      | _     | _                       |
| QSPICS2/MCLK2/<br>GPIO24        | IO / 4 mA               | 30           | QSPICS2         | MCLK2                | 28                           | IO24      | _     | -                       |
|                                 |                         |              | Ana             | log-to-Digital       | Converter                    |           |       |                         |
| ADIN0/GPI52                     | А                       | _            | ADIN0           | _                    | _                            | 152       | _     | _                       |
| ADIN1/GPI53                     | Α                       | _            | ADIN1           | _                    | _                            | 153       | _     | _                       |
| ADIN2/GPI54                     | Α                       | _            | ADIN2           | _                    | _                            | 154       | _     | _                       |
| ADIN3/GPI55                     | Α                       | _            | ADIN3           | _                    | _                            | 155       | _     | _                       |
| ADIN4/GPI56                     | Α                       | _            | ADIN4           | _                    | _                            | 156       | _     | _                       |
| ADIN5/GPI57                     | Α                       | _            | ADIN5           | _                    | _                            | 157       | _     | _                       |
| ADREF                           | Α                       | _            | _               | _                    | _                            | _         | _     | _                       |
| ADOUT/SCLK4/<br>GPIO58          | IO / 2 mA               | 30           | ADOUT           | SCLK4                | 9                            | IO58      | _     | _                       |
|                                 |                         |              |                 | FlexCA               | N                            |           |       |                         |
| CAN0_TX                         | O / 8 mA                | 30           | _               | _                    | _                            | _         | _     | -                       |
| CAN0_RX                         | I                       | _            | _               | _                    | _                            | _         | _     | _                       |
| CAN1_TX                         | O / 8 mA                | 30           | _               | _                    | _                            | _         | _     | _                       |
| CAN1_RX                         | I                       | _            | _               | -                    | _                            | _         | _     | _                       |
| <del>-</del>                    |                         | ı            | L               | QSPI                 |                              |           |       | H                       |
| QSPICLK/SUBR/<br>GPIO25         | IO / 2 mA               | 30           | QSPICLK         | SUBR                 | 27                           | IO25      | _     | _                       |
| RCK/QSPIDIN/<br>QSPIDOUT/GPIO26 | IO / 2 mA               | 30           | RCK             | QSPIDIN/<br>QSPIDOUT | 26                           | IO26      | _     | _                       |
| QSPIDOUT/SFSY/<br>GPIO27        | IO / 2 mA               | 30           | QSPIDOUT        | SFSY                 | 10                           | IO27      | _     | _                       |
|                                 |                         |              |                 | I <sup>2</sup> C     |                              |           |       |                         |
| SDA0/SDATA3/<br>GPIO42          | IO / 4 mA               | 30           | SDA0            | SDATA3               | 11                           | IO42      | _     | _                       |
| SCL0/SDATA1_BS1/<br>GPIO41      | IO / 4 mA               | 30           | SCL0            | SDATA1_BS1           | 12                           | IO41      | _     | -                       |
| SDA1/RXD1/GPIO44                | IO / 4 mA               | 30           | SDA1            | RXD1                 | 19                           | IO44      | _     | _                       |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 18. 225 MAPBGA Pin Assignment (continued)

| Name                                      | Drive Type/<br>Strength | Load<br>(pF) | 1st<br>Function | 2nd<br>Function | Pinconfig<br>Register<br>Bit | GP<br>Pin | Reset | Notes                                                                        |  |  |  |
|-------------------------------------------|-------------------------|--------------|-----------------|-----------------|------------------------------|-----------|-------|------------------------------------------------------------------------------|--|--|--|
| SCL1/TXD1/GPIO10                          | IO / 4 mA               | 30           | SCL1            | TXD1            | 20                           | IO10      | -     | _                                                                            |  |  |  |
|                                           |                         |              |                 |                 |                              |           |       |                                                                              |  |  |  |
| TXD0/GPIO45                               | IO / 2 mA               | 30           | TXD0            | _               | _                            | IO45      | _     | _                                                                            |  |  |  |
| RXD0/GPIO46                               | IO / 2 mA               | 30           | RXD0            | _               | _                            | IO46      | _     | _                                                                            |  |  |  |
| Power/Ground Pins                         |                         |              |                 |                 |                              |           |       |                                                                              |  |  |  |
| LININ                                     | _                       | _            | _               | _               | _                            | _         | _     | 3.3 Volt Supply Required                                                     |  |  |  |
| LINOUT                                    | _                       | _            | -               | _               | _                            | _         | _     | 1.2 Volt Output (Approx 50% Efficient)                                       |  |  |  |
| LINGND                                    | _                       | _            | -               | _               | _                            | -         | -     | _                                                                            |  |  |  |
| PLLCOREVDD<br>(3 Balls)                   | _                       | _            | -               | -               | _                            | _         | _     | 1.2 Volt Supply Required (M4, N3, P2)                                        |  |  |  |
| PLLCOREGND<br>(3 Balls)                   | _                       | _            | _               | _               | _                            | _         | -     | N4,P3,R2                                                                     |  |  |  |
| USBVDD (2 Balls)                          | _                       | _            | _               | _               | _                            | _         | _     | 3.3 Volt Supply Required (L13, M13)                                          |  |  |  |
| USBVDDP                                   | _                       | _            | _               | _               | _                            | _         | _     | 1.2 Volt Supply Required                                                     |  |  |  |
| USBGND (3 Balls)                          | _                       | _            | -               | _               | _                            | _         | _     | K11, L11, M12                                                                |  |  |  |
| OSCPADVDD                                 | _                       | _            | _               | _               | _                            | _         | _     | 3.3 Volt Supply Required                                                     |  |  |  |
| OSCPADGND                                 | _                       | _            | _               | _               | _                            | _         | _     | _                                                                            |  |  |  |
| RTC_VDDA                                  | _                       | _            | _               | _               | _                            | _         | _     | 3.3 Volt Supply Required                                                     |  |  |  |
| RTCVSSA                                   | _                       | _            | _               | _               | _                            | -         | _     | _                                                                            |  |  |  |
| ADVDD                                     | _                       | _            | _               | _               | _                            | -         | _     | 3.3 Volt Supply Required                                                     |  |  |  |
| ADGND                                     | _                       | _            | _               | _               | _                            | -         | -     | _                                                                            |  |  |  |
| PADVDD (10 Balls)                         | _                       | _            | _               | _               | -                            | ı         | -     | 3.3 Volt Supply Required (E7, E9, F10, H8, H11, K5, L6, L8, L10, R13)        |  |  |  |
| COREVDD<br>(4 Balls)                      | _                       | _            | _               | _               | _                            | -         | _     | 1.2 Volt Supply Required (G8, H7, H9, J8)                                    |  |  |  |
| COREVSS/PADVSS<br>(18 Balls) <sup>2</sup> | _                       | _            | _               | _               | _                            | -         | _     | A1, A15, E8, E10, F7, G6, G7, G9, G11, J7, J9, J10, J11, L5, L7, L9, R1, R15 |  |  |  |

<sup>&</sup>lt;sup>1</sup> For test purposes only. Leave ball as open circuit.

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3

<sup>&</sup>lt;sup>2</sup> These pads are listed as "GND" in the ball map and the rest of the tables.

# Package Drawing

Figure 6 shows the package outline diagram for the MCF5251 processor.

MCF5253 ColdFire Processor Data Sheet: Technical Data, Rev. 3





## Notes:

- 1. All dimensions in millimeters.
- /2\Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3 Maximum solder ball diameter measured parallel to datum A.
- 4 Datum A, the seating plane, is determined by the spherical crown of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

Figure 6. MCF5251 Package Drawing

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



# 5.2.1 MAPBGA Pinout

Figure 7 shows the MCF5251 ball map of pad locations.

| 1               | 2               | 3               | 4                    | 5                          | 6                             | 7                                   | 8                              | 9                            | 10                                         | 11                                       | 12                        | 13                          | 14                          | 15                  |
|-----------------|-----------------|-----------------|----------------------|----------------------------|-------------------------------|-------------------------------------|--------------------------------|------------------------------|--------------------------------------------|------------------------------------------|---------------------------|-----------------------------|-----------------------------|---------------------|
| GND             | D24             | D26             | D30                  | SDUDQM/<br>GPO53           | SDRAS/<br>GPIO59              | ATA_DMAR<br>Q                       | ATA_A0                         | ATA_D1                       | ATA_D6                                     | ATA_D11                                  | ATA_D12                   | ATA_DIOW                    | LININ                       | GND                 |
| D19             | D23             | D25             | D28                  | BCLK/<br>GPIO40            | SDCS0/<br>GPIO60              | ATA_A1                              | ATA_A2                         | ATA_D0                       | ATA_D4                                     | ATA_D9                                   | ATA_D14                   | HI_Z                        | LINOUT                      | ATA_DIOR            |
| D16             | D20             | D22             | D27                  | D31                        | SDLDQM/<br>GPO52              | SDWE/<br>GPIO38                     | ATA_RST                        | ATA_CS0                      | ATA_D5                                     | ATA_D10                                  | ATA_DMAC<br>K             | LINGND                      | CAN1_TX                     | CAN0_TX             |
| A22             | A23/GPO54       | A21             | D21                  | D29                        | SDCAS/<br>GPIO39              | ATA_IORDY                           | ATA_INTRQ                      | ATA_CS1                      | ATA_D7                                     | ATA_D8                                   | ATA_D15                   | CAN0_RX                     | MCLK1/<br>GPIO11            | SDATAO2/<br>GPIO34  |
| A14             | A16             | A18             | D17                  | D18                        | BCLKE/<br>GPIO63              | PADVDD                              | GND                            | PADVDD                       | GND                                        | ATA_D13                                  | CAN1_RX                   | SCLK2/<br>GPIO22            | LRCK2/<br>GPIO23            | RSTI                |
| A13             | A10             | A12             | A17                  | A19                        | A20/A24                       | GND                                 | ATA_D2                         | ATA_D3                       | PADVDD                                     | TEST0                                    | TMS/BKPT                  | TCK                         | TRST/<br>DSCLK              | TDI/DSI             |
| <b>A</b> 5      | A7              | A6              | A15                  | A11                        | GND                           | GND                                 | COREVDD                        | GND                          | TEST1                                      | GND                                      | PST1/<br>GPIO49           | TDO/DSO                     | PSTCLK/<br>GPIO51           | PST0/<br>GPIO50     |
| А3              | A2              | A1              | A8                   | A4                         | A9                            | COREVDD                             | PADVDD                         | COREVDD                      | TEST2                                      | PADVDD                                   | TXD0/<br>GPIO45           | PST3/<br>INTMON1/<br>GPIO47 | PST2/<br>INTMON2/<br>GPIO48 | RXD0/<br>GPIO46     |
| RTC_CRIN        | RTC_VDDA        | CS0/CS4         | RW                   | ADOUT/<br>SCLK4/<br>GPIO58 | ADIN5/<br>GPI57               | GND                                 | COREVDD                        | GND                          | GND                                        | GND                                      | DDATA3/<br>RTS0/<br>GPIO4 | SCL1/TXD1/<br>GPIO10        | DDATA2/<br>CTS0/<br>GPIO3   | SDA1/RXD<br>/GPIO44 |
| RTCVSSA         | RTCCROUT        | ADIN0/<br>GPI52 | ADVDD                | PADVDD                     | BUFENB2/<br>GPIO30            | EBUIN3/CM<br>D_SDIO2/<br>GPIO14     | SCLK1/<br>GPIO20               | SDA0/<br>SDATA3/<br>GPIO42   | DDATA0/<br>CTS1/SDAT<br>A0_SDIO1/<br>GPIO1 | USBGND                                   | N/C                       | N/C                         | N/C                         | N/C                 |
| ADIN1/<br>GPI53 | ADIN2/<br>GPI54 | ADIN3/<br>GPI55 | ADGND                | GND                        | PADVDD                        | GND                                 | PADVDD                         | GND                          | PADVDD                                     | USBGND                                   | USBVDDP                   | USBVDD                      | USB_CRIN                    | USB_CROU            |
| ADIN4/<br>GPI56 | ADREF           | CRIN            | PLLCORE<br>VDD       | IDE_DIOR/<br>GPIO31        | EBUIN2/<br>SCLKOUT/<br>GPIO13 | CS1/<br>QSPICS3/<br>GPIO28          | QSPIDOUT/<br>SFSY/<br>GPIO27   | CFLG/<br>GPIO5               | LRCK3/<br>AUDCLK/<br>GPIO43                | USBID                                    | USBGND                    | USBVDD                      | USBRES                      | USBDP               |
| OSCPAD<br>VDD   | CROUT           | PLLCORE<br>VDD  | PLLCORE<br>GND       | TA/GPIO12                  | EBUIN1/<br>GPIO36             | RCK/QSPID<br>IN/QSPIDO<br>UT/GPIO26 | QSPICS1/<br>EBUOUT2/<br>GPIO16 | SDATAI1/<br>GPIO17           | SDATAI3/<br>GPIO8                          | N/C                                      | N/C                       | N/C                         | USBVBUS                     | USBDN               |
| OSCPAD<br>GND   | PLLCORE<br>VDD  | PLLCORE<br>GND  | IDE_DIOW/<br>GPIO32  | BUFENB1/<br>GPIO29         | EBUOUT1/<br>GPIO37            | QSPICLK/<br>SUBR/<br>GPIO25         | LRCK1/<br>GPIO19               | QSPICS2/<br>MCLK2/<br>GPIO24 | SCL0/SDAT<br>A1_BS1/<br>GPIO41             | N/C                                      | N/C                       | TESTOUT                     | N/C                         | N/C                 |
| GND             | PLLCORE<br>GND  | OE              | IDE_IORDY/<br>GPIO33 | WAKEUP/<br>GPIO21          | XTRIM/<br>TXD2/<br>GPIO0      | QSPICS0/<br>EBUIN4/<br>GPIO15       | SDATAO1/<br>TOUT0/<br>GPIO18   | EF/RXD2/<br>GPIO6            | SCLK3/<br>GPIO35                           | DDATA1/RT<br>S1/SDATA2<br>_BS2/<br>GPIO2 | N/C                       | PADVDD                      | NC                          | GND                 |
| 1               | 2               | 3               | 4                    | 5                          | 6                             | 7                                   | 8                              | 9                            | 10                                         | 11                                       | 12                        | 13                          | 14                          | 15                  |

Figure 7. MCF5251 Ball Map

Table 19 shows the signal color and signal name legend.

Table 19. Signal Color/Name Legend

| Color | Name                  |
|-------|-----------------------|
| None  | Signal name as listed |
|       | GND                   |
|       | PADVDD                |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 19. Signal Color/Name Legend (continued)

| Color | Name    |
|-------|---------|
|       | COREVDD |
|       | USBGND  |

Table 20 shows the device pin list, sorted by signal identification.

Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location)

| Signal ID          | Pad Location |
|--------------------|--------------|
| A1                 | H03          |
| A10                | F02          |
| A11                | G05          |
| A12                | F03          |
| A13                | F01          |
| A14                | E01          |
| A15                | G04          |
| A16                | E02          |
| A17                | F04          |
| A18                | E03          |
| A19                | F05          |
| A2                 | H02          |
| A20/A24            | F06          |
| A21                | D03          |
| A22                | D01          |
| A23/GPO54          | D02          |
| A3                 | H01          |
| A4                 | H05          |
| A5                 | G01          |
| A6                 | G03          |
| A7                 | G02          |
| A8                 | H04          |
| A9                 | H06          |
| ADGND              | L04          |
| ADIN0/GPI52        | K03          |
| ADIN1/GPI53        | L01          |
| ADIN2/GPI54        | L02          |
| ADIN3/GPI55        | L03          |
| ADIN4/GPI56        | M01          |
| ADIN5/GPI57        | J06          |
| ADOUT/SCLK4/GPIO58 | J05          |
| ADREF              | M02          |
| ADVDD              | K04          |
| ATA_A0             | A08          |
| ATA_A1             | B07          |
| ATA_A2             | B08          |
| ATA_CS0            | C09          |
| ATA_CS1            | D09          |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location) (continued)

| Signal ID          | Pad Location |
|--------------------|--------------|
| ATA_D0             | B09          |
| ATA_D1             | A09          |
| ATA_D10            | C11          |
| ATA_D11            | A11          |
| ATA_D12            | A12          |
| ATA_D13            | E11          |
| ATA_D14            | B12          |
| ATA_D15            | D12          |
| ATA_D2             | F08          |
| ATA_D3             | F09          |
| ATA_D4             | B10          |
| ATA_D5             | C10          |
| ATA_D6             | A10          |
| ATA_D7             | D10          |
| ATA_D8             | D11          |
| ATA_D9             | B11          |
| ATA_DIOR           | B15          |
| ATA_DIOW           | A13          |
| ATA_DMACK          | C12          |
| ATA_DMARQ          | A07          |
| ATA_INTRQ          | D08          |
| ATA_IORDY          | D07          |
| ATA_RST            | C08          |
| BCLK/GPIO40        | B05          |
| BCLKE/GPIO63       | E06          |
| BUFENB1/GPIO29     | P05          |
| BUFENB2/GPIO30     | K06          |
| CAN0_RX            | D13          |
| CAN0_TX            | C15          |
| CAN1_RX            | E12          |
| CAN1_TX            | C14          |
| CFLG/GPIO5         | M09          |
| COREVDD            | G08          |
| COREVDD            | H07          |
| COREVDD            | H09          |
| COREVDD            | J08          |
| CRIN               | M03          |
| CROUT              | N02          |
| CS0/CS4            | J03          |
| CS1/QSPICS3/GPIO28 | M07          |
| D16                | C01          |
| D17                | E04          |
| D18                | E05          |
| D19                | B01          |
| D20                | C02          |
|                    |              |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location) (continued)

| Cianal ID                      | Dod Loostica |
|--------------------------------|--------------|
| Signal ID                      | Pad Location |
| D22                            | C03          |
| D23                            | B02          |
| D24                            | A02          |
| D25                            | B03          |
| D26                            | A03          |
| D27                            | C04          |
| D28                            | B04          |
| D29                            | D05          |
| D30                            | A04          |
| D31                            | C05          |
| DDATAO/CTS1/SDATAO_SDIO1/GPIO1 | K10          |
| DDATA1/RTS1/SDATA2_BS2/GPIO2   | R11          |
| DDATA2/CTS0/GPIO3              | J14          |
| DDATA3/RTS0/GPIO4              | J12          |
| EBUIN1/GPIO36                  | N06          |
| EBUIN2/SCLKOUT/GPIO13          | M06          |
| EBUIN3/CMD_SDIO2/GPIO14        | K07          |
| EBUOUT1/GPIO37                 | P06          |
| EF/RXD2/GPIO6                  | R09          |
| GND                            | A01          |
| GND                            | A15          |
| GND                            | E08          |
| GND                            | E10          |
| GND                            | F07          |
| GND                            | G06          |
| GND                            | G07          |
| GND                            | G09          |
| GND                            | G11          |
| GND                            | J07          |
| GND                            | J09          |
| GND                            | J10          |
| GND                            | J11          |
| GND                            | L05          |
| GND                            | L07          |
| GND                            | L09          |
| GND                            | R01          |
| GND                            | R15          |
| HI_Z                           | B13          |
| IDE_DIOR/GPIO31                | M05          |
| IDE_DIOW/GPIO32                | P04          |
| IDE_IORDY/GPIO33               | R04          |
| LINGND                         | C13          |
| LININ                          | A14          |
| LINOUT                         | B14          |
| LRCK1/GPIO19                   | P08          |
| LRCK2/GPIO23                   | E14          |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location) (continued)

| Signal ID                   | Pad Location |
|-----------------------------|--------------|
| LRCK3/AUDIOCLK/GPIO43       | M10          |
| MCLK1/GPIO11                | D14          |
| NC                          | R14          |
| ŌĒ                          | R03          |
| OSCPADGND                   | P01          |
| OSCPADVDD                   | N01          |
| PADVDD                      | E07          |
| PADVDD                      | E09          |
| PADVDD                      | F10          |
| PADVDD                      | H08          |
| PADVDD                      | H11          |
| PADVDD                      | K05          |
| PADVDD                      | L06          |
| PADVDD                      | L08          |
| PADVDD                      | L10          |
| PADVDD                      | R13          |
| PLLAVDD                     | M04          |
| PLLCOREGND<br>PLLCOREGND    | N04          |
| PLLCOREGND                  | P03<br>R02   |
| PLLCOREVDD                  | N03          |
| PLLCOREVDD                  | P02          |
| PST0/GPIO50                 | G15          |
| PST1/GPIO49                 | G12          |
| PST2/INTMON2/GPIO48         | H14          |
| PST3/INTMON1/GPIO47         | H13          |
| PSTCLK/GPIO51               | G14          |
| QSPICLK/SUBR/GPIO25         | P07          |
| QSPICS0/EBUIN4/GPIO15       | R07          |
| QSPICS1/EBUOUT2/GPIO16      | N08          |
| QSPICS2/MCLK2/GPIO24        | P09          |
| QSPIDOUT/SFSY/GPIO27        | M08          |
| RCK/QSPIDIN/QSPIDOUT/GPIO26 | N07          |
| RSTI                        | E15          |
| RTC_CRIN                    | J01          |
| RTC_VDDA                    | J02          |
| RTCCROUT                    | K02          |
| RTCVSSA                     | K01          |
| RW                          | J04          |
| RXD0/GPIO46                 | H15          |
| SCL0/SDATA1_BS1/GPIO41      | P10          |
| SCL1/TXD1/GPIO10            | J13          |
| SCLK1/GPIO20                | K08          |
| SCLK2/GPIO22                | E13          |
| SCLK3/GPIO35                | R10          |
| SDA0/SDATA3/GPIO42          | K09          |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location) (continued)

| Signal ID            | Pad Location |
|----------------------|--------------|
| SDA1/RXD1/GPIO44     | J15          |
| SDATAI1/GPIO17       | N09          |
| SDATAI3/GPIO8        | N10          |
| SDATAO1/TOUT0/GPIO18 | R08          |
| SDATAO2/GPIO34       | D15          |
| SDCAS/GPIO39         | D06          |
| SDCS0/GPIO60         | B06          |
| SDLDQM/GPO52         | C06          |
| SDRAS/GPIO59         | A06          |
| SDUDQM/GPO53         | A05          |
| SDWE/GPIO38          | C07          |
| TA/GPIO12            | N05          |
| TCK                  | F13          |
| TDI/DSI              | F15          |
| TDO/DSO              | G13          |
| TEST0                | F11          |
| TEST1                | G10          |
| TEST2                | H10          |

#### How to Reach Us:

## Home Page:

www.freescale.com

#### E-mail:

support@freescale.com

## **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

## Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-521-6274 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2005, 2006, 2008. All rights reserved.

Document Number: MCF5251 Rev. 3 04/2008





Table 20. MCF5251 13 x 13 BGA (225 Signal ID by Pad Grid Location) (continued)

| Signal ID        | Pad Location |
|------------------|--------------|
| TESTOUT          | P13          |
| TMS/BKPT         | F12          |
| TRST/DSCLK       | F14          |
| TXD0/GPIO45      | H12          |
| USB_CRIN         | L14          |
| USB_CROUT        | L15          |
| USBDN            | N15          |
| USBDP            | M15          |
| USBGND           | K11          |
| USBGND           | L11          |
| USBGND           | M12          |
| USBID            | M11          |
| USBRES           | M14          |
| USBVBUS          | N14          |
| USBVDD           | L13          |
| USBVDD           | M13          |
| USBVDDP          | L12          |
| WAKEUP/GPIO21    | R05          |
| XTRIM/TXD2/GPIO0 | R06          |

# **6** Product Documentation

This section includes the related product documentation and references to information posted on Freescale's external web page.

This document is labeled as the type: Data Sheet: Technical Data. Definitions for all Freescale document types are available at: http://www.freescale.com.

You can also obtain information on the mechanical characteristics of the MCF5251 integrated microprocessor at http://www.freescale.com/digitalaudio.

The following documents are required for a complete description of the device and are necessary for proper design:

MCF5251 Reference Manual (order number: MCF5251RM) MCF5251 Product Brief (order number: MCF5251PB)

# 6.1 Revision History

Table 21 summarizes revisions to this document since the release of Rev. 2.1.

**Table 21. Revision History** 

| Location | Revision                                                              |
|----------|-----------------------------------------------------------------------|
|          | Removed MCF5251CDVM140, MCF5251CEVM140, MCF5251DVM140, MCF5251EVM140. |

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3



## **Product Documentation**

MCF5251 ColdFire Processor Data Sheet: Technical Data, Rev. 3