## Contents

| 1 | Block diagram and pins description | 3 |
|---|------------------------------------|---|
| 2 | Device overview                    | 6 |
| 3 | Package information                | 7 |
| 4 | Revision history                   | 8 |



1

### Block diagram and pins description



Figure 2. Pins connection diagram (top view)



DocID025342 Rev 1

57

| Pin # | Pin name   | Function                                                                                        |  |
|-------|------------|-------------------------------------------------------------------------------------------------|--|
| 64    | N.C.       | Not connected                                                                                   |  |
| 63    | Gnd1-      | Channel 1, half bridge power ground -                                                           |  |
| 51-62 | N.C.       | Not connected                                                                                   |  |
| 50    | Gnd2-      | Channel 2, half bridge power ground -                                                           |  |
| 49    | TAB        | TAB connection                                                                                  |  |
| 48    | Feedback2- | Channel 2 half bridge feedback -                                                                |  |
| 47    | Out2-      | Channel 2 half bridge output -                                                                  |  |
| 46    | Out2-      | Channel 2 half bridge output -                                                                  |  |
| 45    | Vdd2-      | Channel 2 half bridge power supply -                                                            |  |
| 44    | Vdd2+      | Channel 2 half bridge power supply +                                                            |  |
| 43    | Out2+      | Channel 2 half bridge output +                                                                  |  |
| 42    | Out2+      | Channel 2 half bridge output +                                                                  |  |
| 41    | Feedback2+ | Channel 2 half bridge feedback +                                                                |  |
| 40    | Gnd2+      | Channel 2, half bridge power ground +                                                           |  |
| 39    | N.C.       | Not connected                                                                                   |  |
| 38    | I2S-Clock  | I2S/TDM clock Input                                                                             |  |
| 37    | I2S-Sinc   | I2S/TDM sinc Input                                                                              |  |
| 36    | I2S-Data   | I2S/TDM data Input                                                                              |  |
| 35    | Test       | Test pin (do not use)                                                                           |  |
| 34    | I2C-Clock  | I2C data Clock                                                                                  |  |
| 33    | I2C-Data   | I2C data input                                                                                  |  |
| 32    | CD/DIAG    | Clip detector and diagnostic output: over-current protection, thermal warning, offset detection |  |
| 31    | Enable 2   | Chip enable 2                                                                                   |  |
| 30    | Enable 1   | Chip enable 1                                                                                   |  |
| 29    | PLL_Filter | PLL filter network                                                                              |  |
| 28    | Mute       | Mute input (6 µA source current)                                                                |  |
| 27    | D-Gnd      | Digital ground                                                                                  |  |
| 26    | Dig-P      | Positive digital supply V(svr)+1.65 (internally generated)                                      |  |
| 25    | Dig-N      | Negative digital supply V(svr)-1.65 (internally generated)                                      |  |
| 24    | ExtTher    | External thermal protection input                                                               |  |
| 23    | IsetProt   | Current protection resistor setting                                                             |  |
| 22    | SVR        | Supply voltage ripple rejection capacitor                                                       |  |
| 21    | An-N       | Negative analog supply V(svr)-1.65 (internally generated)                                       |  |
| 20    | An-P       | Positive analog supply V(svr)+1.65 (internally generated)                                       |  |

4/9

DocID025342 Rev 1



| Pin # | Pin name    | Function                              |  |
|-------|-------------|---------------------------------------|--|
| 19    | A-Gnd       | nalog ground                          |  |
| 18    | D-Vdd       | Digital power supply                  |  |
| 17    | A-Vdd       | Analog power supply                   |  |
| 16    | Enable 3    | Chip enable 3                         |  |
| 15    | 12          | Step-up current limiting reference    |  |
| 14    | l1          | tep-up current limiting input         |  |
| 13    | Comp        | Step-up compensation input            |  |
| 12    | Vbat        | Power supply (battery)                |  |
| 11    | Gate-driver | External PowerMOS gate drive output   |  |
| 10    | SU-Gnd      | Step-up power ground                  |  |
| 9     | Gnd1+       | Channel 1, half bridge power ground + |  |
| 8     | Feedback1+  | Channel 1 half bridge feedback +      |  |
| 7     | Out1+       | Channel 1 half bridge output +        |  |
| 6     | Out1+       | Channel 1 half bridge output +        |  |
| 5     | Vdd1+       | Channel 1 half bridge power supply +  |  |
| 4     | Vdd1-       | Channel 1 half bridge power supply -  |  |
| 3     | Out1-       | Channel 1 half bridge output -        |  |
| 2     | Out1-       | Channel 1 half bridge output -        |  |
| 1     | Feedback1-  | Channel 1 half bridge feedback -      |  |



#### 2 Device overview

The FDA2100LV is a fully digital single chip class D amplifier with high immunity to the demodulation filter effects, built-in diagnostic functions and step-up driver. The high integration level and the on-board signal processing allow an excellent audio performance to be achieved. Thanks to the digital input and a feedback strategy in the power stage that make the amplifier robust with respect to the output filter non-idealities, the number and size of the external components are minimized.

Differently from the typical PWM switching amplifiers, a new feedback technique is adopted by FDA2100LV. The LC filter is included in the feedback loop making the amplifier highly insensitive to the characteristics of such a demodulator group. This solution optimizes the system performance in terms of THD and frequency response. Regardless of the big phase shifting introduced by the output filter the device shows a great phase margin for any load condition.

A number of features has also been included to reduce EMI, making the system compliant with the stringent limits typical of automotive applications and the fully digital approach provides a strong GSM immunity.

The FDA2100LV includes digital I<sup>2</sup>C and I<sup>2</sup>S interfaces, internal 20 bits DAC conversion, digital signal processing for interpolation and noise shaping, step-up driver, internal PLL for a pure clock generation and self diagnostic functions and automatic detection of wrong load connections or variation of the load with respect to the expected one.

In particular, considering diagnostic feature, the FDA amplifiers family provides different functions to detect several possible fault conditions. Any warning information will be stored in the I<sup>2</sup>C interface and kept until the first I<sup>2</sup>C bus reading operation. The main FDA2100LV's diagnostic features are the following ones:

- Load detection
- Under/over voltage evens
- Chip over temperature
- Digital input offset
- Output clipping
- Over temperature of an external component (i.e. step-up DMOS) through a suitable NTC external sensor
- Output current digital acquisition



#### 3 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*.

ECOPACK<sup>®</sup> is an ST trademark.



Figure 3. TQFP64 (exposed pad up) mechanical data and package dimensions



DocID025342 Rev 1

# 4 Revision history

| Table 3 | . Document | revision | history |
|---------|------------|----------|---------|
|---------|------------|----------|---------|

| Date                           | Revision | Changes          |
|--------------------------------|----------|------------------|
| 11-Oct-2013 1 Initial release. |          | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID025342 Rev 1