## **Contents** | Functional Definition | 4 | |------------------------------|---| | CPU and Memory Subsystem | 4 | | System Resources | 4 | | Analog Blocks | 5 | | Fixed Function Digital | 5 | | GPIO | 5 | | Special Function Peripherals | 5 | | Pinouts | 6 | | Power | 7 | | Unregulated External Supply | 7 | | Regulated External Supply | 7 | | Development Support | | | Documentation | 8 | | Online | 8 | | Tools | 8 | | Electrical Specifications | 9 | | Absolute Maximum Ratings | 9 | | Device Level Specifications | | | Analog Peripherals | . 12 | |-----------------------------------------|------| | Digital Peripherals | 14 | | Memory | 15 | | System Resources | 15 | | Ordering Information | 18 | | Packaging | | | Acronyms | | | Document Conventions | 22 | | Units of Measure | 22 | | Revision History | 23 | | Sales, Solutions, and Legal Information | 24 | | Worldwide Sales and Design Support | 24 | | Products | 24 | | PSoC® Solutions | 24 | | Cypress Developer Community | 24 | | Technical Support | | | | | Figure 1. Block Diagram CY8CMBR31x5 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The ARM Serial\_Wire Debug (SWD) interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug. The PSoC Creator Integrated Development Environment (IDE) provides fully integrated programming and debug support for CY8CMBR31x5 devices. The SWD interface is fully compatible with industry standard third party tools. With the ability to disable debug features, with very robust flash protection, and by allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the CY8CMBR31x5 family provides a level of security not possible with multi-chip application solutions or with microcontrollers. The debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, CY8CMBR31x5 with device security enabled may not be returned for failure analysis. This is a trade-off that the CY8CMBR31x5 allows the customer to make. Document Number: 001-90144 Rev. \*B Page 3 of 24 ## **Functional Definition** #### **CPU and Memory Subsystem** #### CPU The Cortex-M0 CPU in the CY8CMBR31x5 is part of the 32-bit MCU subsystem, which is optimized for low power operation with extensive clock gating. Most instructions are 16-bits in length and the CPU executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher performance processors such as the Cortex-M3 and M4. It includes a nested vectored interrupt controller (NVIC) block with 8 interrupt inputs and also includes a Wakeup Interrupt Controller (WIC), which can wake the processor up from Deep Sleep mode allowing power to be switched off to the main processor when the chip is in Deep Sleep mode. The Cortex-M0 CPU also provides a Non-Maskable Interrupt input (NMI), which is made available to the user when it is not in use for system functions requested by the user. The CPU also includes a debug interface, the Serial Wire Debug (SWD) interface, which is a 2-wire form of JTAG; the debug configuration used for CY8CMBR31x5 has four break-point (address) comparators and two watchpoint (data) comparators. #### Flash The CY8CMBR31x5 has a flash module with a flash accelerator tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver zero wait-state (WS) access time at 16 MHz. #### SRAM 1K bytes of SRAM are provided with zero wait-state access at 16 MHz. #### **SROM** A supervisory ROM that contains boot and configuration routines is provided. #### System Resources #### Power System The power system is described in detail in the section Power on page 7. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on Power-On Reset) until voltage levels are as required for proper functionality or generates resets (for example, on Brown-Out Detection). The CY8CMBR31x5 operates with a single external supply over the range of 1.8 V ±5% or 1.8 to 5.5 V, and has three different power modes. Transitions between these modes are managed by the power system. The CY8CMBR31x5 provides Active, Sleep, and Deep Sleep low-power modes. All sub-systems are operational in the Active mode. The CPU sub-system (CPU, Flash, and SRAM) is clock-gated off in the Sleep mode while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In the Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes $35~\mu S$ . #### Clock System The CY8CMBR31x5 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur. The clock system for the CY8CMBR31x5 consists of the IMO and the ILO internal oscillators and provision for an external clock Figure 2. CY8CMBR31x5 MCU Clocking Architecture The $F_{CPU}$ signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are a total of four clock dividers for the CY8CMBR31x5, each with 16-bit divide capability. The 16-bit capability enables flexible generation fine-grained frequency values and is fully supported in PSoC Creator. #### IMO Clock Source The IMO is the primary source of internal clocking in the CY8CMBR31x5. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is $\pm 2\%$ (24 and 32 MHz). #### ILO Clock Source The ILO is a very low power 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in the Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration. #### Watchdog Timer A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register, which is firmware readable. #### Rese The CY8CMBR31x5 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows the software to determine the cause of the reset. An internal power-on reset (POR) is provided on the 16-pin package. #### Voltage Reference The CY8CMBR31x5 reference system generates all internally required references. A 1.2-V voltage reference is provided for the comparator. The IDACs are based on a ±5% reference. Document Number: 001-90144 Rev. \*B Page 4 of 24 # CY8CMBR3145,CY8CMBR3155 CY8CMBR3175 Datasheet ## **Analog Blocks** #### Low-power Comparators The CY8CMBR31x5 has a low-power comparator, which uses the built-in voltage reference. Any pin can be used as a Compare input and the output of the comparator can be brought out to a pin. The selected comparator input is connected to the minus input of the comparator with the plus input always connected to the 1.2-V voltage reference. This comparator is also used for CapSense purposes and is not available during CapSense operation. #### Current DACs The CY8CMBR31x5 has two current DACs (IDACs), which can drive any pin on the chip. These IDACs have programmable current ranges. #### Analog Multiplexed Busses The CY8CMBR31x5 has two concentric independent busses that go around the periphery of the chip. These buses (called amux buses) are connected to firmware-programmable analog switches that allow the chip's internal resources (IDACs and comparator) to connect to any port pin. Sets of pins can be driven under firmware control. #### **Fixed Function Digital** #### Timer/Counter/PWM Block The Timer/Counter/PWM block consists of a 16-bit counter with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register that is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals that are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an overcurrent state is indicated and the PWM driving the FETs needs to be shut off immediately with no time for software intervention. #### Serial Communication Blocks (SCB) The CY8CMBR31x5 has a serial communication block, which implements a multi-master $I^2C$ interface. **I<sup>2</sup>C Mode**: The hardware I<sup>2</sup>C block implements a slave interface. This block is capable of operating at speeds of up to 400 kbps (Fast Mode) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EzI2C that creates a mailbox address range in the memory of the CY8CMBR31x5 and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which increases the time given for the CPU to read data. This greatly reduces the need for clock stretching caused by the CPU not having read data on time. The I<sup>2</sup>C peripheral is compatible with the I<sup>2</sup>C Standard-mode and Fast Mode devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in the open-drain mode. The CY8CMBR31x5 is not completely compliant with the I<sup>2</sup>C spec in the following respects: ■ GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system. #### **GPIO** The CY8CMBR31x5 has 12 GPIOs. The GPIO block implements the following: - Eight drive modes: - ☐ Analog input mode (input and output buffers disabled) - □ Input only - □ Weak pull-up with strong pull-down - ☐ Strong pull-up with weak pull-down - □ Open drain with strong pull-down - □ Open drain with strong pull-up - ☐ Strong pull-up with strong pull-down - □ Weak pull-up with weak pull-down - Input threshold select (CMOS or LVTTL). - Individual control of input and output buffer enabling/disabling in addition to the drive strength modes. - Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode and Hibernate modes). - Selectable slew rates for dV/dt related noise control to improve The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (3 for CY8CMBR31x5 because its pins are associated with three logical ports). # **Special Function Peripherals** #### CapSense CapSense is supported on eight pins (Capsense pins) in the CY8CMBR31x5 through a CapSense Sigma-Delta (CSD) block that can be connected to any Capsense pin via analog switches that connect to an amux bus. The CapSense function can thus be provided on any available pin or group of pins in a system under software control. A component is provided for the CapSense block to make it easy for the user. Shield voltage can be driven on another amux bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented. Document Number: 001-90144 Rev. \*B Page 5 of 24 # **Pinouts** ## CY8CMBR31x5 (8 Sensing Inputs) Table 1. Pin Diagram and Definitions - CY8CMBR31x5 | | 16-QFN | | | | | | |-------|-----------------|-------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin # | Pin Name | Туре | Description | If unused | Default<br>Configuration | Pin Diagram | | 1 | CS0/PS0 | _ | CapSense Button /<br>Proximity Sensor, controls<br>GPO0 | Ground/Ground | CS0 | JZ<br>SGL<br>SDA | | 2 | CS1/PS1 | - | CapSense Button /<br>Proximity Sensor, controls<br>GPO1 | Ground/Ground | CS1 | 16 HI/BUZ<br>15 E IZC SCL<br>14 IZC SDA<br>13 CS3 | | 3 | CMOD | _ | External modulator capacitor. Connect 2.2 nF/5 V/X7R or NPO capacitor | NA | CMOD | CS0/PS0 = 1 | | 4 | VCC | Power | Connect 0.1-µF capacitor and leave it floating for operation at > 1.8 V. Connect to VDD for 1.8-V operation | NA | VCC | VDDIO | | 5 | VDDIO | Power | Power for I2C and HI lines | Connect to VDD | VDDIO | | | 6 | VDD | Power | Power | NA | VDD | | | 7 | VSS | Power | Ground | NA | VSS | | | 8 | CS4/GPO0 | I/DO | CapSense Button / GPO | Ground/Leave open | GPO0 | | | 9 | CS5/GPO1 | _ | CapSense Button / GPO | Ground/Leave open | GPO1 | | | 10 | CS6/GPO2 | I/DO | CapSense Button / GPO | Ground/Leave open | GPO2 | | | 11 | CS7/GPO3/<br>SH | I/DO | CapSense Button / GPO/<br>Shield electrode | Ground/Leave open/Leave open | GPO3 | | | 12 | CS2/GUARD | - | CapSense Button,<br>controls GPO0 / Guard<br>Sensor | Leave open/Leave open | CS2 | | | 13 | CS3 | _ | CapSense Button, controls GPO3 | Ground | CS3 | | | 14 | I2C SDA | DIO | I2C Data | Leave open | I2C SDA | | | 15 | I2C SCL | DIO | I2C Clock | Leave open | I2C SCL | | | 16 | HI/BUZ | DO | Host Interrupt/Buzzer<br>Output<br>Supply voltage for Buzzer<br>and pull-up resistor on HI<br>should be equal to VDDIO | Leave open/leave open | HI | | | 17 | Center Pad | E-pad | Connect to VSS for best mechanical, thermal and electrical performance | Floating, not connected to any other signal | E-pad | | **Legend**: I = Analog Input, O = Analog Output, DIO = Digital Input/Output, CS = CapSense Button, PS = Proximity Sensor SH = Shield Electrode, BUZ = Buzzer Output, GPO = General Purpose Output, GUARD = Guard Sensor ## Descriptions of the pin functions are as follows: **VDDD**: Power supply for both analog and digital sections. **VDDIO:** This pin provides a separate voltage domain (for details, refer to the "Power" section on page 7). VSS: Ground pin. VCCD: Regulated digital supply (1.8 V ±5%). Document Number: 001-90144 Rev. \*B Page 6 of 24 #### **Power** The following power system diagram shows the set of power supply pins as implemented for the CY8CMBR31x5. The system has one regulator in the Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the VDD input. There is a separate regulator for the Deep Sleep mode. The supply voltage range is either 1.8 V $\pm 5\%$ or 1.8 V to 5.5 V with all functions and circuits operating over that range. The VDDIO pin, available in the 16-pin QFN package, provides a separate voltage domain for the following pins: P3.0, P3.1, and P3.2. P3.0 and P3.1 can be I $^2$ C pins and the chip can thus communicate with an I $^2$ C system running at a different voltage (where VDDIO $\leq$ VDD). For instance, VDD can be 3.3 V and VDDIO can be 1.8 V. The CY8CMBR31x5 family allows two distinct modes of power supply operation: Unregulated External Supply and Regulated External Supply. ## **Unregulated External Supply** In this mode, the CY8CMBR31x5 is powered by an external power supply that can be anywhere in the range of 1.8 to 5.5 V. This range is also designed for battery-powered operation. For example, the chip can be powered from a battery system that starts at 3.5 V and works down to 1.8 V. In this mode, the internal regulator of the CY8CMBR31x5 supplies the internal logic and the VCCD output of the CY8CMBR31x5 must be bypassed to ground via an external capacitor (0.1 $\mu\text{F}$ ; X5R ceramic or better). Bypass capacitors must be used from VDDD to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range in parallel with a smaller capacitor (0.1 $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. An example of a bypass scheme follows (VDDIO is available on the 16-pin QFN package). Power supply connections when 1.8 ≤ VDD ≤ 5.5 V ## **Regulated External Supply** In this mode, the CY8CMBR31x5 is powered by an external power supply that must be within the range of 1.71 to 1.89 V (1.8 $\pm$ 5%); note that this range needs to include power supply ripple too. In this mode, the VDD and VCCD pins are shorted together and bypassed. The internal regulator is disabled in firmware. An example of a bypass scheme follows (VDDIO is available on the 16-pin QFN package). Power supply connections when $1.71 \le VDD \le 1.89V$ # **Development Support** The CY8CMBR31x5 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit <a href="https://www.cypress.com/go/psoc4">www.cypress.com/go/psoc4</a> to find out more. #### **Documentation** A suite of documentation supports the CY8CMBR31x5 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents. **Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more. **Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications. **Application Notes**: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document. **Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at <a href="https://www.cypress.com/psoc4">www.cypress.com/psoc4</a>. #### Online In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week. #### **Tools** With industry standard cores, programming, and debugging interfaces, the CY8CMBR31x5 family is part of a development tool ecosystem. Visit us at <a href="https://www.cypress.com/go/psoccreator">www.cypress.com/go/psoccreator</a> for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits. Document Number: 001-90144 Rev. \*B Page 8 of 24 # **Electrical Specifications** ## **Absolute Maximum Ratings** Table 2. Absolute Maximum Ratings<sup>[1]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------------|------------------------------------------------------------------------------------|------|-----|----------------------|-------|--------------------------| | SID1 | V <sub>DDD_ABS</sub> | Digital supply relative to V <sub>SS</sub> | -0.5 | _ | 6 | V | | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SS</sub> | -0.5 | - | 1.95 | V | | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | _ | V <sub>DD</sub> +0.5 | V | | | SID4 | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | mA | | | SID5 | I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH} > V_{DDD}$ , and Min for $V_{IL} < V_{SS}$ | -0.5 | _ | 0.5 | mA | Current injected per pin | | BID44 | ESD_HBM | Electrostatic discharge human body model | 2200 | _ | _ | V | | | BID45 | ESD_CDM | Electrostatic discharge charged device model | 500 | _ | _ | V | | | BID46 | LU | Pin current for latch-up | -140 | _ | 140 | mA | | # **Device Level Specifications** All specifications are valid for -40 °C ≤ TA ≤ 85 °C and TJ ≤ 100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. ## Table 3. DC Specifications Typical values measured at $V_{DD}$ = 3.3 V and 25 °C. | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |---------------|------------------------------------|------------------------------------------------------------------|------|-----|----------|-------|------------------------------------| | SID53 | V <sub>DD</sub> | Power supply input voltage | 1.8 | _ | 5.5 | V | With regulator enabled | | SID255 | V <sub>DD</sub> | Power supply input voltage (V <sub>CCD</sub> = V <sub>DD</sub> ) | 1.71 | _ | 1.89 | V | Internally unreg-<br>ulated supply | | SID54 | $V_{DDIO}$ | V <sub>DDIO</sub> domain supply | 1.71 | _ | $V_{DD}$ | V | | | SID55 | C <sub>EFC</sub> | External regulator voltage bypass | _ | 0.1 | _ | μF | X5R ceramic or better | | SID56 | C <sub>EXC</sub> | Power supply bypass capacitor | _ | 1 | _ | μF | X5R ceramic or better | | Active Mode, | $V_{DD} = 1.8 \text{ to } 5.5$ | V | • | • | | • | | | SID9 | I <sub>DD5</sub> | Execute from Flash; CPU at 6 MHz | _ | 2.0 | 2.85 | mA | | | SID12 | I <sub>DD8</sub> | Execute from Flash; CPU at 12 MHz | _ | 3.2 | 3.75 | mA | | | SID16 | I <sub>DD11</sub> | Execute from Flash; CPU at 16 MHz | _ | 4.0 | 4.5 | mA | | | Sleep Mode, \ | $I_{\rm DDD} = 1.71 \text{ to } 5$ | .5 V | | | | | | | SID25 | I <sub>DD20</sub> | I <sup>2</sup> C wakeup, WDT on. 6 MHz | _ | 1.1 | _ | mA | | | SID25A | I <sub>DD20A</sub> | I <sup>2</sup> C wakeup, WDT on. 12 MHz | _ | 1.4 | _ | mA | | | Deep Sleep M | ode, V <sub>DD</sub> = 1.8 t | to 3.6 V (Regulator on) | • | • | | • | | | SID31 | I <sub>DD26</sub> | I <sup>2</sup> C wakeup and WDT on | - | 2.5 | 8.2 | μA | | Document Number: 001-90144 Rev. \*B Page 9 of 24 Usage above the absolute maximum conditions listed in Table 1 may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. The Maximum Storage Temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below Absolute Maximum conditions but above normal operating conditions, the device may not operate to specification. ## Table 3. DC Specifications (continued) Typical values measured at $V_{DD}$ = 3.3 V and 25 °C. | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | | |----------------------------------------------------------------|-----------------------------------------|---------------------------------------|-----|-----|-----|-------|------------------------|--|--| | Deep Sleep Mode, V <sub>DD</sub> = 3.6 to 5.5 V (Regulator on) | | | | | | | | | | | SID34 | I <sub>DD29</sub> | I <sup>2</sup> C wakeup and WDT on | _ | 2.5 | 12 | μA | | | | | Deep Sleep Me | ode, V <sub>DD</sub> = V <sub>CCI</sub> | = 1.71 to 1.89 V (Regulator bypassed) | ) | | | | | | | | SID37 | I <sub>DD32</sub> | I <sup>2</sup> C wakeup and WDT on | _ | 2.5 | 9.2 | μΑ | | | | | XRES Current | | | | | | | | | | | SID307 | I <sub>DD_XR</sub> | Supply current while XRES asserted | - | 2 | 5 | mA | | | | # Table 4. AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------------------|------------------------|-----------------------------|-----|-----|-----|-------|---------------------------| | SID48 | F <sub>CPU</sub> | CPU frequency | DC | _ | 16 | MHz | $1.71 \le V_{DD} \le 5.5$ | | SID49 <sup>[2]</sup> | T <sub>SLEEP</sub> | Wakeup from Sleep mode | - | 0 | - | μs | | | SID50 <sup>[2]</sup> | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | 1 | 35 | - | μs | | *GPIO* ## Table 5. GPIO DC Specifications (referenced to VDDIO for 16-Pin QFN VDDIO pins) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------------------|------------------------------------------|---------------------------|-----|---------------------------|-------|-----------------------------------------------------| | SID57 | V <sub>IH</sub> <sup>[3]</sup> | Input voltage high threshold | 0.7 ×<br>V <sub>DDD</sub> | _ | - | V | CMOS Input | | SID58 | V <sub>IL</sub> | Input voltage low threshold | _ | _ | 0.3 ×<br>V <sub>DDD</sub> | V | CMOS Input | | SID241 | V <sub>IH</sub> <sup>[3]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V | 0.7×<br>V <sub>DDD</sub> | - | 1 | V | | | SID242 | V <sub>IL</sub> | LVTTL input, V <sub>DDD</sub> < 2.7 V | _ | _ | 0.3 ×<br>V <sub>DDD</sub> | V | | | SID243 | V <sub>IH</sub> <sup>[3]</sup> | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$ | 2.0 | _ | _ | V | | | SID244 | V <sub>IL</sub> | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$ | _ | _ | 8.0 | V | | | SID59 | V <sub>OH</sub> | Output voltage high level | V <sub>DDD</sub><br>-0.6 | _ | _ | V | I <sub>OH</sub> = 4 mA at<br>3 V V <sub>DDD</sub> | | SID60 | V <sub>OH</sub> | Output voltage high level | V <sub>DDD</sub><br>-0.5 | - | 1 | V | I <sub>OH</sub> = 1 mA at<br>1.8 V V <sub>DDD</sub> | | SID61 | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.6 | V | I <sub>OL</sub> = 4 mA at<br>1.8 V V <sub>DDD</sub> | | SID62 | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.6 | V | $I_{OL}$ = 10 mA at 3 V V <sub>DDD</sub> | | SID62A | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.4 | V | I <sub>OL</sub> = 3 mA at 3 V<br>V <sub>DDD</sub> | | SID63 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID64 | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | kΩ | | - Guaranteed by characterization. V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V. Document Number: 001-90144 Rev. \*B Page 10 of 24 Table 5. GPIO DC Specifications (referenced to VDDIO for 16-Pin QFN VDDIO pins) (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------------------|-------------------------|----------------------------------------------------------------------|----------------------------|-----|-----|-------|---------------------------------| | SID65 | I <sub>IL</sub> | Input leakage current (absolute value) | _ | _ | 2 | nA | 25 °C, V <sub>DDD</sub> = 3.0 V | | SID66 | C <sub>IN</sub> | Input capacitance | _ | 3 | 7 | pF | | | SID67 <sup>[4]</sup> | V <sub>HYSTTL</sub> | Input hysteresis LVTTL | 15 | 40 | - | mV | $V_{DDD} \ge 2.7 \text{ V}$ | | SID68 <sup>[4]</sup> | V <sub>HYSCMOS</sub> | Input hysteresis CMOS | 0.05 ×<br>V <sub>DDD</sub> | - | _ | mV | V <sub>DD</sub> < 4.5 V | | SID68A <sup>[4]</sup> | V <sub>HYSCMOS5V5</sub> | Input hysteresis CMOS | 200 | _ | - | mV | V <sub>DD</sub> > 4.5 V | | SID69 <sup>[4]</sup> | I <sub>DIODE</sub> | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _ | _ | 100 | μA | | | SID69A <sup>[4]</sup> | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current | - | - | 85 | mA | | ## Table 6. GPIO AC Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------| | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | - | 60 | _ | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | - | 60 | _ | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID74 | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode. | _ | - | 16 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID75 | F <sub>GPIOUT2</sub> | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DDD} \le 3.3 \text{ V.}$ Fast strong mode. | _ | - | 16 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO $F_{OUT}$ ; 3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode. | - | - | 7 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID245 | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DDD} \le 3.3 \ V$ . Slow strong mode. | - | _ | 3.5 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID246 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | - | - | 16 | MHz | 90/10% V <sub>IO</sub> | Note 4. Guaranteed by characterization. Document Number: 001-90144 Rev. \*B #### **XRES** ## Table 7. XRES DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------------------|----------------------|------------------------------|---------------------------|--------------------|---------------------------|-------|---------------------------------------------------------| | SID77 | V <sub>IH</sub> | Input voltage high threshold | 0.7 ×<br>V <sub>DDD</sub> | _ | _ | V | CMOS Input | | SID78 | V <sub>IL</sub> | Input voltage low threshold | _ | _ | 0.3 ×<br>V <sub>DDD</sub> | V | CMOS Input | | SID79 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID80 | C <sub>IN</sub> | Input capacitance | _ | 3 | 7 | pF | | | SID81 <sup>[5]</sup> | V <sub>HYSXRES</sub> | Input voltage hysteresis | _ | 05*V <sub>DD</sub> | - | mV | Typical hysteresis is 200 mV for V <sub>DD</sub> > 4.5V | ## Table 8. XRES AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |------------------------|-------------------------|---------------------------------|-----|-----|-----|-------|------------------------| | SID83 <sup>[5]</sup> | T <sub>RESETWIDTH</sub> | Reset pulse width | 5 | _ | - | μs | | | BID#194 <sup>[5]</sup> | T <sub>RESETWAKE</sub> | Wake-up time from reset release | _ | _ | 3 | ms | | # **Analog Peripherals** ## Comparator ## Table 9. Comparator DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------------------|----------------------|-------------------------------------|-----|-----|-----|-------|--------------------------------------------------------| | SID330 <sup>[5]</sup> | I <sub>CMP1</sub> | Block current, High Bandwidth mode | - | _ | 110 | μA | | | SID331 <sup>[5]</sup> | I <sub>CMP2</sub> | Block current, Low Power mode | _ | - | 85 | μA | | | SID332 <sup>[5]</sup> | V <sub>OFFSET1</sub> | Offset voltage, High Bandwidth mode | _ | 10 | 30 | mV | | | SID333 <sup>[5]</sup> | V <sub>OFFSET2</sub> | Offset voltage, Low Power mode | _ | 10 | 30 | mV | | | SID334 <sup>[5]</sup> | Z <sub>CMP</sub> | DC input impedance of comparator | 35 | - | - | МΩ | | | SID338 <sup>[5]</sup> | VINP_COMP | Comparator input range | 0 | _ | 3.6 | V | Max input voltage is lower of 3.6 V or V <sub>DD</sub> | ## Table 10. Comparator AC Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------------------|--------------------|----------------------------------------------------|-----|-----|-----|-------|------------------------| | SID336 <sup>[5]</sup> | | Response Time High Bandwidth mode, 50-mV overdrive | - | I | 90 | ns | | | SID337 <sup>[5]</sup> | T <sub>COMP2</sub> | Response Time Low Power mode, 50-mV overdrive | - | ı | 110 | ns | | Document Number: 001-90144 Rev. \*B Page 12 of 24 Note 5. Guaranteed by characterization. CSD Table 11. CSD and IDAC Block Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-------------|--------------------------|-----------------------------------------------------------------------|------|-------|----------------------|-------|------------------------------------------------------------------------------------------------------------------------| | CSD and IDA | C Specifications | | | | | | | | SYS.PER#3 | VDD_RIPPLE | Max allowed ripple on power supply, DC to 10 MHz | - | _ | ±50 | mV | VDD > 2V (with ripple),<br>25 °C T <sub>A</sub> ,<br>Sensitivity = 0.1 pF | | SYS.PER#16 | VDD_RIPPLE_1.8 | Max allowed ripple on power supply, DC to 10 MHz | _ | _ | ±25 | mV | VDD > 1.75V (with ripple), 25 C T <sub>A</sub> , Parasitic Capacitance (C <sub>P</sub> ) < 20 pF, Sensitivity ≥ 0.4 pF | | SID.CSD#15 | VREF | Voltage reference for CSD and Comparator | 1.1 | 1.2 | 1.3 | V | | | SID.CSD#16 | IDAC1IDD | IDAC1 (8-bits) block current | _ | _ | 1125 | μΑ | | | SID.CSD#17 | IDAC2IDD | IDAC2 (7-bits) block current | _ | _ | 1125 | μA | | | SID308 | V <sub>CSD</sub> | Voltage range of operation | 1.71 | - | 5.5 | V | 1.8 V ±5% or 1.8 V to<br>5.5 V | | SID308A | VCOMPIDAC | Voltage compliance range of IDAC | 8.0 | _ | V <sub>DD</sub> -0.8 | V | | | SID309 | IDAC1 <sub>DNL</sub> | DNL for 8-bit resolution | -1 | _ | 1 | LSB | | | SID310 | IDAC1 <sub>INL</sub> | INL for 8-bit resolution | -3 | _ | 3 | LSB | | | SID311 | IDAC2 <sub>DNL</sub> | DNL for 7-bit resolution | -1 | _ | 1 | LSB | | | SID312 | IDAC2 <sub>INL</sub> | INL for 7-bit resolution | -3 | _ | 3 | LSB | | | SID313 | SNR | Ratio of counts of finger to noise.<br>Guaranteed by characterization | 5 | _ | _ | Ratio | Capacitance range of 9 to 35 pF, 0.1 pF sensitivity | | SID314 | IDAC1 <sub>CRT1</sub> | Output current of IDAC1 (8 bits) in high range | - | 612 | _ | μA | | | SID314A | IDAC1 <sub>CRT2</sub> | Output current of IDAC1(8 bits) in low range | - | 306 | _ | μA | | | SID315 | IDAC2 <sub>CRT1</sub> | Output current of IDAC2 (7 bits) in high range | - | 304.8 | _ | μΑ | | | SID315A | IDAC2 <sub>CRT2</sub> | Output current of IDAC2 (7 bits) in low range | - | 152.4 | _ | μΑ | | | SID320 | IDAC <sub>OFFSET</sub> | All zeroes input | - | - | ±1 | LSB | | | SID321 | IDAC <sub>GAIN</sub> | Full-scale error less offset | _ | _ | ±10 | % | | | SID322 | IDAC <sub>MISMATCH</sub> | Mismatch between IDACs | - | _ | 7 | LSB | | | SID323 | IDAC <sub>SET8</sub> | Settling time to 0.5 LSB for 8-bit IDAC | _ | _ | 10 | μs | Full-scale transition. No external load. | | SID324 | IDAC <sub>SET7</sub> | Settling time to 0.5 LSB for 7-bit IDAC | - | _ | 10 | μs | Full-scale transition. No external load. | | SID325 | CMOD | External modulator capacitor. | - | 2.2 | _ | nF | 5-V rating, X7R or NP0 cap. | Document Number: 001-90144 Rev. \*B Page 13 of 24 ## **Digital Peripherals** Timer Counter Pulse-Width Modulator (TCPWM) ## **Table 12. TCPWM Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------|-----------------------|-------------------------------------|------|-----|-----|-------|----------------------------------------------------------------------------------------------| | SID.TCPWM.1 | ITCPWM1 | Block current consumption at 3 MHz | _ | - | 45 | μA | All modes (TCPWM) | | SID.TCPWM.2 | ITCPWM2 | Block current consumption at 8 MHz | _ | _ | 145 | μΑ | All modes (TCPWM) | | SID.TCPWM.2A | ITCPWM3 | Block current consumption at 16 MHz | _ | _ | 160 | μΑ | All modes (TCPWM) | | SID.TCPWM.3 | TCPWM <sub>FREQ</sub> | Operating frequency | _ | _ | Fc | MHz | Fc max = CLK_SYS.<br>Maximum = 16 MHz | | SID.TCPWM.4 | TPWM <sub>ENEXT</sub> | Input trigger pulse width | 2/Fc | - | - | ns | For all trigger events <sup>[6]</sup> | | SID.TCPWM.5 | TPWM <sub>EXT</sub> | Output trigger pulse widths | 2/Fc | - | - | ns | Minimum possible width of Overflow, Underflow, and CC (Counter equals Compare value) outputs | | SID.TCPWM.5A | TC <sub>RES</sub> | Resolution of counter | 1/Fc | - | - | ns | Minimum time<br>between successive<br>counts | | SID.TCPWM.5B | PWM <sub>RES</sub> | PWM resolution | 1/Fc | _ | - | ns | Minimum pulse width of PWM Output | | SID.TCPWM.5C | Q <sub>RES</sub> | Quadrature inputs resolution | 1/Fc | - | _ | ns | Minimum pulse width between Quadrature phase inputs. | # <sup>2</sup>C # Table 13. Fixed I<sup>2</sup>C DC Specifications<sup>[7]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | SID149 | I <sub>I2C1</sub> | Block current consumption at 100 kHz | 1 | - | 25 | μΑ | | | SID150 | I <sub>I2C2</sub> | Block current consumption at 400 kHz | _ | _ | 135 | μA | | | SID.PWR#5 | ISBI2C | I <sup>2</sup> C enabled in Deep Sleep mode | _ | _ | 2.5 | μA | | # Table 14. Fixed I<sup>2</sup>C AC Specifications<sup>[7]</sup> | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID153 | F <sub>I2C1</sub> | Bit rate | - | _ | 400 | Kbps | | #### Notes 6. Trigger events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected.7. Guaranteed by characterization. Document Number: 001-90144 Rev. \*B Page 14 of 24 ## Memory ## Table 15. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------|---------------------------|------|-----|-----|-------|--------------------| | SID173 | $V_{PE}$ | Erase and program voltage | 1.71 | 1 | 5.5 | V | | ## Table 16. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|-------------------------| | SID174 | T <sub>ROWWRITE</sub> <sup>[8]</sup> | Row (block) write time (erase and program) | 1 | - | 20 | ms | Row (block) = 128 bytes | | SID175 | T <sub>ROWERASE</sub> <sup>[8]</sup> | Row erase time | - | _ | 13 | ms | | | SID176 | T <sub>ROWPROGRAM</sub> <sup>[8]</sup> | Row program time after erase | - | _ | 7 | ms | | | SID178 | T <sub>BULKERASE</sub> <sup>[8]</sup> | Bulk erase time (16 KB) | - | _ | 15 | ms | | | SID180 <sup>[9]</sup> | T <sub>DEVPROG</sub> <sup>[8]</sup> | Total device program time | - | _ | 7.5 | seconds | | | SID181 <sup>[9]</sup> | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | cycles | | | SID182 <sup>[9]</sup> | F <sub>RET</sub> | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20 | - | - | years | | | SID182A <sup>[9]</sup> | | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | ı | 1 | years | | ## **System Resources** Power-on Reset (POR) #### Table 17. Power On Reset (PRES) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------------|-----------------------|------------------------|------|-----|-----|-------|--------------------| | SID.CLK#6 | SR_POWER_UP | Power supply slew rate | 1 | - | 67 | V/ms | At power-up | | SID185 <sup>[9]</sup> | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | 1 | 1.5 | V | | | SID186 <sup>[9]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.70 | _ | 1.4 | V | | ## Table 18. Brown-out Detect (BOD) for VCCD | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------------|------------------------|--------------------------------------------|------|-----|------|-------|--------------------| | SID190 <sup>[9]</sup> | V <sub>FALLPPOR</sub> | BOD trip voltage in active and sleep modes | 1.48 | 1 | 1.62 | V | | | SID192 <sup>[9]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep | 1.11 | 1 | 1.5 | V | | #### Notes - 8. It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. - 9. Guaranteed by characterization. Document Number: 001-90144 Rev. \*B Page 15 of 24 ## SWD Interface ## Table 19. SWD Interface Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------------|--------------|------------------------------------------------------|--------|-----|-------|-------|----------------------------------| | SID213 | F_SWDCLK1 | $3.3~V \leq V_{DD} \leq 5.5~V$ | 1 | 1 | 14 | | SWDCLK ≤ 1/3 CPU clock frequency | | | F_SWDCLK2 | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | 1 | 1 | 7 | | SWDCLK ≤ 1/3 CPU clock frequency | | SID215 <sup>[10]</sup> | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25*T | _ | _ | ns | | | | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25*T | _ | _ | ns | | | | T_SWDO_VALID | | _ | - | 0.5*T | ns | | | SID217A <sup>[10]</sup> | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | _ | _ | ns | | Internal Main Oscillator ## Table 20. IMO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------| | SID218 | I <sub>IMO1</sub> | IMO operating current at 48 MHz | - | 1 | 250 | μΑ | | | SID219 | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _ | - | 180 | μΑ | | # Table 21. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------| | SID223 | F <sub>IMOTOL1</sub> | Frequency variation at 24 and 32 MHz (trimmed) | - | _ | ±2 | % | 2 V ≤ VDD ≤ 5.5 V, and<br>-25 °C ≤ TA ≤ 85 °C | | SID223A | F <sub>IMOTOLVCCD</sub> | Frequency variation at 24 and 32 MHz (trimmed) | - | _ | ±4 | % | All other conditions | | SID226 | T <sub>STARTIMO</sub> | IMO startup time | - | _ | 7 | μs | | | SID228 | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz | _ | 145 | _ | ps | | Internal Low-Speed Oscillator # Table 22. ILO DC Specifications (Guaranteed by Design) | Spec ID Parameter | | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|----------------------|-----------------------|-----|-----|------|-------|--------------------| | SID231 <sup>[10]</sup> | I ILO I | ILO operating current | _ | 0.3 | 1.05 | μΑ | | | SID233 <sup>[10]</sup> | I <sub>ILOLEAK</sub> | ILO leakage current | - | 2 | 15 | nA | | ## Table 23. ILO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------------------|---------------------|-----|-----|-----|-------|--------------------| | SID234 <sup>[10]</sup> | T <sub>STARTILO1</sub> | ILO startup time | _ | _ | 2 | ms | | | SID236 <sup>[10]</sup> | T <sub>ILODUTY</sub> | ILO duty cycle | 40 | 50 | 60 | % | | | SID237 | F <sub>ILOTRIM1</sub> | ILO frequency range | 20 | 40 | 80 | kHz | | Note Document Number: 001-90144 Rev. \*B Page 16 of 24 <sup>10.</sup> Guaranteed by characterization. # Table 24. External Clock Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------|-------------------------------------------|-----|-----|-----|-------|--------------------| | | | External clock input frequency | 0 | - | 16 | MHz | | | SID306 <sup>[11]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45 | _ | 55 | % | | ## Table 25. Block Specs | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------------------|------------------------------------|-----|-----|-----|---------|--------------------| | SID262 <sup>[11]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3 | - | 4 | Periods | | **Note** 11. Guaranteed by characterization. # **Ordering Information** The CY8CMBR31x5 part numbers and features are listed in the following table. | MPN | Package | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Sensors | Water<br>Tolerance | Proximity Detection | Glove<br>Touch | Stylus<br>Support | |-------------------|-------------------------------|------------------|-----------------|---------------------|--------------------|---------------------|----------------|-------------------| | CY8CMBR3145-LQXI | 16-pin QFN | 8K | 1K | 8 | Yes | No | No | No | | CY8CMBR3145-LQXIT | 16-pin QFN<br>(Tape and Reel) | 8K | 1K | 8 | Yes | No | No | No | | CY8CMBR3155-LQXIT | 16-pin QFN | 8K | 1K | 8 | Yes | Yes | Yes | No | | CY8CMBR3155-LQXIT | 16-pin QFN<br>(Tape and Reel) | 8K | 1K | 8 | Yes | Yes | Yes | No | | CY8CMBR3175-LQXI | 16-pin QFN | 8K | 1K | 8 | Yes | Yes | Yes | Yes | | CY8CMBR3175-LQXIT | 16-pin QFN<br>(Tape and Reel) | 8K | 1K | 8 | Yes | Yes | Yes | Yes | Document Number: 001-90144 Rev. \*B Page 18 of 24 # **Packaging** **Table 26. Package Characteristics** | Parameter | Description | Conditions | Min | Тур | Max | Units | |----------------|--------------------------------------|------------|-----|-------|-----|---------| | T <sub>A</sub> | Operating ambient temperature | | -40 | 25.00 | 85 | °C | | $T_J$ | Operating junction temperature | | -40 | _ | 100 | °C | | $T_{JA}$ | Package θ <sub>JA</sub> (16-pin QFN) | | _ | 49.6 | - | °C/Watt | Table 27. Solder Reflow Peak Temperature | Package | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature | |---------|-----------------------------|----------------------------------| | All | 260 °C | 30 seconds | Table 28. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-020 | Package | MSL | |---------|-------| | All | MSL 3 | Figure 3. 16-pin (210-mil) QFN Package Outline ## NOTES - 1. HATCH AREA IS SOLDERABLE EXPOSED PAD - 2. REFERENCE JEDEC # MO-248 - 3. ALL DIMENSIONS ARE IN MILLIMETERS $\,$ - 4. PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web 001-87187 \*\* The center pad on the QFN package should be connected to ground (VSS) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floating and not connected to any other signal. Document Number: 001-90144 Rev. \*B Page 19 of 24 # **Acronyms** Table 29. Acronyms Used in this Document | abus analog local bus ADC analog-to-digital converter AG analog global AHB AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus ALU arithmetic logic unit AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | Acronym | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------| | ADC analog-to-digital converter AG analog global AHB AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus ALU arithmetic logic unit AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | | · | | AG analog global AHB AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus ALU arithmetic logic unit AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | | | | AHB AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus ALU arithmetic logic unit AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | | | | tecture) high-performance bus, an ARM data transfer bus ALU arithmetic logic unit AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | | * * | | AMUXBUS analog multiplexer bus API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | АНВ | tecture) high-performance bus, an ARM data | | API application programming interface APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | ALU | arithmetic logic unit | | APSR application program status register ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | AMUXBUS | analog multiplexer bus | | ARM® advanced RISC machine, a CPU architecture ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | API | application programming interface | | ATM automatic thump mode BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | APSR | application program status register | | BW bandwidth CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | ARM <sup>®</sup> | advanced RISC machine, a CPU architecture | | CAN Controller Area Network, a communications protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | ATM | automatic thump mode | | protocol CMRR common-mode rejection ratio CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | BW | bandwidth | | CPU central processing unit CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | CAN | | | CRC cyclic redundancy check, an error-checking protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | CMRR | common-mode rejection ratio | | protocol DAC digital-to-analog converter, see also IDAC, VDAC DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | CPU | central processing unit | | DFB digital filter block DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | CRC | | | DIO digital input/output, GPIO with only digital capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DAC | digital-to-analog converter, see also IDAC, VDAC | | capabilities, no analog. See GPIO. DMIPS Dhrystone million instructions per second DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DFB | digital filter block | | DMA direct memory access, see also TD DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DIO | | | DNL differential nonlinearity, see also INL DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DMIPS | Dhrystone million instructions per second | | DNU do not use DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DMA | direct memory access, see also TD | | DR port write data registers DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DNL | differential nonlinearity, see also INL | | DSI digital system interconnect DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DNU | do not use | | DWT data watchpoint and trace ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DR | port write data registers | | ECC error correcting code ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DSI | digital system interconnect | | ECO external crystal oscillator EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | DWT | data watchpoint and trace | | EEPROM electrically erasable programmable read-only memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | ECC | error correcting code | | memory EMI electromagnetic interference EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | ECO | external crystal oscillator | | EMIF external memory interface EOC end of conversion EOF end of frame EPSR execution program status register | EEPROM | | | EOC end of conversion EOF end of frame EPSR execution program status register | EMI | electromagnetic interference | | EOF end of frame EPSR execution program status register | EMIF | external memory interface | | EPSR execution program status register | EOC | end of conversion | | | EOF | end of frame | | ESD electrostatic discharge | EPSR | execution program status register | | | ESD | electrostatic discharge | Table 29. Acronyms Used in this Document (continued) | Acronym | Description | |--------------------------|--------------------------------------------------------| | ETM | embedded trace macrocell | | FIR | finite impulse response, see also IIR | | FPB | flash patch and breakpoint | | FS | full-speed | | GPIO | general-purpose input/output, applies to a PSoC pin | | HVI | high-voltage interrupt, see also LVI, LVD | | IC | integrated circuit | | IDAC | current DAC, see also DAC, VDAC | | IDE | integrated development environment | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | IIR | infinite impulse response, see also FIR | | ILO | internal low-speed oscillator, see also IMO | | IMO | internal main oscillator, see also ILO | | INL | integral nonlinearity, see also DNL | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | IPOR | initial power-on reset | | IPSR | interrupt program status register | | IRQ | interrupt request | | ITM | instrumentation trace macrocell | | LCD | liquid crystal display | | LIN | Local Interconnect Network, a communications protocol. | | LR | link register | | LUT | lookup table | | LVD | low-voltage detect, see also LVI | | LVI | low-voltage interrupt, see also HVI | | LVTTL | low-voltage transistor-transistor logic | | MAC | multiply-accumulate | | MCU | microcontroller unit | | MISO | master-in slave-out | | NC | no connect | | NMI | nonmaskable interrupt | | NRZ | non-return-to-zero | | NVIC | nested vectored interrupt controller | | NVL | nonvolatile latch, see also WOL | | opamp | operational amplifier | | PAL | programmable array logic, see also PLD | Document Number: 001-90144 Rev. \*B Page 20 of 24 Table 29. Acronyms Used in this Document (continued) | Acronym | Description | |-------------------|--------------------------------------------------------------| | PC | program counter | | PCB | printed circuit board | | PGA | programmable gain amplifier | | PHUB | peripheral hub | | PHY | physical layer | | PICU | port interrupt control unit | | PLA | programmable logic array | | PLD | programmable logic device, see also PAL | | PLL | phase-locked loop | | PMDD | package material declaration data sheet | | POR | power-on reset | | PRES | precise power-on reset | | PRS | pseudo random sequence | | PS | port read data register | | PSoC <sup>®</sup> | Programmable System-on-Chip™ | | PSRR | power supply rejection ratio | | PWM | pulse-width modulator | | RAM | random-access memory | | RISC | reduced-instruction-set computing | | RMS | root-mean-square | | RTC | real-time clock | | RTL | register transfer language | | RTR | remote transmission request | | RX | receive | | SAR | successive approximation register | | SC/CT | switched capacitor/continuous time | | SCL | I <sup>2</sup> C serial clock | | SDA | I <sup>2</sup> C serial data | | S/H | sample and hold | | SINAD | signal to noise and distortion ratio | | SIO | special input/output, GPIO with advanced features. See GPIO. | | SOC | start of conversion | | SOF | start of frame | | SPI | Serial Peripheral Interface, a communications protocol | | SR | slew rate | | SRAM | static random access memory | | SRES | software reset | | SWD | serial wire debug, a test protocol | Table 29. Acronyms Used in this Document (continued) | Acronym | Description | | | | |---------|------------------------------------------------------------------------|--|--|--| | SWV | single-wire viewer | | | | | TD | transaction descriptor, see also DMA | | | | | THD | total harmonic distortion | | | | | TIA | transimpedance amplifier | | | | | TRM | technical reference manual | | | | | TTL | transistor-transistor logic | | | | | TX | transmit | | | | | UART | Universal Asynchronous Transmitter Receiver, a communications protocol | | | | | UDB | universal digital block | | | | | USB | Universal Serial Bus | | | | | USBIO | USB input/output, PSoC pins used to connect to a USB port | | | | | VDAC | voltage DAC, see also DAC, IDAC | | | | | WDT | watchdog timer | | | | | WOL | write once latch, see also NVL | | | | | WRES | watchdog timer reset | | | | | XRES | external reset I/O pin | | | | | XTAL | crystal | | | | Document Number: 001-90144 Rev. \*B Page 21 of 24 # **Document Conventions** ## **Units of Measure** ## Table 30. Units of Measure | Symbol | Unit of Measure | | | | |--------|------------------------|--|--|--| | °C | degrees Celsius | | | | | dB | decibel | | | | | fF | femto farad | | | | | Hz | hertz | | | | | KB | 1024 bytes | | | | | kbps | kilobits per second | | | | | Khr | kilohour | | | | | kHz | kilohertz | | | | | kΩ | kilo ohm | | | | | ksps | kilosamples per second | | | | | LSB | least significant bit | | | | | Mbps | megabits per second | | | | | MHz | megahertz | | | | | ΜΩ | mega-ohm | | | | | Msps | megasamples per second | | | | | μΑ | microampere | | | | | μF | microfarad | | | | | μH | microhenry | | | | | μs | microsecond | | | | | μV | microvolt | | | | | μW | microwatt | | | | | mA | milliampere | | | | | ms | millisecond | | | | | mV | millivolt | | | | | nA | nanoampere | | | | | ns | nanosecond | | | | | nV | nanovolt | | | | | Ω | ohm | | | | | pF | picofarad | | | | | ppm | parts per million | | | | | ps | picosecond | | | | | s | second | | | | | sps | samples per second | | | | | sqrtHz | square root of hertz | | | | | V | volt | | | | Document Number: 001-90144 Rev. \*B # **Revision History** | Document Number: 001-90144 | | | | | | | |----------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 4199359 | WKA | 11/27/2013 | New datasheet | | | | *A | 4283569 | WKA | 02/26/2014 | Added note stating Low Power 1.71V to 5.5V operation in Features. Updated IMO tolerance setting in IMO Clock Source. Changed ILO oscillator from 32 kHz to 40 kHz in ILO Clock Source. Updated Low-power Comparators section. Changed internally regulated voltage range from 2.0 to 5.5 V to 1.8 to 5.5 V. Corrected max value of BID46 to 140. Updated the description for SID255. Added SID35 in DC Specifications. Added BID194 in XRES AC Specifications. Added SID338 in Comparator DC Specifications. Added specs for max allowed ripple on power supply in CSD and IDAC Block Specifications. Added SID.CSD15, SID.CSD16, and SID.CSD17 in CSD and IDAC Block Specifications. Modified description and conditions for SID223 and SID223A. Modified description for SID231. Updated SID237 description and values. | | | | | | | | Updated SID262 description and removed SID256 from Block Specs. | | | | | | | | Added note to clarify that low-power comparator is also used for CapSense operation in Low-power Comparators. Electrical Specifications: Added max I <sub>DD</sub> data in Active mode for CPU running at 6, 12, and 16 MHz. Added max I <sub>DD</sub> data in Deep Sleep mode for 1.8 to 3.6 V, 3.6 to 5.5 V, and 1.7 to 1.89 V. Added max I <sub>DD</sub> data for Comparator block current in High Bandwidth and Lov Power modes. Changed Comparator response time in both modes to match characterizatio data. Unified data table for Timer-Counter-Pulse-Width-Modulator (TCPWM) block for common specs. Added Block current consumption at 3, 8, and 16 MHz from characterization. Added spec for Quadrature input resolution and list of trigge events. Changed I <sup>2</sup> C Block current at 100 kHz to match characterization data. Added Deep Sleep mode current consumption. Added Flash bulk erase time and total device program time specifications. Added power supply slew rate specification. Changed minimum POR and BOI falling trip voltage spec and added BOD max trip voltage. Changed IMO operating current at 48 MHz and 24 MHz to match characterization data. Added clarifying note in IMO frequency variation to state valid frequency settings and added IMO start-up time spec. Corrected typo in Units for Comparator offset voltage in Low Power mode; changed from V (Volts) to mV (millivolts). | | | Document Number: 001-90144 Rev. \*B Page 23 of 24 # Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ## PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Community | Forums | Blogs | Video | Training ## **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2013-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-90144 Rev. \*B Revised May 7, 2014 Page 24 of 24 All products and company names mentioned in this document may be the trademarks of their respective holders.