

### **PSoC Functional Overview**

The PSoC family consists of many Mixed-Signal Array with On-Chip Controller devices. These devices are designed to replace multiple traditional MCU-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, and programmable interconnects. This architecture allows the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts and packages.

The PSoC architecture, as shown in the Logic Block Diagram on page 1, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources. Configurable global busing allows all the device resources to be combined into a complete custom system. The PSoC CY8C24x33 family can have up to three IO ports that connect to the global digital and analog interconnects, providing access to four digital blocks and four analog blocks.

#### **PSoC Core**

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose IO).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU utilizes an interrupt controller with 11 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 8 KB of Flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the Flash. Program Flash utilizes four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to ±5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a Real Time Clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

## **Digital System**

The Digital System is composed of 4 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.

Figure 1. Digital System Block Diagram



The digital peripheral configurations include:

- PWMs (8 to 32 bit)
- PWMs with Dead band (8 to 32 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity (up to 1)
- SPI master and slave (up to 1)
- I2C slave and master (one available as a System Resource)
- Cyclical Redundancy Checker/Generator (8 to 32 bit)
- IrDA (up to one)
- Pseudo Random Sequence Generators (8 to 32 bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled PSoC Device Characteristics on page 4.

Document Number: 001-14643 Rev. \*D Page 2 of 34



# **Analog System**

The Analog system is composed of an 8-bit SAR ADC and four configurable blocks. The programmable 8-bit SAR ADC is an optimized ADC that runs up to 300 Ksps, with monotonic guarantee. It also has the features to support a motor control application.

Each analog block is comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are:

- Filters (2 and 4 pole band pass, low-pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6- to 9-bit resolution)
- Multiplying DACs (up to 2, with 6- to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a Core Resource)
- 1.3V reference (as a System Resource)
- DTMF dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks. The Analog Column 0 contains the SAR8 ADC block rather than the standard SC blocks.

Figure 2. Analog System Block Diagram





## **Additional System Resources**

System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each system resource follow:

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math as well as digital filters.
- The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs.

#### **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 3 analog blocks. The following table lists the resources available for specific PSoC device groups.

**Table 1. PSoC Device Characteristics** 

| PSoC Part<br>Number | Digital<br>IO | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SAR8<br>ADC |
|---------------------|---------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|-------------|
| CY8C29x66           | up to<br>64   | 4               | 16                | 12               | 4                 | 4                 | 12               | No          |
| CY8C27x43           | up to<br>44   | 2               | 8                 | 12               | 4                 | 4                 | 12               | No          |
| CY8C24x94           | 56            | 1               | 4                 | 48               | 2                 | 2                 | 6                | No          |
| CY8C24533           | up to<br>26   | 1               | 4                 | 12               | 2                 | 2                 | 4                | Yes         |
| CY8C24x23A          | up to<br>24   | 1               | 4                 | 12               | 2                 | 2                 | 6                | No          |
| CY8C21x34           | up to<br>28   | 1               | 4                 | 28               | 0                 | 2                 | 4 <sup>[1]</sup> | No          |
| CY8C21x23           | 16            | 1               | 4                 | 8                | 0                 | 2                 | 4 <sup>[1]</sup> | No          |
| CY8C20x34           | up to<br>28   | 0               | 0                 | 28               | 0                 | 0                 | 3 <sup>[2]</sup> | No          |

## **Getting Started**

The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC CY8C24533 Mixed-Signal Array Technical Reference Manual.

For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com/psoc.

To determine which PSoC device meets your requirements, navigate through the PSoC Decision Tree in the Application Note AN2209 at http://www.cypress.com and select Application Notes under the Design Resources.

#### **Development Kits**

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, **C** compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at http://www.cypress.com/onlinestore.

## **Technical Training Modules**

Free PSoC technical training modules are available for users new to PSoC. Training modules cover designing, debugging, advanced analog and CapSense. Go to http://www.cypress.com.

#### **Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located at the top of the web page, and select CYPros Consultants.

## **Technical Support**

PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support.

## **Application Notes**

A long list of application notes can assist you in every aspect of your design effort. To view the PSoC application notes, go to http://www.cypress.com/psocapnotes.

#### Notes

- Limited analog functionality.
- 2. Two analog blocks and one CapSense.

Document Number: 001-14643 Rev. \*D Page 4 of 34



## **Development Tools**

PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP (Refer Figure 3).

PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs.

PSoC Designer also supports a high level C language compiler developed specifically for the devices in the family.

Figure 3. PSoC Designer Subsystems



### **PSoC Designer Software Subsystems**

Device Editor

The Device Editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time.

PSoC Designer sets up power on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It's also possible to change the selected components and regenerate the framework.

#### Design Browser

The Design Browser allows users to select and import preconfigured designs into the user's project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader.

#### Application Editor

In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build.

**Assembler.** The macro assembler allows the assembly code to be merged seamlessly with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compiler.** A C language compiler is available that supports the PSoC family of devices. Even if you have never worked in the C language before, the product quickly allows you to create complete C programs for the PSoC family devices.

The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

Document Number: 001-14643 Rev. \*D Page 5 of 34



### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### **Hardware Tools**

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

## **Designing with User Modules**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the IO pins. Iterative development cycles permit you to adapt the hardware as well as the software. This substantially lowers the risk of having to select a different part to meet the final design requirements.

To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard User Module library contains over 50 common peripherals such as ADCs, DACs Timers, Counters, UARTs, and other not-so common peripherals such as DTMF Generators and Bi-Quad analog filter sections.

Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular

application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides high-level functions to control and respond to hardware events at run-time. The API also provides optional interrupt service routines that you can adapt as needed.

The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module.

The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions.

Figure 4. User Module/Source Code Development Flows



Document Number: 001-14643 Rev. \*D

[+] Feedback



The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals.

## **Document Conventions**

#### **Acronyms Used**

The following table lists the acronyms that are used in this document.

Table 2. Acronyms Used

| Acronym | Description                                         |  |  |  |  |  |  |
|---------|-----------------------------------------------------|--|--|--|--|--|--|
| AC      | alternating current                                 |  |  |  |  |  |  |
| ADC     | analog-to-digital converter                         |  |  |  |  |  |  |
| API     | pplication programming interface                    |  |  |  |  |  |  |
| CPU     | central processing unit                             |  |  |  |  |  |  |
| СТ      | continuous time                                     |  |  |  |  |  |  |
| DAC     | digital-to-analog converter                         |  |  |  |  |  |  |
| DC      | direct current                                      |  |  |  |  |  |  |
| EEPROM  | electrically erasable programmable read-only memory |  |  |  |  |  |  |
| FSR     | full scale range                                    |  |  |  |  |  |  |
| GPIO    | general purpose IO                                  |  |  |  |  |  |  |
| Ю       | input/output                                        |  |  |  |  |  |  |
| IPOR    | imprecise power on reset                            |  |  |  |  |  |  |
| LSb     | least-significant bit                               |  |  |  |  |  |  |
| LVD     | low voltage detect                                  |  |  |  |  |  |  |
| MSb     | most-significant bit                                |  |  |  |  |  |  |
| PC      | program counter                                     |  |  |  |  |  |  |
| POR     | power on reset                                      |  |  |  |  |  |  |
| PPOR    | precision power on reset                            |  |  |  |  |  |  |
| PSoC®   | Programmable System-on-Chip™                        |  |  |  |  |  |  |

Table 2. Acronyms Used (continued)

| Acronym | Description           |  |  |  |  |  |  |
|---------|-----------------------|--|--|--|--|--|--|
| PWM     | pulse width modulator |  |  |  |  |  |  |
| RAM     | andom access memory   |  |  |  |  |  |  |
| ROM     | read only memory      |  |  |  |  |  |  |
| SC      | switched capacitor    |  |  |  |  |  |  |

#### **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 6 on page 13 lists all the abbreviations used to measure the PSoC devices.

## **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal.

Document Number: 001-14643 Rev. \*D Page 7 of 34



## **Pinouts**

The PSoC CY8C24533 is available in a 28-pin SSOP package. Every port pin (labeled with a "P"), except for Vss and Vdd in the following table and figure, is capable of Digital IO.

## 28-Pin Part Pinout

Table 3. 28-Pin Part Pinout (SSOP)

|                         | Table 6. 201 III I art I mout (6001) |        |                      |                                             |  |  |  |  |  |  |
|-------------------------|--------------------------------------|--------|----------------------|---------------------------------------------|--|--|--|--|--|--|
| Pin Number<br>CY8C24533 | Digital                              | Analog | Pin Name             | Description                                 |  |  |  |  |  |  |
| 1                       | Ю                                    | ı      | P0[7]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 2                       | Ю                                    | Ю      | P0[5]                | Analog Col Mux IP and Column O/P and ADC IP |  |  |  |  |  |  |
| 3                       | Ю                                    | Ю      | P0[3]                | Analog Col Mux IP and Column O/P and ADC IP |  |  |  |  |  |  |
| 4                       | Ю                                    | ı      | P0[1]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 5                       | Ю                                    |        | P2[7]                | GPIO                                        |  |  |  |  |  |  |
| 6                       | Ю                                    |        | P2[5]                | GPIO                                        |  |  |  |  |  |  |
| 7                       | Ю                                    | ı      | P2[3]                | Direct switched capacitor input             |  |  |  |  |  |  |
| 8                       | Ю                                    | ı      | P2[1]                | Direct switched capacitor input             |  |  |  |  |  |  |
| 9                       | Ю                                    | AVref  | P3[0] <sup>[3]</sup> | GPIO/ADC Vref (optional)                    |  |  |  |  |  |  |
| 10                      | Ю                                    |        | P1[7]                | I2C SCL                                     |  |  |  |  |  |  |
| 11                      | Ю                                    |        | P1[5]                | I2C SDA                                     |  |  |  |  |  |  |
| 12                      | Ю                                    |        | P1[3]                | GPIO                                        |  |  |  |  |  |  |
| 13                      | Ю                                    |        | P1[1] <sup>[4]</sup> | GPIO, Xtal input, I2C SCL, ISSP SCL         |  |  |  |  |  |  |
| 14                      | Pov                                  | wer    | Vss                  | Ground pin                                  |  |  |  |  |  |  |
| 15                      | Ю                                    |        | P1[0] <sup>[4]</sup> | GPIO, Xtal output, I2C SDA, ISSP SDA        |  |  |  |  |  |  |
| 16                      | Ю                                    |        | P1[2]                | GPIO                                        |  |  |  |  |  |  |
| 17                      | Ю                                    |        | P1[4]                | GPIO, external clock IP                     |  |  |  |  |  |  |
| 18                      | Ю                                    |        | P1[6]                | GPIO                                        |  |  |  |  |  |  |
| 19                      | Ю                                    |        | P3[1] <sup>[5]</sup> | GPIO                                        |  |  |  |  |  |  |
| 20                      | Ю                                    | ı      | P2[0]                | Direct switched capacitor input             |  |  |  |  |  |  |
| 21                      | Ю                                    | ı      | P2[2]                | Direct switched capacitor input             |  |  |  |  |  |  |
| 22                      | Ю                                    |        | P2[4]                | GPIO                                        |  |  |  |  |  |  |
| 23                      | Ю                                    |        | P2[6]                | GPIO                                        |  |  |  |  |  |  |
| 24                      | Ю                                    | ı      | P0[0]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 25                      | Ю                                    | ı      | P0[2]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 26                      | Ю                                    | ı      | P0[4]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 27                      | Ю                                    | ı      | P0[6]                | Analog Col Mux IP and ADC IP                |  |  |  |  |  |  |
| 28                      | Pov                                  | wer    | Vdd                  | Supply voltage                              |  |  |  |  |  |  |

Figure 5. CY8C24533 PSoC Device 28 Vdd 27 P0[6], AIO, AnColMux and ADC IP AIO, P0[7] **■** IO, P0[5] IO, P0[3] 26 P0[4], AIO, AnColMux and ADC IP AIO, P0[1] 25 P0[2], AIO, AnColMux and ADC IP 24 P0[0], AIO, AnColMux and ADC IP IO, P2[7] IO, P2[5] 6 23 P2[6], IO AIO, P2[3] 7 AIO, P2[1] 8 AVref, IO, P3[0] 9 **SSOP** 22 P2[4], IO 21 P2[2], AIO 20 P2[0], AIO I2C SCL, IO, P1[7] **=** 10 19 **P**3[1], IO 12C SDA, IO, P1[5] = 11
10, P1[3] = 12
12C SCL, ISSP SCL, XTALin, IO, P1[1] = 13 18 P1[6], IO
17 P1[4], IO, EXTCLK 16 P1[2], IO 15 P1[0], IO, XTALout, ISSP SDA, I2CSDA Vss = 14

#### Notes

- 3. Even though P3[0] is an odd port, it resides on the left side of the pinout.
- 4. ISSP pin, which is not High Z at POR.

**LEGEND**: A = Analog, I = Input, and O = Output.

5. Even though P3[1] is an even port, it resides on the right side of the pinout.

Document Number: 001-14643 Rev. \*D Page 8 of 34



## **Register Reference**

This chapter lists the registers of the CY8C24533 PSoC device by using mapping tables, in offset order. For detailed register information, refer the PSoC CY8C24533 Mixed-Signal Array Technical Reference Manual.

## **Register Conventions**

### **Abbreviations Used**

The register conventions specific to this section are listed in the following table.

| Convention | Description                  |  |  |  |  |  |  |
|------------|------------------------------|--|--|--|--|--|--|
| R          | Read register or bit(s)      |  |  |  |  |  |  |
| W          | Write register or bit(s)     |  |  |  |  |  |  |
| L          | Logical register or bit(s)   |  |  |  |  |  |  |
| С          | Clearable register or bit(s) |  |  |  |  |  |  |
| #          | Access is bit specific       |  |  |  |  |  |  |

## **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as IO space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1.

**Note** In the following register mapping tables, blank fields are reserved and must not be accessed.

Document Number: 001-14643 Rev. \*D Page 9 of 34



| Table 4. Regis         | ster Map E      | 3ank 0        | Table: User Spa    | ce              |        |                                                  |                 |        |                     |                 |         |
|------------------------|-----------------|---------------|--------------------|-----------------|--------|--------------------------------------------------|-----------------|--------|---------------------|-----------------|---------|
| Name                   | Addr<br>(0,Hex) | Access        | Name               | Addr<br>(0,Hex) | Access | Name                                             | Addr<br>(0,Hex) | Access | Name                | Addr<br>(0,Hex) | Access  |
| PRT0DR                 | 00              | RW            |                    | 40              |        |                                                  | 80              |        |                     | C0              |         |
| PRT0IE                 | 01              | RW            |                    | 41              |        |                                                  | 81              |        |                     | C1              |         |
| PRT0GS                 | 02              | RW            |                    | 42              |        |                                                  | 82              |        |                     | C2              |         |
| PRT0DM2                | 03              | RW            |                    | 43              |        |                                                  | 83              |        |                     | C3              |         |
| PRT1DR                 | 04              | RW            |                    | 44              |        | ASD11CR0                                         | 84              | RW     |                     | C4              |         |
| PRT1IE                 | 05              | RW            |                    | 45              |        | ASD11CR1                                         | 85              | RW     |                     | C5              |         |
| PRT1GS                 | 06              | RW            |                    | 46              |        | ASD11CR2                                         | 86              | RW     |                     | C6              |         |
| PRT1DM2                | 07              | RW            |                    | 47              |        | ASD11CR3                                         | 87              | RW     |                     | C7              |         |
| PRT2DR<br>PRT2IE       | 08<br>09        | RW<br>RW      |                    | 48<br>49        |        |                                                  | 88<br>89        |        |                     | C8<br>C9        |         |
| PRT2GS                 | 09<br>0A        | RW            |                    | 49<br>4A        |        |                                                  | 8A              |        |                     | CA              |         |
| PRT2DM2                | 0A<br>0B        | RW            |                    | 4A<br>4B        |        |                                                  | 8B              |        |                     | CB              |         |
| PRT3DR                 | OC OC           | RW            |                    | 4C              |        |                                                  | 8C              |        |                     | CC              |         |
| PRT3IE                 | 0D              | RW            |                    | 4D              |        |                                                  | 8D              |        |                     | CD              |         |
| PRT3GS                 | 0E              | RW            |                    | 4E              |        |                                                  | 8E              |        |                     | CE              |         |
| PRT3DM2                | 0F              | RW            |                    | 4F              |        |                                                  | 8F              |        |                     | CF              |         |
|                        | 10              |               |                    | 50              |        |                                                  | 90              |        |                     | D0              |         |
|                        | 11              |               |                    | 51              |        |                                                  | 91              |        |                     | D1              |         |
|                        | 12              |               |                    | 52              |        |                                                  | 92              |        |                     | D2              |         |
|                        | 13              |               |                    | 53              |        | <del>                                     </del> | 93              |        |                     | D3              |         |
|                        | 14              |               |                    | 54              |        | ASC21CR0                                         | 94              | RW     |                     | D4              |         |
|                        | 15              |               |                    | 55              |        | ASC21CR1                                         | 95              | RW     |                     | D5              |         |
|                        | 16              |               |                    | 56              |        | ASC21CR2                                         | 96              | RW     | I2C_CFG             | D6              | RW      |
|                        | 17              |               |                    | 57              |        | ASC21CR3                                         | 97              | RW     | I2C_SCR             | D7              | #       |
|                        | 18              |               |                    | 58              |        |                                                  | 98              |        | I2C_DR              | D8              | RW      |
|                        | 19              |               |                    | 59              |        |                                                  | 99              |        | I2C_MSCR            | D9              | #       |
|                        | 1A              |               |                    | 5A              |        |                                                  | 9A              |        | INT_CLR0            | DA              | RW      |
|                        | 1B              |               |                    | 5B              |        |                                                  | 9B              |        | INT_CLR1            | DB              | RW      |
|                        | 1C              |               |                    | 5C              |        |                                                  | 9C              |        |                     | DC              |         |
|                        | 1D              |               |                    | 5D              |        |                                                  | 9D              |        | INT_CLR3            | DD              | RW      |
|                        | 1E              |               |                    | 5E              |        |                                                  | 9E              |        | INT_MSK3            | DE              | RW      |
|                        | 1F              |               |                    | 5F              |        |                                                  | 9F              |        |                     | DF              |         |
| DBB00DR0               | 20              | #             | AMX_IN             | 60              | RW     |                                                  | A0              |        | INT_MSK0            | E0              | RW      |
| DBB00DR1               | 21              | W             |                    | 61              |        |                                                  | A1              |        | INT_MSK1            | E1              | RW      |
| DBB00DR2               | 22              | RW            |                    | 62              |        |                                                  | A2              |        | INT_VC              | E2              | RC      |
| DBB00CR0               | 23              | #             | ARF_CR             | 63              | RW     |                                                  | A3              |        | RES_WDT             | E3              | W       |
| DBB01DR0               | 24              | #             | CMP_CR0            | 64              | #      |                                                  | A4              |        | DEC_DH              | E4              | RC      |
| DBB01DR1               | 25              | W             | ASY_CR             | 65              | #      |                                                  | A5              |        | DEC_DL              | E5              | RC      |
| DBB01DR2               | 26              | RW            | CMP_CR1            | 66              | RW     |                                                  | A6              |        | DEC_CR0             | E6              | RW      |
| DBB01CR0               | 27              | #             | SARADC_DL          | 67              | RW     |                                                  | A7              |        | DEC_CR1             | E7              | RW      |
| DCB02DR0               | 28              | #             | 010100 000         | 68              |        |                                                  | A8              |        | MUL0_X              | E8              | W       |
| DCB02DR1               | 29              | W             | SARADC_CR0         | 69              | #      |                                                  | A9              |        | MUL0_Y              | E9              | W       |
| DCB02DR2               | 2A              | RW            | SARADC_CR1         | 6A              | RW     |                                                  | AA              |        | MUL0_DH             | EA              | R       |
| DCB02CR0               | 2B<br>2C        | #             | TMD DD0            | 6B<br>6C        | RW     |                                                  | AB<br>AC        |        | MUL0_DL<br>ACC0_DR1 | EB<br>EC        | R<br>RW |
| DCB03DR0<br>DCB03DR1   | 2C<br>2D        | W W           | TMP_DR0<br>TMP_DR1 | 6D              | RW     |                                                  | AC              |        | ACC0_DR1            | ED              | RW      |
| DCB03DR1               | 2E              | RW            | TMP_DR2            | 6E              | RW     |                                                  | AE              |        | ACC0_DR3            | EE              | RW      |
| DCB03CR0               | 2F              | #             | TMP_DR3            | 6F              | RW     |                                                  | AF              |        | ACC0_DR3            | EF              | RW      |
| 20200010               | 30              | π             | ACB00CR3           | 70              | RW     | RDI0RI                                           | B0              | RW     | , 1000_DI12         | F0              | 1111    |
|                        | 31              |               | ACB00CR0           | 71              | RW     | RDIOSYN                                          | B1              | RW     |                     | F1              |         |
|                        | 32              |               | ACB00CR0           | 72              | RW     | RDIOIS                                           | B2              | RW     |                     | F2              |         |
|                        | 33              |               | ACB00CR2           | 73              | RW     | RDIOLTO                                          | B3              | RW     |                     | F3              |         |
|                        | 34              |               | ACB01CR3           | 74              | RW     | RDI0LT1                                          | B4              | RW     |                     | F4              |         |
|                        | 35              |               | ACB01CR0           | 75              | RW     | RDI0RO0                                          | B5              | RW     |                     | F5              |         |
|                        | 36              |               | ACB01CR1 *         | 76              | RW     | RDI0RO1                                          | B6              | RW     |                     | F6              |         |
|                        | 37              |               | ACB01CR2 *         | 77              | RW     |                                                  | B7              |        | CPU_F               | F7              | RL      |
|                        | 38              |               |                    | 78              |        |                                                  | B8              |        |                     | F8              |         |
|                        | 39              |               |                    | 79              |        |                                                  | B9              |        |                     | F9              |         |
|                        | 3A              |               |                    | 7A              |        |                                                  | BA              |        |                     | FA              |         |
|                        | 3B              |               |                    | 7B              |        |                                                  | BB              |        |                     | FB              |         |
|                        | 3C              |               |                    | 7C              |        |                                                  | BC              |        |                     | FC              |         |
|                        | 3D              |               |                    | 7D              |        |                                                  | BD              |        |                     | FD              |         |
| Gray fields are receny |                 | e ie hit enor |                    |                 |        | -                                                |                 |        |                     |                 |         |

Gray fields are reserved. # Access is bit specific.

Page 10 of 34 Document Number: 001-14643 Rev. \*D



Table 4. Register Map Bank 0 Table: User Space (continued)

| Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name     | Addr<br>(0,Hex) | Access |
|------|-----------------|--------|------|-----------------|--------|------|-----------------|--------|----------|-----------------|--------|
|      | 3E              |        |      | 7E              |        |      | BE              |        | CPU_SCR1 | FE              | #      |
|      | 3F              |        |      | 7F              |        |      | BF              |        | CPU_SCR0 | FF              | #      |

Gray fields are reserved. # Access is bit specific.

Table 5. Register Map Bank 1 Table: Configuration Space

|                          |                 |               | Table: Configur      |                 |          |                    |                 | w        |           |                 | w      |
|--------------------------|-----------------|---------------|----------------------|-----------------|----------|--------------------|-----------------|----------|-----------|-----------------|--------|
| Name                     | Addr<br>(1,Hex) | Access        | Name                 | Addr<br>(1,Hex) | Access   | Name               | Addr<br>(1,Hex) | Access   | Name      | Addr<br>(1,Hex) | Access |
| PRT0DM0                  | 00              | RW            |                      | 40              |          |                    | 80              |          |           | C0              |        |
| PRT0DM1                  | 01              | RW            |                      | 41              |          |                    | 81              |          |           | C1              |        |
| PRT0IC0                  | 02              | RW            |                      | 42              |          |                    | 82              |          |           | C2              |        |
| PRT0IC1                  | 03              | RW            |                      | 43              |          |                    | 83              |          |           | C3              |        |
| PRT1DM0                  | 04              | RW            |                      | 44              |          | ASD11CR0           | 84              | RW       |           | C4              |        |
| PRT1DM1                  | 05              | RW            |                      | 45              |          | ASD11CR1           | 85              | RW       |           | C5              |        |
| PRT1IC0                  | 06<br>07        | RW<br>RW      |                      | 46<br>47        |          | ASD11CR2           | 86<br>87        | RW<br>RW |           | C6<br>C7        |        |
| PRT1IC1<br>PRT2DM0       | 07              | RW            |                      | 47              |          | ASD11CR3           | 88              | KVV      |           | C8              |        |
| PRT2DM1                  | 09              | RW            |                      | 49              |          |                    | 89              |          |           | C9              |        |
| PRT2IC0                  | 09<br>0A        | RW            |                      | 49<br>4A        |          |                    | 8A              |          |           | CA              |        |
| PRT2IC1                  | OB OB           | RW            |                      | 4B              |          |                    | 8B              |          |           | CB              |        |
| PRT3DM0                  | OC OC           | RW            |                      | 4C              |          |                    | 8C              |          |           | CC              |        |
| PRT3DM1                  | 0D              | RW            |                      | 4D              |          |                    | 8D              |          |           | CD              |        |
| PRT3IC0                  | 0E              | RW            |                      | 4E              |          |                    | 8E              |          |           | CE              |        |
| PRT3IC1                  | 0F              | RW            |                      | 4F              |          |                    | 8F              |          |           | CF              |        |
|                          | 10              |               |                      | 50              |          |                    | 90              |          | GDI_O_IN  | D0              | RW     |
|                          | 11              |               |                      | 51              |          |                    | 91              |          | GDI_E_IN  | D1              | RW     |
|                          | 12              |               |                      | 52              |          |                    | 92              |          | GDI_O_OU  | D2              | RW     |
|                          | 13              |               |                      | 53              |          |                    | 93              |          | GDI_E_OU  | D3              | RW     |
|                          | 14              |               |                      | 54              |          | ASC21CR0           | 94              | RW       |           | D4              |        |
|                          | 15              |               |                      | 55              |          | ASC21CR1           | 95              | RW       |           | D5              |        |
|                          | 16              |               |                      | 56              |          | ASC21CR2           | 96              | RW       |           | D6              |        |
|                          | 17              |               |                      | 57              |          | ASC21CR3           | 97              | RW       |           | D7              |        |
|                          | 18              |               |                      | 58              |          |                    | 98              |          |           | D8              |        |
|                          | 19              |               |                      | 59              |          |                    | 99              |          |           | D9              |        |
|                          | 1A              |               |                      | 5A              |          |                    | 9A              |          |           | DA              |        |
|                          | 1B              |               |                      | 5B              |          |                    | 9B              |          |           | DB              |        |
|                          | 1C<br>1D        |               |                      | 5C<br>5D        |          |                    | 9C<br>9D        |          | OSC_GO_EN | DC<br>DD        | RW     |
|                          | 1E              |               |                      | 5E              |          |                    | 9E              |          | OSC_GO_EN | DE              | RW     |
|                          | 1F              |               |                      | 5F              |          |                    | 9F              |          | OSC_CR3   | DF              | RW     |
| DBB00FN                  | 20              | RW            | CLK_CR0              | 60              | RW       |                    | A0              |          | OSC_CR0   | E0              | RW     |
| DBB00IN                  | 21              | RW            | CLK_CR1              | 61              | RW       |                    | A1              |          | OSC_CR1   | E1              | RW     |
| DBB00OU                  | 22              | RW            | ABF_CR0              | 62              | RW       |                    | A2              |          | OSC_CR2   | E2              | RW     |
| 222000                   | 23              |               | AMD_CR0              | 63              | RW       |                    | A3              |          | VLT_CR    | E3              | RW     |
| DBB01FN                  | 24              | RW            |                      | 64              |          |                    | A4              |          | VLT_CMP   | E4              | R      |
| DBB01IN                  | 25              | RW            |                      | 65              |          |                    | A5              |          | _         | E5              |        |
| DBB01OU                  | 26              | RW            | AMD_CR1              | 66              | RW       |                    | A6              |          |           | E6              |        |
|                          | 27              |               | ALT_CR0              | 67              | RW       |                    | A7              |          |           | E7              |        |
| DCB02FN                  | 28              | RW            |                      | 68              |          | SARADC_TRS         | A8              | RW       | IMO_TR    | E8              | W      |
| DCB02IN                  | 29              | RW            |                      | 69              |          | SARADC_TRCL        | A9              | RW       | ILO_TR    | E9              | W      |
| DCB02OU                  | 2A              | RW            |                      | 6A              |          | SARADC_TRCH        | AA              | RW       | BDG_TR    | EA              | RW     |
|                          | 2B              |               |                      | 6B              |          | SARADC_CR2         | AB              | #        | ECO_TR    | EB              | W      |
| DCB03FN                  | 2C              | RW            | TMP_DR0              | 6C              | RW       | SARADC_LCR         | AC              | RW       |           | EC              |        |
| DCB03IN                  | 2D              | RW            | TMP_DR1              | 6D              | RW       |                    | AD              |          |           | ED              |        |
| DCB03OU                  | 2E              | RW            | TMP_DR2              | 6E              | RW       |                    | AE              |          |           | EE              |        |
|                          | 2F              |               | TMP_DR3              | 6F              | RW       | PDIODI             | AF              | D\A/     |           | EF<br>E0        |        |
|                          | 30<br>31        |               | ACB00CR3<br>ACB00CR0 | 70<br>71        | RW<br>RW | RDIORI<br>RDIOSYN  | B0<br>B1        | RW<br>RW |           | F0<br>F1        |        |
|                          | 31              |               |                      | 71              | RW       | RDIOSYN            | B1<br>B2        | RW       |           | F1<br>F2        |        |
|                          | 32              |               | ACB00CR1<br>ACB00CR2 | 73              | RW       | RDIOLTO            | B2<br>B3        | RW       |           | F2<br>F3        |        |
|                          | 33              |               | ACB00CR2<br>ACB01CR3 | 73              | RW       | RDIOLTO<br>RDIOLT1 | B3<br>B4        | RW       |           | F3              |        |
|                          | 35              |               | ACB01CR0             | 75              | RW       | RDI0RO0            | B5              | RW       |           | F5              |        |
|                          | 36              |               | ACB01CR0             | 76              | RW       | RDI0RO0            | B6              | RW       |           | F6              |        |
| Grav fields are reserved |                 | s is bit spec |                      | 70              | 1744     | N. DIONO I         | ٥٥              | 1744     |           | 10              |        |

Gray fields are reserved. # Access is bit specific.

Document Number: 001-14643 Rev. \*D Page 11 of 34



Table 5. Register Map Bank 1 Table: Configuration Space (continued)

| Name                     | Addr<br>(1,Hex)                         | Access         | Name       | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name     | Addr<br>(1,Hex) | Access |
|--------------------------|-----------------------------------------|----------------|------------|-----------------|--------|------|-----------------|--------|----------|-----------------|--------|
|                          | 37                                      |                | ACB01CR2 * | 77              | RW     |      | B7              |        | CPU_F    | F7              | RL     |
|                          | 38                                      |                |            | 78              |        |      | B8              |        |          | F8              |        |
|                          | 39                                      |                |            | 79              |        |      | B9              |        |          | F9              |        |
|                          | 3A                                      |                |            | 7A              |        |      | BA              |        | FLS_PR1  | FA              | RW     |
|                          | 3B                                      |                |            | 7B              |        |      | BB              |        |          | FB              |        |
|                          | 3C                                      |                |            | 7C              |        |      | BC              |        |          | FC              |        |
|                          | 3D                                      |                |            | 7D              |        |      | BD              |        |          | FD              |        |
|                          | 3E                                      |                |            | 7E              |        |      | BE              |        | CPU_SCR1 | FE              | #      |
|                          | 3F                                      |                |            | 7F              |        |      | BF              |        | CPU_SCR0 | FF              | #      |
| Gray fields are reserved | 4 / / / / / / / / / / / / / / / / / / / | e ie hit enoci | er.        |                 |        |      |                 |        |          | l               |        |

Gray fields are reserved. # Access is bit specific.

[+] Feedback



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C24533 PSoC device. For the latest electrical specifications, visit http://www.cypress.com/psoc.

Specifications are valid for -40°C  $\leq$   $T_{A} \leq$  85°C and  $T_{J} \leq$  100°C, except where noted.

Refer to Table 21 on page 22 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

Figure 6. Voltage versus CPU Frequency



Figure 7. IMO Frequency Trim Options SLIMO SLIMO Mode= Mode=0 4.75 VddVoltage 3.60 SLIMO SLIMO 3.00 93 kHz 6 MHz 12 MHz 24 MHz **IMO Frequency** 

The following table lists the units of measure that are used in this section.

Table 6. Units of Measure

| Symbol | Unit of Measure              | Symbol | Unit of Measure               |
|--------|------------------------------|--------|-------------------------------|
| °C     | degree Celsius               | μW     | micro watts                   |
| dB     | decibels                     | mA     | milli-ampere                  |
| fF     | femto farad                  | ms     | milli-second                  |
| Hz     | hertz                        | mV     | milli-volts                   |
| KB     | 1024 bytes                   | nA     | nano ampere                   |
| Kbit   | 1024 bits                    | ns     | nanosecond                    |
| kHz    | kilohertz                    | nV     | nanovolts                     |
| kΩ     | kilohm                       | W      | ohm                           |
| MHz    | megahertz                    | рА     | pico ampere                   |
| MΩ     | megaohm                      | pF     | pico farad                    |
| μΑ     | micro ampere                 | pp     | peak-to-peak                  |
| μF     | micro farad                  | ppm    | parts per million             |
| μΗ     | micro henry                  | ps     | picosecond                    |
| μS     | microsecond                  | sps    | samples per second            |
| μV     | micro volts                  | S      | sigma: one standard deviation |
| μVrms  | micro volts root-mean-square | V      | volts                         |

Document Number: 001-14643 Rev. \*D Page 13 of 34



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

Table 7. Absolute Maximum Ratings

| Symbol           | Description                            | Min       | Тур | Max       | Units | Notes                                                                                                                                                                             |
|------------------|----------------------------------------|-----------|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub> | Storage Temperature                    | -55       | 25  | +100      | °C    | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrades reliability. |
| T <sub>A</sub>   | Ambient Temperature with Power Applied | -40       | _   | +85       | °C    |                                                                                                                                                                                   |
| Vdd              | Supply Voltage on Vdd Relative to Vss  | -0.5      | -   | +6.0      | V     |                                                                                                                                                                                   |
| V <sub>IO</sub>  | DC Input Voltage                       | Vss - 0.5 | -   | Vdd + 0.5 | V     |                                                                                                                                                                                   |
| $V_{IOZ}$        | DC Voltage Applied to Tri-state        | Vss - 0.5 | -   | Vdd + 0.5 | V     |                                                                                                                                                                                   |
| I <sub>MIO</sub> | Maximum Current into any Port Pin      | -25       | -   | +50       | mA    |                                                                                                                                                                                   |
| ESD              | Electro Static Discharge Voltage       | 2000      | _   | _         | V     | Human Body Model ESD                                                                                                                                                              |
| LU               | Latch-up Current                       | _         | _   | 200       | mA    |                                                                                                                                                                                   |

# **Operating Temperature**

**Table 8. Operating Temperature** 

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                                       |
|----------------|----------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature  | -40 | _   | +85  | °C    |                                                                                                                                                                                             |
| TJ             | Junction Temperature | -40 | _   | +100 |       | The temperature rise from ambient to junction is package specific. See Thermal Impedances by Package on page 32. The user must limit the power consumption to comply with this requirement. |

Document Number: 001-14643 Rev. \*D Page 14 of 34



# **DC Electrical Characteristics**

## **DC Chip-Level Specifications**

The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 9. DC Chip-Level Specifications

| Symbol              | Description                                                                                                    | Min  | Тур  | Max  | Units | Notes                                                                                                                                                                                                |
|---------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd                 | Supply Voltage                                                                                                 | 3.0  | _    | 5.25 | V     | See Table 19 on page 21.                                                                                                                                                                             |
| I <sub>DD</sub>     | Supply Current                                                                                                 | -    | 5    | 8    | mA    | Conditions are Vdd = $5.0V$ , $T_A = 25$ °C, CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $93.75$ kHz, analog power = off. SLIMO mode = $0$ . IMO = $24$ MHz.   |
| I <sub>DD3</sub>    | Supply Current                                                                                                 | _    | 3.3  | 6.0  | mA    | Conditions are Vdd = $3.3$ V, $T_A$ = $25$ °C, CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $93.75$ kHz, analog power = off. SLIMO mode = $0$ . IMO = $24$ MHz. |
| I <sub>SB</sub>     | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>[6]</sup>                                       | _    | 3    | 6.5  | μА    | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, - $40$ °C $\leq$ $T_A \leq 55$ °C, analog power = off.                                                                            |
| I <sub>SBH</sub>    | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. [6]                              | _    | 4    | 25   | μА    | Conditions are with internal slow speed oscillator, Vdd = $3.3V$ , $55^{\circ}C$ < $T_A \le 85^{\circ}C$ , analog power = off.                                                                       |
| I <sub>SBXTL</sub>  | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal. <sup>[6]</sup>                     | _    | 4    | 7.5  | μА    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, -40°C $\leq$ T <sub>A</sub> $\leq$ 55°C, analog power = off.                                                     |
| I <sub>SBXTLH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal at high temperature. <sup>[6]</sup> | -    | 5    | 26   | μА    | Conditions are with properly loaded, $1\mu W$ max, $32.768$ kHz crystal. Vdd = $3.3$ V, $55^{\circ}C$ < $T_{A} \le 85^{\circ}C$ , analog power = off.                                                |
| V <sub>REF</sub>    | Reference Voltage (Bandgap)                                                                                    | 1.28 | 1.30 | 1.33 | V     | Trimmed for appropriate Vdd. Vdd > 3.0V                                                                                                                                                              |

### Note

Document Number: 001-14643 Rev. \*D Page 15 of 34

Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This must be compared with devices that have similar functions enabled.



## **DC General Purpose IO Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 10. 5V and 3.3V DC GPIO Specifications

| Symbol           | Description                       | Min          | Тур | Max  | Units | Notes                                                                                                                                                                                             |
|------------------|-----------------------------------|--------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull up Resistor                  | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                                   |
| R <sub>PD</sub>  | Pull down Resistor                | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                                   |
| V <sub>OH</sub>  | High Output Level                 | Vdd -<br>1.0 | -   | -    | V     | IOH = 10 mA, Vdd = 4.75 to 5.25V (maximum 40 mA on even port pins (for example, P0[2], P1[4]), maximum 40 mA on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget.    |
| V <sub>OL</sub>  | Low Output Level                  | _            | -   | 0.75 | V     | IOL = 25 mA, Vdd = 4.75 to 5.25V (maximum 100 mA on even port pins (for example, P0[2], P1[4]), maximum 100 mA on odd port pins (for example, P0[3], P1[5])). 100 mA maximum combined IOH budget. |
| $V_{IL}$         | Input Low Level                   | _            | _   | 0.8  | V     | Vdd = 3.0 to 5.25                                                                                                                                                                                 |
| V <sub>IH</sub>  | Input High Level                  | 2.1          | _   |      | V     | Vdd = 3.0 to 5.25                                                                                                                                                                                 |
| V <sub>H</sub>   | Input Hysterisis                  | _            | 60  | _    | mV    |                                                                                                                                                                                                   |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | _            | 1   | _    | nA    | Gross tested to 1 μA                                                                                                                                                                              |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C                                                                                                                                                         |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | _            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C                                                                                                                                                         |

Document Number: 001-14643 Rev. \*D Page 16 of 34



## **DC Operational Amplifier Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 11. 5V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                        | Min                                 | Тур                                | Max                                | Units                | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------|------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                             |                                     | 1.6<br>1.3<br>1.2                  | 10<br>8<br>7.5                     | mV<br>mV<br>mV       |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                                                                                                                                                                 | _                                   | 7.0                                | 35.0                               | μV/°C                |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                         | _                                   | 20                                 | _                                  | pA                   | Gross tested to 1 μA                                                                                                                                                                    |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                             | _                                   | 4.5                                | 9.5                                | pF                   | Package and pin dependent.<br>Temp = 25°C                                                                                                                                               |
| V <sub>CMOA</sub>    | Common Mode Voltage Range<br>Common Mode Voltage Range (high power or high<br>opamp bias)                                                                                                                          | 0.0<br>0.5                          | _                                  | Vdd<br>Vdd - 0.5                   | V                    | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open Loop Gain Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                    | 60<br>60<br>80                      | _                                  | -                                  | dB                   | Specification is applicable at<br>high power. For all other bias<br>modes (except high power,<br>high opamp bias), minimum<br>is 60 dB.                                                 |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                      | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.5 | _<br>_<br>_                        | -<br>-<br>-                        | V<br>V<br>V          |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                       | -<br>-<br>-                         | _<br>_<br>_                        | 0.2<br>0.2<br>0.5                  | V<br>V<br>V          |                                                                                                                                                                                         |
| I <sub>SOA</sub>     | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>-                    | 300<br>600<br>1200<br>2400<br>4600 | 400<br>800<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                                                                                                                                                                                     | 52                                  | 80                                 | _                                  | dB                   | $ \begin{aligned} & \text{Vss} \leq \text{VIN} \leq (\text{Vdd - 2.25}) \text{ or } \\ & (\text{Vdd - 1.25V}) \leq \text{VIN} \leq \text{Vdd} \end{aligned} $                           |

Document Number: 001-14643 Rev. \*D Page 17 of 34



Table 12. 3.3V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                        | Min                                 | Тур                                | Max                                | Units                | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------|------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High High Power is 5 Volts Only                                                                                  | _<br>_                              | 1.65<br>1.32                       | 10<br>8                            | mV<br>mV             |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                                                                                                                                                                 | _                                   | 7.0                                | 35.0                               | μV/°<br>C            |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                         | _                                   | 20                                 | _                                  | pА                   | Gross tested to 1 μA                                                                                                                                                                    |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                             | _                                   | 4.5                                | 9.5                                | pF                   | Package and pin dependent.<br>Temp = 25°C                                                                                                                                               |
| V <sub>CMOA</sub>    | Common Mode Voltage Range                                                                                                                                                                                          | 0.2                                 | -                                  | Vdd - 0.2                          | V                    | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open Loop Gain Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                                                       | 60<br>60<br>80                      | _                                  | -                                  | dB                   | Specification is applicable at high power. For all other bias modes (except high power, high opamp bias), minimum is 60 dB.                                                             |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High is 5V only                                                                                | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.2 | -<br>-<br>-                        | -<br>-<br>-                        | V<br>V<br>V          |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                          | -<br>-<br>-                         | -<br>-<br>-                        | 0.2<br>0.2<br>0.2                  | V<br>V<br>V          |                                                                                                                                                                                         |
| I <sub>SOA</sub>     | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>-                    | 300<br>600<br>1200<br>2400<br>4600 | 400<br>800<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                                                                                                                                                                                     | 52                                  | 80                                 | _                                  | dB                   | $ Vss \leq VIN \leq (Vdd - 2.25) \ or \\ (Vdd - 1.25V) \leq VIN \leq Vdd $                                                                                                              |

## **DC Low Power Comparator Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 13. DC Low Power Comparator Specifications

| Symbol              | Description                                        | Min | Тур | Max     | Units | Notes |
|---------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
| V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | -   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>   | LPC supply current                                 | -   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | _   | 2.5 | 30      | mV    |       |

Document Number: 001-14643 Rev. \*D Page 18 of 34



## **DC Analog Output Buffer Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 14. 5V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                | Тур        | Max                                | Units    | Notes                           |
|----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|---------------------------------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                  | 3          | 12                                 | mV       |                                 |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | _                                  | +6         | _                                  | μV/°C    |                                 |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                                              | 0.5                                | _          | Vdd - 1.0                          | V        |                                 |
| R <sub>OUTOB</sub>   | Output Resistance Power = Low Power = High                                   | -<br>-                             | 1          | _<br>_                             | W<br>W   |                                 |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 |            | _<br>_                             | V        |                                 |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High  | _<br>_                             |            | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 |          |                                 |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _<br>_                             | 1.1<br>2.6 | 5.1<br>8.8                         | mA<br>mA |                                 |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 52                                 | 64         | _                                  | dB       | V <sub>OUT</sub> > (Vdd - 1.25) |

Table 15. 3.3V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                | Тур        | Max                                | Units    | Notes                           |
|----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|---------------------------------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                  | 3          | 12                                 | mV       |                                 |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | _                                  | +6         | _                                  | μV/°C    |                                 |
| $V_{CMOB}$           | Common-Mode Input Voltage Range                                              | 0.5                                | -          | Vdd - 1.0                          | V        |                                 |
| R <sub>OUTOB</sub>   | Output Resistance Power = Low Power = High                                   |                                    | 1          | _<br>_                             | W<br>W   |                                 |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1k ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 |            | _<br>_                             | V<br>V   |                                 |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 1k ohms to Vdd/2) Power = Low Power = High  | _<br>_                             |            | 0.5 x Vdd - 1.0<br>0.5 x Vdd - 1.0 |          |                                 |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _                                  | 0.8<br>2.0 | 2.0<br>4.3                         | mA<br>mA |                                 |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 52                                 | 64         | _                                  | dB       | V <sub>OUT</sub> > (Vdd - 1.25) |

Document Number: 001-14643 Rev. \*D Page 19 of 34



## **DC Analog Reference Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high.

Table 16. 5V DC Analog Reference Specifications

| Symbol | Description                                            | Min                    | Тур                    | Max                    | Units |
|--------|--------------------------------------------------------|------------------------|------------------------|------------------------|-------|
| BG     | Bandgap Voltage Reference                              | 1.28                   | 1.30                   | 1.33                   | V     |
| _      | AGND = Vdd/2                                           | Vdd/2 - 0.04           | Vdd/2 - 0.01           | Vdd/2 + 0.007          | V     |
| _      | AGND = 2 x BandGap                                     | 2 x BG - 0.048         | 2 x BG - 0.030         | 2 x BG + 0.024         | V     |
| _      | AGND = P2[4] (P2[4] = Vdd/2)                           | P2[4] - 0.011          | P2[4]                  | P2[4] + 0.011          | V     |
| _      | AGND = BandGap                                         | BG - 0.009             | BG + 0.008             | BG + 0.016             | V     |
| _      | AGND = 1.6 x BandGap                                   | 1.6 x BG - 0.022       | 1.6 x BG - 0.010       | 1.6 x BG + 0.018       | V     |
| _      | AGND Block to Block Variation (AGND = Vdd/2)           | -0.034                 | 0.000                  | 0.034                  | V     |
| _      | RefHi = Vdd/2 + BandGap                                | Vdd/2 + BG - 0.10      | Vdd/2 + BG             | Vdd/2 + BG + 0.10      | V     |
| _      | RefHi = 3 x BandGap                                    | 3 x BG - 0.06          | 3 x BG                 | 3 x BG + 0.06          | V     |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)             | 2 x BG + P2[6] - 0.113 | 2 x BG + P2[6] - 0.018 | 2 x BG + P2[6] + 0.077 | V     |
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                | P2[4] + BG - 0.130     | P2[4] + BG - 0.016     | P2[4] + BG + 0.098     | V     |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V) | P2[4] + P2[6] - 0.133  | P2[4] + P2[6] - 0.016  | P2[4] + P2[6]+ 0.100   | V     |
| _      | RefHi = 3.2 x BandGap                                  | 3.2 x BG - 0.112       | 3.2 x BG               | 3.2 x BG + 0.076       | V     |
| _      | RefLo = Vdd/2 - BandGap                                | Vdd/2 - BG - 0.04      | Vdd/2 - BG + 0.024     | Vdd/2 - BG + 0.04      | V     |
| _      | RefLo = BandGap                                        | BG - 0.06              | BG                     | BG + 0.06              | V     |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V)             | 2 x BG - P2[6] - 0.084 | 2 x BG - P2[6] + 0.025 | 2 x BG - P2[6] + 0.134 | V     |
| _      | RefLo = P2[4] - BandGap (P2[4] = Vdd/2)                | P2[4] - BG - 0.056     | P2[4] - BG + 0.026     | P2[4] - BG + 0.107     | V     |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V)   | P2[4] - P2[6] - 0.057  | P2[4] - P2[6] + 0.026  | P2[4] - P2[6] + 0.110  | V     |

Table 17. 3.3V DC Analog Reference Specifications

| Symbol | Description                                            | Min                   | Тур                   | Max                   | Units |  |  |
|--------|--------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------|--|--|
| BG     | Bandgap Voltage Reference                              | 1.28                  | 1.30                  | 1.33                  | V     |  |  |
| _      | AGND = Vdd/2                                           | Vdd/2 - 0.03          | Vdd/2 - 0.01          | Vdd/2 + 0.005         | V     |  |  |
| _      | AGND = 2 x BandGap                                     |                       | Not Allowed           |                       | •     |  |  |
| _      | AGND = P2[4] (P2[4] = Vdd/2)                           | P2[4] - 0.008         | P2[4] + 0.001         | P2[4] + 0.009         | V     |  |  |
| _      | AGND = BandGap                                         | BG - 0.009            | BG + 0.005            | BG + 0.015            | V     |  |  |
| _      | AGND = 1.6 x BandGap                                   | 1.6 x BG - 0.027      | 1.6 x BG - 0.010      | 1.6 x BG + 0.018      | V     |  |  |
| _      | AGND Column to Column Variation (AGND = Vdd/2)         | -0.034                | 0.000                 | 0.034                 | mV    |  |  |
| _      | RefHi = Vdd/2 + BandGap                                |                       | Not Allowed           | 1                     |       |  |  |
| _      | RefHi = 3 x BandGap                                    |                       | Not Allowed           |                       |       |  |  |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V)             |                       | Not Allowed           |                       |       |  |  |
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                | Not Allowed           |                       |                       |       |  |  |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V) | P2[4] + P2[6] - 0.075 | P2[4] + P2[6] - 0.009 | P2[4] + P2[6] + 0.057 | V     |  |  |

Document Number: 001-14643 Rev. \*D Page 20 of 34



Table 17. 3.3V DC Analog Reference Specifications (continued)

| Symbol | Description                                          | Min Typ               |                      | Max                   | Units |  |  |
|--------|------------------------------------------------------|-----------------------|----------------------|-----------------------|-------|--|--|
| _      | RefHi = 3.2 x BandGap                                | Not Allowed           |                      |                       |       |  |  |
| _      | RefLo = Vdd/2 - BandGap                              |                       | Not Allowed          |                       |       |  |  |
| _      | RefLo = BandGap                                      |                       | Not Allowed          |                       |       |  |  |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)           |                       | Not Allowed          |                       |       |  |  |
| _      | RefLo = $P2[4]$ – BandGap ( $P2[4]$ = $Vdd/2$ )      |                       | Not Allowed          |                       |       |  |  |
|        | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V) | P2[4] - P2[6] - 0.048 | P2[4]- P2[6] + 0.022 | P2[4] - P2[6] + 0.092 | V     |  |  |

## **DC Analog PSoC Block Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 18. DC Analog PSoC Block Specifications

| Symbol          | Description                           | Min | Тур  | Max | Units |
|-----------------|---------------------------------------|-----|------|-----|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | -   | 12.2 | -   | kΩ    |

## DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\dot{\text{C}}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Note The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register. Refer the PSoC CY8C24533 Mixed-Signal Array Technical Reference Manual for more information on the VLT\_CR register.

Table 19. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                    | Min                                                          | Тур                                                          | Max                                                                   | Units                                 | Notes                                                                            |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------|
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                         | -                                                            | 2.36<br>2.82<br>4.55                                         | 2.40<br>2.95<br>4.70                                                  | V<br>V<br>V                           | Vdd must be greater than or equal to 2.5V during startup or reset from Watchdog. |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[7]</sup> 2.99 <sup>[8]</sup> 3.09 3.20 4.55 4.75 4.83 4.95 | V V V V V V V V V V V V V V V V V V V |                                                                                  |

#### Notes

Document Number: 001-14643 Rev. \*D Page 21 of 34

Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=00) for falling supply.
 Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=01) for falling supply.



## **DC Programming Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

**Table 20. DC Programming Specifications** 

| Symbol                | Description                                                                     | Min       | Тур | Max        | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------|
| Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations                                       | 3.3       | _   | _          | V     |                                      |
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | _         | 5   | 25         | mA    |                                      |
| V <sub>ILP</sub>      | Input Low Voltage During Programming or Verify                                  | _         | -   | 0.8        | V     |                                      |
| V <sub>IHP</sub>      | Input High Voltage During Programming or Verify                                 | 2.1       | _   | _          | V     |                                      |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _         | -   | 0.2        | mA    | Driving internal pull down resistor. |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _         | _   | 1.5        | mA    | Driving internal pull down resistor. |
| V <sub>OLV</sub>      | Output Low Voltage During Programming or Verify                                 | _         | _   | Vss + 0.75 | V     |                                      |
| V <sub>OHV</sub>      | Output High Voltage During Programming or Verify                                | Vdd - 1.0 | _   | Vdd        | V     |                                      |
| Flash <sub>ENPB</sub> | Flash Endurance (per block)                                                     | 50,000    | _   | _          | _     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub>  | Flash Endurance (total) <sup>[9]</sup>                                          | 1,800,000 | _   | -          | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 10        | _   | _          | Years |                                      |

### **SAR8 ADC DC Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 21. SAR8 ADC DC Specifications

| Symbol               | Description                                                             | Min  | Тур | Max  | Units | Notes                                                                                                                                                                 |
|----------------------|-------------------------------------------------------------------------|------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>ADCVREF</sub> | Reference voltage at pin P3[0] when configured as ADC reference voltage | 3.0  | _   | 5.25 | V     | The voltage level at P3[0] (when configured as ADC reference voltage) must always be maintained to be less than chip supply voltage level on Vdd pin. VADCVREF < Vdd. |
| I <sub>ADCVREF</sub> | Current when P3[0] is configured as ADC V <sub>REF</sub>                | 3    | _   | -    | mA    |                                                                                                                                                                       |
| INL                  | R-2R Integral Non-linearity <sup>[10]</sup>                             | -1.2 | _   | +1.2 | LSB   | The maximum LSB is over a sub-range not exceeding 1/16 of the full scale range.                                                                                       |
| DNL                  | R-2R Differential Non-linearity <sup>[11]</sup>                         | -1   | _   | +1   | LSB   | Output is monatonic.                                                                                                                                                  |

Document Number: 001-14643 Rev. \*D Page 22 of 34

A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles).

For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.

<sup>10.</sup> At the 7F and 80 points, the maximum INL is 1.5 LSB.
11. For the 7F to 80 transition, the DNL specification is waived.



## **AC Electrical Characteristics**

## **AC Chip-Level Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 22. 5V and 3.3V AC Chip-Level Specifications

| Symbol                   | Description                                             | Min   | Тур        | Max                            | Units | Notes                                                                                                                                                                                                                                                                      |
|--------------------------|---------------------------------------------------------|-------|------------|--------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>       | Internal Main Oscillator<br>Frequency for 24 MHz        | 22.8  | 24         | 25.2 <sup>[12],[13],[14]</sup> | MHz   | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 7 on page 13. SLIMO mode = 0.                                                                                                                                                                       |
| F <sub>IMO6</sub>        | Internal Main Oscillator<br>Frequency for 6 MHz         | 5.75  | 6          | 6.35 <sup>[12],[13],[14]</sup> | MHz   | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 7 on page 13. SLIMO mode = 1.                                                                                                                                                                       |
| F <sub>CPU1</sub>        | CPU Frequency (5V Nominal)                              | 0.093 | 24         | 24.6 <sup>[12],[13]</sup>      | MHz   |                                                                                                                                                                                                                                                                            |
| F <sub>CPU2</sub>        | CPU Frequency (3.3V Nominal)                            | 0.093 | 12         | 12.3 <sup>[13],[14]</sup>      | MHz   |                                                                                                                                                                                                                                                                            |
| F <sub>48M</sub>         | Digital PSoC Block Frequency                            | 0     | 48         | 49.2 <sup>[12],[13],[15]</sup> | MHz   | Refer to the AC Digital Block Specifications.                                                                                                                                                                                                                              |
| F <sub>24M</sub>         | Digital PSoC Block Frequency                            | 0     | 24         | 24.6 <sup>[13],[15]</sup>      | MHz   |                                                                                                                                                                                                                                                                            |
| F <sub>32K1</sub>        | Internal Low Speed Oscillator Frequency                 | 15    | 32         | 75                             | kHz   |                                                                                                                                                                                                                                                                            |
| F <sub>32K2</sub>        | External Crystal Oscillator                             | I     | 32.76<br>8 | -                              | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle.                                                                                                                                                                                                               |
| F <sub>PLL</sub>         | PLL Frequency                                           | -     | 23.98<br>6 | _                              | MHz   | Is a multiple (x732) of crystal frequency.                                                                                                                                                                                                                                 |
| Jitter24M2               | 24 MHz Period Jitter (PLL)                              | ı     | -          | 600                            | ps    |                                                                                                                                                                                                                                                                            |
| T <sub>PLLSLEW</sub>     | PLL Lock Time                                           | 0.5   | _          | 10                             | ms    |                                                                                                                                                                                                                                                                            |
| T <sub>PLLSLEWSLOW</sub> | PLL Lock Time for Low Gain Setting                      | 0.5   | _          | 50                             | ms    |                                                                                                                                                                                                                                                                            |
| T <sub>OS</sub>          | External Crystal Oscillator Startup to 1%               | -     | 1700       | 2620                           | ms    |                                                                                                                                                                                                                                                                            |
| T <sub>OSACC</sub>       | External Crystal Oscillator Startup to 100 ppm          | -     | 2800       | 3800                           | ms    | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{\rm osacc}$ period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal. $3.0V \le V dd \le 5.5V$ , $-40^{\circ}C \le T_A \le 85^{\circ}C$ |
| Jitter32k                | 32 kHz Period Jitter                                    | ı     | 100        |                                | ns    |                                                                                                                                                                                                                                                                            |
| T <sub>XRST</sub>        | External Reset Pulse Width                              | 10    | _          | _                              | μS    |                                                                                                                                                                                                                                                                            |
| DC24M                    | 24 MHz Duty Cycle                                       | 40    | 50         | 60                             | %     |                                                                                                                                                                                                                                                                            |
| Step24M                  | 24 MHz Trim Step Size                                   | -     | 50         | _                              | kHz   |                                                                                                                                                                                                                                                                            |
| Fout48M                  | 48 MHz Output Frequency                                 | 46.8  | 48.0       | 49.2 <sup>[12],[14]</sup>      | MHz   | Trimmed. Using factory trim values.                                                                                                                                                                                                                                        |
| Jitter24M1R              | 24 MHz Period Jitter (IMO) Root<br>Mean Squared         | _     | _          | 600                            | ps    |                                                                                                                                                                                                                                                                            |
| F <sub>MAX</sub>         | Maximum frequency of signal on row input or row output. | ı     | _          | 12.3                           | MHz   |                                                                                                                                                                                                                                                                            |
| T <sub>RAMP</sub>        | Supply Ramp Time                                        | 0     | _          | _                              | μS    |                                                                                                                                                                                                                                                                            |

#### Notes

Document Number: 001-14643 Rev. \*D Page 23 of 34

<sup>13.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.

<sup>14. 3.0</sup>V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.

<sup>15.</sup> See the individual user module data sheets for information on maximum frequencies for user modules.



Figure 8. PLL Lock Timing Diagram



Figure 9. PLL Lock for Low Gain Setting Timing Diagram



Figure 10. External Crystal Oscillator Startup Timing Diagram



Figure 11. 24 MHz Period Jitter (IMO) Timing Diagram



Figure 12. 32 kHz Period Jitter (ECO) Timing Diagram



Document Number: 001-14643 Rev. \*D Page 24 of 34



## **AC General Purpose IO Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 23. 5V and 3.3V AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                         |
|-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | _   | 12  | MHz   | Normal Strong Mode            |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |

GPIO
Pin
Output
Voltage

TRiseF
TRiseS

TFallF
TFallS

Figure 13. GPIO Timing Diagram

Document Number: 001-14643 Rev. \*D Page 25 of 34



## **AC Operational Amplifier Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

Power = High and Opamp Bias = High is not supported at 3.3V.

Table 24. 5V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                            | Min                | Тур         | Max         | Units                |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-------------|----------------------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)                                                             |                    |             |             |                      |
|                   | Power = Low, Opamp Bias = Low                                                                                                                          | _                  | _           | 3.9         | μS                   |
|                   | Power = Medium, Opamp Bias = High                                                                                                                      | _                  | _           | 0.72        | μS                   |
|                   | Power = High, Opamp Bias = High                                                                                                                        | _                  | _           | 0.62        | μS                   |
| T <sub>SOA</sub>  | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)                                                            |                    |             |             |                      |
|                   | Power = Low, Opamp Bias = Low                                                                                                                          | _                  | _           | 5.9         | μS                   |
|                   | Power = Medium, Opamp Bias = High                                                                                                                      | _                  | _           | 0.92        | μS                   |
|                   | Power = High, Opamp Bias = High                                                                                                                        | ı                  | ı           | 0.72        | μS                   |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High  | 0.15<br>1.7<br>6.5 |             | -<br>-      | V/μs<br>V/μs<br>V/μs |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | 0.01<br>0.5<br>4.0 | -<br>-<br>- | -<br>-<br>- | V/μs<br>V/μs<br>V/μs |
| BW <sub>OA</sub>  | Gain Bandwidth Product Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                 | 0.75<br>3.1<br>5.4 | -<br>-<br>- | -<br>-<br>- | MHz<br>MHz<br>MHz    |

Table 25. 3.3V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                 | Min  | Тур | Max  | Units |
|-------------------|---------------------------------------------------------------------------------------------|------|-----|------|-------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)  |      |     |      |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 3.92 | μS    |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.72 | μS    |
| T <sub>SOA</sub>  | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) |      |     |      |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 5.41 | μS    |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.72 | μS    |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%) (10 pF load, Unity Gain)                                      |      |     |      |       |
|                   | Power = Low, Opamp Bias = Low                                                               | 0.31 | _   | _    | V/μs  |
|                   | Power = Medium, Opamp Bias = High                                                           | 2.7  | _   | _    | V/μs  |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%) (10 pF load, Unity Gain)                                     |      |     |      |       |
| . 0/1             | Power = Low, Opamp Bias = Low                                                               | 0.24 | _   | _    | V/μs  |
|                   | Power = Medium, Opamp Bias = High                                                           | 1.8  | _   | _    | V/µs  |
| BW <sub>OA</sub>  | Gain Bandwidth Product                                                                      |      |     |      |       |
| 3,1               | Power = Low, Opamp Bias = Low                                                               | 0.67 | _   | _    | MHz   |
|                   | Power = Medium, Opamp Bias = High                                                           | 2.8  | _   | _    | MHz   |

Document Number: 001-14643 Rev. \*D Page 26 of 34



When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor.



Figure 14. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.



Figure 15. Typical Opamp Noise

Document Number: 001-14643 Rev. \*D Page 27 of 34



## **AC Low Power Comparator Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 26. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                      |
|-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------|
| T <sub>RLPC</sub> | LPC response time | _   | _   | 50  | μS    | ≥ 50 mV overdrive comparator               |
|                   |                   |     |     |     |       | reference set within V <sub>REFLPC</sub> . |

## **AC Digital Block Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 27. 5V and 3.3V AC Digital Block Specifications

| Symbol               | Description                                                 | Min                | Тур | Max  | Units | Notes                                                                              |
|----------------------|-------------------------------------------------------------|--------------------|-----|------|-------|------------------------------------------------------------------------------------|
| Timer                | Capture Pulse Width                                         | 50 <sup>[16]</sup> | 1   | _    | ns    |                                                                                    |
|                      | Maximum Frequency, No Capture                               | _                  | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V                                                                |
|                      | Maximum Frequency, With Capture                             | _                  | -   | 24.6 | MHz   |                                                                                    |
| Counter              | Enable Pulse Width                                          | 50 <sup>[16]</sup> | -   | _    | ns    |                                                                                    |
|                      | Maximum Frequency, No Enable Input                          | _                  | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V                                                                |
|                      | Maximum Frequency, Enable Input                             | _                  | 1   | 24.6 | MHz   |                                                                                    |
| Dead Band            | Kill Pulse Width:                                           |                    |     |      |       |                                                                                    |
|                      | Asynchronous Restart Mode                                   | 20                 | _   | _    | ns    |                                                                                    |
|                      | Synchronous Restart Mode                                    | 50 <sup>[16]</sup> | -   | _    | ns    |                                                                                    |
|                      | Disable Mode                                                | 50 <sup>[16]</sup> | -   | _    | ns    |                                                                                    |
|                      | Maximum Frequency                                           | _                  | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V                                                                |
| CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency                               | -                  | _   | 49.2 | MHz   | 4.75V < Vdd < 5.25V                                                                |
| CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency                               | _                  | _   | 24.6 | MHz   |                                                                                    |
| SPIM                 | Maximum Input Clock Frequency                               | _                  | _   | 8.2  | MHz   | Maximum data rate at 4.1 MHz due to 2 x over clocking.                             |
| SPIS                 | Maximum Input Clock Frequency                               | _                  | -   | 4.1  | MHz   |                                                                                    |
|                      | Width of SS_ Negated Between Transmissions                  | 50 <sup>[16]</sup> | _   | _    | ns    |                                                                                    |
| Transmitter          | Maximum Input Clock Frequency                               | _                  | _   | 24.6 | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking.                            |
|                      | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | _                  | _   | 49.2 | MHz   | Maximum data rate at 6.15 MHz due to 8 x over clocking.                            |
| Receiver             | Maximum Input Clock Frequency                               | _                  | _   | 24.6 | MHz   | Maximum data rate at 3.08 MHz                                                      |
|                      | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | _                  | _   | 49.2 | MHz   | due to 8 x over clocking.  Maximum data rate at 6.15 MHz due to 8 x over clocking. |

## Note

Document Number: 001-14643 Rev. \*D Page 28 of 34

<sup>16.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



## **AC Analog Output Buffer Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 28. 5V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                  | Min          | Тур | Max        | Units        |
|-------------------|------------------------------------------------------------------------------|--------------|-----|------------|--------------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100 pF Load Power = Low               |              | _   | 2.5        | μS           |
|                   | Power = High                                                                 | _            | _   | 2.5        | μS           |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100 pF Load Power = Low Power = High |              |     | 2.2<br>2.2 | μs<br>μs     |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load                          |              |     | 2.2        | μο           |
|                   | Power = Low<br>Power = High                                                  | 0.65<br>0.65 | _   | _<br>_     | V/μs<br>V/μs |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low          | 0.65         | _   | _          | V/µs         |
|                   | Power = High                                                                 | 0.65         | _   | _          | V/μs         |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF Load             |              |     |            |              |
|                   | Power = Low Power = High                                                     | 0.8<br>0.8   | _   | _          | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF Load               | 0.0          |     |            | 12           |
| OB                | Power = Low                                                                  | 300          | _   | _          | kHz          |
|                   | Power = High                                                                 | 300          | _   | _          | kHz          |

Table 29. 3.3V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                    | Min        | Тур    | Max        | Units                    |
|-------------------|------------------------------------------------------------------------------------------------|------------|--------|------------|--------------------------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High              | _<br>_     | _<br>_ | 3.8<br>3.8 | μ <b>s</b><br>μ <b>s</b> |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100 pF Load Power = Low Power = High                   | _<br>_     |        | 2.6<br>2.6 | μs<br>μs                 |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High             | 0.5<br>0.5 |        |            | V/μs<br>V/μs             |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High            | 0.5<br>0.5 |        |            | V/μs<br>V/μs             |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 |        |            | MHz<br>MHz               |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load<br>Power = Low<br>Power = High   | 200<br>200 |        |            | kHz<br>kHz               |

Document Number: 001-14643 Rev. \*D Page 29 of 34



## **AC External Clock Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 30. 5V AC External Clock Specifications

| Symbol  | Description            | Min   | Тур | Max  | Units |
|---------|------------------------|-------|-----|------|-------|
| FOSCEXT | Frequency              | 0.093 | -   | 24.6 | MHz   |
| _       | High Period            | 20.6  | -   | 5300 | ns    |
| _       | Low Period             | 20.6  | _   | _    | ns    |
| _       | Power Up IMO to Switch | 150   | _   | _    | μS    |

Table 31. 3.3V AC External Clock Specifications

| Symbol              | Description                                                     | Min   | Тур | Max  | Units |
|---------------------|-----------------------------------------------------------------|-------|-----|------|-------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 <sup>[17]</sup>            | 0.093 | _   | 12.3 | MHz   |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater <sup>[18]</sup> | 0.186 | _   | 24.6 | MHz   |
| _                   | High Period with CPU Clock divide by 1                          | 41.7  | _   | 5300 | ns    |
| _                   | Low Period with CPU Clock divide by 1                           | 41.7  | _   | -    | ns    |
| _                   | Power Up IMO to Switch                                          | 150   | _   | -    | μS    |

## **AC Programming Specifications**

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 32. AC Programming Specifications

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                 |
|---------------------|------------------------------------------|-----|-----|-----|-------|-----------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | _   | 20  | ns    |                       |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | _   | 20  | ns    |                       |
| T <sub>SSCLK</sub>  | Data Set up Time to Falling Edge of SCLK | 40  | _   | _   | ns    |                       |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | _   | _   | ns    |                       |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | _   | 8   | MHz   |                       |
| T <sub>ERASEB</sub> | Flash Erase Time (Block)                 | _   | 20  | _   | ms    |                       |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | _   | 20  | _   | ms    |                       |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | -   | _   | 45  | ns    | Vdd > 3.6             |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 50  | ns    | $3.0 \le Vdd \le 3.6$ |

### SAR8 ADC AC Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 33. SAR8 ADC AC Specifications

| Symbol            | Description              | Min | Тур | Max | Units |
|-------------------|--------------------------|-----|-----|-----|-------|
| Freq <sub>3</sub> | Input clock frequency 3V | -   | _   | 3.0 | MHz   |
| Freq <sub>5</sub> | Input clock frequency 5V | _   | _   | 3.0 | MHz   |

#### Notes

Document Number: 001-14643 Rev. \*D Page 30 of 34

<sup>17.</sup> Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.

<sup>18.</sup> If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met.



# AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 34. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd > 3.0V

| Symbol                | Description                                                                                  | Standa | rd Mode | Fast                | Units |       |
|-----------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|-------|-------|
| Symbol                | Description                                                                                  | Min    | Max Min |                     | Max   | Units |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0      | 100     | 0                   | 400   | kHz   |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0    | _       | 0.6                 | _     | μS    |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7    | _       | 1.3                 | _     | μS    |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0    | _       | 0.6                 | _     | μS    |
| T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition                                                    | 4.7    | _       | 0.6                 | _     | μS    |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0      | _       | 0                   | _     | μS    |
| T <sub>SUDATI2C</sub> | Data Setup Time                                                                              | 250    | _       | 100 <sup>[19]</sup> | _     | ns    |
| T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition                                                                | 4.0    | _       | 0.6                 | _     | μS    |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7    | _       | 1.3                 | _     | μS    |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | _      | _       | 0                   | 50    | ns    |

Table 35. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd < 3.0V (Fast Mode Not Supported)

| Compleal              | Description                                                                                  | Standa | rd Mode | Fast | l lmita |       |
|-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------|---------|-------|
| Symbol                | Description                                                                                  | Min    | Max     | Min  | Max     | Units |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0      | 100     | _    | _       | kHz   |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0    | _       | _    | _       | μS    |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7    | _       | _    | _       | μS    |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0    | _       | _    | _       | μS    |
| T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition                                                    | 4.7    | _       | _    | _       | μS    |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0      | _       | _    | _       | μS    |
| T <sub>SUDATI2C</sub> | Data Setup Time                                                                              | 250    | _       | _    | _       | ns    |
| T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition                                                                | 4.0    | _       | _    | _       | μS    |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7    | _       | _    | _       | μS    |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | _      | _       | _    | _       | ns    |

Figure 16. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus



## Note

Document Number: 001-14643 Rev. \*D Page 31 of 34

<sup>19.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.



# **Packaging Information**

This section illustrates the packaging specifications for the CY8C24533 PSoC device, along with the thermal impedances for each package, solder reflow peak temperature, and the typical package capacitance on crystal pins.

Figure 17. 28-Pin (210-Mil) SSOP



## **Thermal Impedances**

## Table 36. Thermal Impedances by Package

| Package | Typical θ <sub>JA</sub> <sup>[20]</sup> |
|---------|-----------------------------------------|
| 28 SSOP | 95°C/W                                  |

## **Capacitance on Crystal Pins**

Table 37. Typical Package Capacitance on Crystal Pins

| Package | Package Capacitance |
|---------|---------------------|
| 28 SSOP | 2.8 pF              |

## **Solder Reflow Peak Temperature**

Following is the minimum solder reflow peak temperature to achieve good solderability.

Table 38. Solder Reflow Peak Temperature

| Package | Minimum Peak Temperature [21] | Maximum Peak Temperature |
|---------|-------------------------------|--------------------------|
| 28 SSOP | 240°C                         | 260°C                    |

## Notes

Document Number: 001-14643 Rev. \*D Page 32 of 34

 <sup>20.</sup> T<sub>J</sub> = T<sub>A</sub> + POWER x θ<sub>JA</sub>.
 21. Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.



# **Ordering Information**

The following table lists the CY8C24533 PSoC device family key package features and ordering codes.

Table 39. CY8C24533 PSoC Device Family Key Features and Ordering Information

| Package                                  | Ordering<br>Code  | Flash<br>(Kbytes) | RAM<br>(Bytes) | Temperature<br>Range | Digital Blocks<br>(Rows of 4) | Analog Blocks<br>(Columns of 3) | Digital IO Pins | Analog Inputs | Analog Outputs | XRES Pin |
|------------------------------------------|-------------------|-------------------|----------------|----------------------|-------------------------------|---------------------------------|-----------------|---------------|----------------|----------|
| 28 Pin (210 Mil) SSOP                    | CY8C24533-24PVXI  | 8                 | 256            | -40°C to +85°C       | 4                             | 4                               | 26              | 12            | 2              | No       |
| 28 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C24533-24PVXIT | 8                 | 256            | -40°C to +85°C       | 4                             | 4                               | 26              | 12            | 2              | No       |

Document Number: 001-14643 Rev. \*D Page 33 of 34



## **Document History Page**

|     | Document Title: CY8C24533 PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 001-14643 |                    |                    |                                                                                                                                                                             |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Rev | ECN                                                                                                    | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                       |  |  |  |  |
| **  | 998721                                                                                                 | VED                | See ECN            | New spec.                                                                                                                                                                   |  |  |  |  |
| *A  | 1149184                                                                                                | HMT                | See ECN            | Update Advance to Preliminary. Update features, pinouts, registers, specs., packages, package data, and order information. Convert to new Cypress template.                 |  |  |  |  |
| *B  | 1411003                                                                                                | HMT                | See ECN            | Update formatting edits. Split out device. Update registers and electrical specs. Convert Table Notes to Cypress template style.                                            |  |  |  |  |
| *C  | 1648723                                                                                                | HMT                | See ECN            | Update SAR ADC electrical specs. Update INL, DNL, and VOL specs. Finetune specs. Make data sheet Final.                                                                     |  |  |  |  |
| *D  | 2616862                                                                                                | OGNE/AESA          | 12/05/2008         | Changed title to: "CY8C24533 PSoC <sup>®</sup> Programmable System-on-Chip™" Changed names of registers on page 10. "SARADC_C0" to "SARADC_CR0" "SARADC_C1" to "SARADC_CR1" |  |  |  |  |

# Sales, Solutions, and Legal Information

## **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2007-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-14643 Rev. \*D

Revised December 05, 2008

Page 34 of 34

PSoC Designer™, Programmable System-on-Chip™, and PSoC Express™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. All products and company names mentioned in this document may be the trademarks of their respective holders.