| TABLE OF CONTENTS | | | |--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Features | Recommended Operating Conditions | 9 | | Applications1 | Absolute Maximum Ratings | 1( | | Functional Block Diagrams | ESD Caution | 1( | | General Description | Pin Configuration and Function Descriptions | | | Revision History2 | Typical Performance Characteristics | | | · | | | | Specifications | Applications Information | | | Electrical Characteristics—5 V Operation | Printed Circuit Board Layout | 14 | | Electrical Characteristics—3.3 V Operation4 | Propagation Delay-Related Parameters | 14 | | Electrical Characteristics—Mixed 5 V/3.3 V Operation 5 | DC Correctness and Magnetic Field Immunity | 14 | | Electrical Characteristics—Mixed 3.3 V/5 V Operation 7 | Power Consumption | 15 | | Package Characteristics8 | Insulation Lifetime | 16 | | Regulatory Information | Outline Dimensions | 17 | | Insulation and Safety-Related Specifications | Ordering Guide | | | · - | Automotive Products | | | DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 Insulation Characteristics9 | Automotive Products | 10 | | REVISION HISTORY | | | | 2/2017—Rev. C to Rev. D | Changes to Table 20 and Table 21 | 11 | | Changes to Features Section and General Description Section1 | Changes to Figure 6 to Figure 11 | | | Changed Electrical Characteristics—5 V Operation (All Grades) | Changes to DC Correctness and Magnetic Field Immunity | | | Section to Electrical Characteristics—5 V Operation Section 3 | Section | 14 | | Changes to Propagation Delay Parameter, Table 1 | | | | Changes to Table 3 | 7/2015—Rev. B to Rev. C | | | Changed Electrical Characteristics—3 V Operation (A, B, and | Change to General Description Section | | | C Grades) Section to Electrical Characteristics—3.3 V | Changed 2.7 V $\leq$ V <sub>DDX</sub> $\leq$ 3.6 V to 3.0 V $\leq$ V <sub>DDX</sub> $\leq$ 3.6 V | | | Operation Section | Changed 2.7 V $\leq$ V <sub>DD2</sub> $\leq$ 3.6 V to 3.0 V $\leq$ V <sub>DD2</sub> $\leq$ 3.6 V<br>Changed 2.7 V $\leq$ V <sub>DD1</sub> $\leq$ 3.6 V to 3.0 V $\leq$ V <sub>DD1</sub> $\leq$ 3.6 V | | | Changed Electrical Characteristics—Mixed 5 V/3 V Operation | Change to Table 26 | | | (A, B, and C Grades) Section to Electrical Characteristics— | Changes to Table 29 and Table 30 | | | Mixed 5 V/3.3 V Operation Section | 0.141.7 <b>9</b> 00 to 140.0 <b>2</b> 5 41.14 140.10 to | | | Changes to Table 75 | 3/2014—Rev. A to Rev. B | | | Changes to Table 86 | Change to Features | ] | | Changed Electrical Characteristics—Mixed 3 V/5 V Operation | Changes to Regulatory Information Section and Table 23 | 1( | | (A, B, and C Grades) Section to Electrical Characteristics— | Changes to Table 24 | | | Mixed 3.3 V/5 V Operation Section | | | | Changes to Table 10, Table 11, and Table 127 | 3/2013—Rev. 0 to Rev. A | | | Deleted Electrical Characteristics—3 V Operation (WA, WB, | Changes to Features Section, Applications Section, and General | | | and WC Grades) Section, Table 13, and Table 14; Renumbered | Description Section | | | Sequentially8 | Added Table 13 to Table 21; Renumbered Sequentially | | | Deleted Table 15, Electrical Characteristics—Mixed 5 V/3 V | Changes to Table 26 | | | Operation (WA, WB, and WC Grades) Section, and Table 16 9 | Changes to Table 29 and Table 30 | | | Changes to Table 16 and Table 17 | Changes to Ordering Guide | | | Deleted Table 17 and Table 18 | Added Automotive Products Section | 19 | | Deleted Electrical Characteristics—Mixed 3 V/5 V Operation | | | | (WA, WB, and WC Grades) Section and Table 19 to Table 2111 | 5/2012—Revision 0: Initial Version | | ### **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS—5 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = V_{DD2} = 5$ V. Minimum/maximum specifications apply over the entire recommended operation range: $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ , $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ , $-40^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with $C_L = 15 \text{ pF}$ and CMOS signal levels, unless otherwise noted. Table 1. | | | Α, \ | VA Gra | des | В, \ | <b>NB</b> Gra | des | C, 1 | WC Gra | des | | | |-------------------------------|-------------------------------------|------|--------|-----|------|---------------|-----|------|--------|-----|-------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SWITCHING SPECIFICATIONS | | | | | | | | | | | | | | Pulse Width | PW | 1000 | | | 40 | | | 10 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 25 | | | 100 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | | | 50 | | | 35 | 20 | 23 | 29 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | 10 | | | 3 | | | 2 | ns | t <sub>PLH</sub> — t <sub>PHL</sub> | | Change vs. Temperature | | | 7 | | | 3 | | | 1.5 | | ps/°C | | | Propagation Delay Skew | <b>t</b> <sub>PSK</sub> | | | 38 | | | 12 | | | 9 | ns | Between any<br>two units at same<br>operating conditions | | Channel Matching <sup>1</sup> | | | | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 5 | | | 3 | | | 2 | ns | | | Opposing-Direction | t <sub>PSKOD</sub> | | | 10 | | | 6 | | | 5 | ns | | | Jitter | | | 2 | | | 2 | | | 1 | | ns | | <sup>&</sup>lt;sup>1</sup> Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. Table 2. | | | 1 Mbps—A, B, C,<br>WA, WB, WC Grades | | | 25 Mbps—B, C,<br>WB, WC Grades | | | 100 Mbps—C,<br>WC Grades | | | | | |-------------------|------------------|--------------------------------------|-----|-----|--------------------------------|-----|-----|--------------------------|------|-----|------|-----------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SUPPLY CURRENT | | | | | | | | | | | | No load | | ADuM1280/ADuM1285 | I <sub>DD1</sub> | | 1.1 | 1.6 | | 6.2 | 7.0 | | 20 | 25 | mA | | | | I <sub>DD2</sub> | | 2.7 | 4.5 | | 4.8 | 7.0 | | 9.5 | 15 | mA | | | ADuM1281/ADuM1286 | I <sub>DD1</sub> | | 2.1 | 2.6 | | 4.9 | 6.0 | | 15 | 19 | mA | | | | $I_{DD2}$ | | 2.3 | 2.9 | | 4.7 | 6.4 | | 15.6 | 19 | mA | | **Table 3. For All Models** | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------------|---------------------|------------------------|-------|---------------------|---------|----------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>DDx</sub> | | | V | | | Logic Low Input Threshold | V <sub>IL</sub> | | | $0.3V_{\text{DDx}}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | 5.0 | | V | $I_{Ox}=-20~\mu\text{A, }V_{Ix}=V_{IxH}$ | | | | V <sub>DDx</sub> - 0.4 | 4.8 | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | VoL | | 0.0 | 0.1 | V | $I_{Ox}=20~\mu\text{A, }V_{lx}=V_{lxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA, } V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>I</sub> | -10 | +0.01 | +10 | μΑ | $0 \ V \leq V_{lx} \leq V_{DDx}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI(Q)</sub> | | 0.54 | 0.8 | mA | | | Quiescent Output Supply Current | $I_{DDO(Q)}$ | | 1.6 | 2.0 | mA | | | Dynamic Input Supply Current | I <sub>DDI(D)</sub> | | 0.09 | | mA/Mbps | | | Dynamic Output Supply Current | $I_{DDO(D)}$ | | 0.04 | | mA/Mbps | | | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------------|--------------------------------|-----|------|-----|-------|-------------------------------------------------------------------------------------------| | Undervoltage Lockout | | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDXUV+}$ | | 2.75 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDXUV}$ | | 2.65 | | V | | | V <sub>DDx</sub> Hysteresis | $V_{DDXUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>1</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ | | Refresh Period | t <sub>r</sub> | | 1.6 | | μs | | $<sup>^{1}</sup>$ [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_o > 0.8 V_{DDx}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **ELECTRICAL CHARACTERISTICS—3.3 V OPERATION** All typical specifications are at $T_A = 25^{\circ}C$ , $V_{\rm DD1} = V_{\rm DD2} = 3.3$ V. Minimum/maximum specifications apply over the entire recommended operation range: $3.135~V \le V_{\rm DD1} \le 3.6$ V, $3.135~V \le V_{\rm DD2} \le 3.6$ V, $-40^{\circ}C \le T_A \le 125^{\circ}C$ , unless otherwise noted. Switching specifications are tested with $C_L = 15~pF$ and CMOS signal levels, unless otherwise noted. Table 4. | | | A, V | VA Gra | des | В, \ | WB Gra | des | С, | WC Gra | des | | | |-------------------------------|-------------------------------------|------|--------|-----|------|--------|-----|-----|--------|-----|-------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SWITCHING SPECIFICATIONS | | | | | | | | | | | | | | Pulse Width | PW | 1000 | | | 40 | | | 10 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 25 | | | 100 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | | | 50 | | | 35 | 22 | 27 | 35 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | 10 | | | 3 | | | 2.5 | ns | $ t_{PLH} - t_{PHL} $ | | Change vs. Temperature | | | 7 | | | 3 | | | 1.5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 38 | | | 16 | | | 12 | ns | Between any<br>two units at same<br>operating conditions | | Channel Matching <sup>1</sup> | | | | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 5 | | | 3 | | | 2.5 | ns | | | Opposing-Direction | <b>t</b> <sub>PSKOD</sub> | | | 10 | | | 6 | | | 5 | ns | | | Jitter | | | 2 | | | 2 | | | 1 | | ns | | <sup>&</sup>lt;sup>1</sup> Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. Table 5. | | | I | 1 Mbps—A, B, C,<br>WA, WB, WC Grades | | | 25 Mbps—B, C,<br>WB, WC Grades | | | 0 Mbps<br>/C Grac | - | | | |-------------------|------------------|-----|--------------------------------------|-----|-----|--------------------------------|-----|-----|-------------------|-----|------|-----------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SUPPLY CURRENT | | | | | | | | | | | | No load | | ADuM1280/ADuM1285 | I <sub>DD1</sub> | | 0.75 | 1.4 | | 5.1 | 9.0 | | 17 | 23 | mA | | | | $I_{DD2}$ | | 2.0 | 3.5 | | 2.7 | 4.6 | | 4.8 | 9 | mA | | | ADuM1281/ADuM1286 | I <sub>DD1</sub> | | 1.6 | 2.1 | | 3.8 | 5.0 | | 11 | 15 | mA | | | | I <sub>DD2</sub> | | 1.7 | 2.3 | | 3.9 | 6.2 | | 11 | 15 | mA | | Table 6. For All Models | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------------|--------------------------------|------------------------|-------|---------------------|---------|-------------------------------------------------------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | $0.7V_{\text{DDx}}$ | | | V | | | Logic Low Input Threshold | VIL | | | $0.3V_{\text{DDx}}$ | V | | | Logic High Output Voltages | $V_{OH}$ | $V_{DDx} - 0.1$ | 3.0 | | V | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$ | | | | $V_{\text{DDx}} - 0.4$ | 2.8 | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | $V_{OL}$ | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI(Q)</sub> | | 0.4 | 0.6 | mA | | | Quiescent Output Supply Current | I <sub>DDO(Q)</sub> | | 1.2 | 1.7 | mA | | | Dynamic Input Supply Current | I <sub>DDI(D)</sub> | | 0.08 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO(D)</sub> | | 0.015 | | mA/Mbps | | | Undervoltage Lockout | | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDxUV+}$ | | 2.75 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDxUV-}$ | | 2.65 | | V | | | V <sub>DDX</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 3 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>1</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ | | Refresh Period | t <sub>r</sub> | | 1.6 | | μs | | $<sup>^{1}</sup>$ [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_0 > 0.8 V_{DDX}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. ### **ELECTRICAL CHARACTERISTICS—MIXED 5 V/3.3 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = 5 \text{ V}$ , $V_{DD2} = 3.3 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range: $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ , $3.135 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ ; and $-40^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with $C_L = 15 \text{ pF}$ and CMOS signal levels unless otherwise noted. Table 7. | | | Α,\ | NA Gra | des | В, | WB Gra | des | С, | WC Gra | des | | | |-------------------------------|-------------------------------------|------|--------|-----|-----|--------|-----|-----|--------|-----|-------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SWITCHING SPECIFICATIONS | | | | | | | | | | | | | | Pulse Width | PW | 1000 | | | 40 | | | 10 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 25 | | | 100 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | | | 50 | | | 35 | 20 | 25 | 31 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | 10 | | | 3 | | | 2 | ns | $\left t_{PLH} - t_{PHL} \right $ | | Change vs. Temperature | | | 7 | | | 3 | | | 1.5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 38 | | | 16 | | | 12 | ns | Between any<br>two units at same<br>operating conditions | | Channel Matching <sup>1</sup> | | | | | | | | | | | | | | Codirectional | <b>t</b> <sub>PSKCD</sub> | | | 5 | | | 3 | | | 2 | ns | | | Opposing-Direction | <b>t</b> <sub>PSKOD</sub> | | | 10 | | | 6 | | | 5 | ns | | | Jitter | | | 2 | | | 2 | | | 1 | | ns | | <sup>&</sup>lt;sup>1</sup> Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. Table 8. | | | 1 Mbps—A, B, C,<br>WA, WB, WC Grades | | | 25 Mbps—B, C,<br>WB, WC Grades | | | 100 Mbps—C,<br>WC Grades | | | | | |-------------------|------------------|--------------------------------------|-----|-----|--------------------------------|-----|-----|--------------------------|-----|-----|------|-----------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SUPPLY CURRENT | | | | | | | | | | | | No load | | ADuM1280/ADuM1285 | I <sub>DD1</sub> | | 1.1 | 1.6 | | 6.2 | 7.0 | | 20 | 25 | mA | | | | I <sub>DD2</sub> | | 2.0 | 3.5 | | 2.7 | 4.6 | | 4.8 | 9.0 | mA | | | ADuM1281/ADuM1286 | I <sub>DD1</sub> | | 2.1 | 2.6 | | 4.9 | 6.0 | | 15 | 19 | mA | | | | I <sub>DD2</sub> | | 1.7 | 2.3 | | 3.9 | 6.2 | | 11 | 15 | mA | | **Table 9. For All Models** | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------------|--------------------------------|----------------------|-----------------|---------------------|---------|-------------------------------------------------------------------------------------------| | DC SPECIFICATIONS | | | - | | | | | Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>DDx</sub> | | | V | | | Logic Low Input Threshold | VIL | | | $0.3V_{\text{DDx}}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox} = -20 \mu A$ , $V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.4$ | $V_{DDx} - 0.2$ | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | l <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI(Q)</sub> | | 0.54 | 0.75 | mA | | | Quiescent Output Supply Current | I <sub>DDO(Q)</sub> | | 1.2 | 2.0 | mA | | | Dynamic Input Supply Current | I <sub>DDI(D)</sub> | | 0.09 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO(D)</sub> | | 0.02 | | mA/Mbps | | | Undervoltage Lockout | | | | | | | | Positive V <sub>DDX</sub> Threshold | $V_{DDxUV+}$ | | 2.75 | | V | | | Negative V <sub>DDX</sub> Threshold | $V_{DDxUV-}$ | | 2.65 | | V | | | V <sub>DDX</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>1</sup> | CM | 25 | 35 | | kV/μs | $V_{Ix} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ | | Refresh Period | tr | | 1.6 | | μs | | $<sup>^{1}</sup>$ [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_o > 0.8 V_{DDX}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. ### **ELECTRICAL CHARACTERISTICS—MIXED 3.3 V/5 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = 3.3 \text{ V}$ , $V_{DD2} = 5 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range: $3.135 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ , $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ ; and $-40^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$ ; unless otherwise noted. Switching specifications are tested with $C_L = 15 \text{ pF}$ and CMOS signal levels, unless otherwise noted. Table 10. | | | Α, \ | NA Gra | des | В, | WB Gra | des | C,1 | WC Gra | des | | | |-------------------------------|-------------------------------------|------|--------|-----|-----|--------|-----|-----|--------|-----|-------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SWITCHING SPECIFICATIONS | | | | | | | | | | | | | | Pulse Width | PW | 1000 | | | 40 | | | 10 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 25 | | | 100 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | | | 50 | | | 35 | 20 | 27 | 33 | ns | 50% input to 50%<br>output | | <b>Pulse Width Distortion</b> | PWD | | | 10 | | | 3 | | | 2.5 | ns | t <sub>PLH</sub> — t <sub>PHL</sub> | | Change vs. Temperature | | | 7 | | | 3 | | | 1.5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 38 | | | 16 | | | 12 | ns | Between any<br>two units at same<br>operating conditions | | Channel Matching <sup>1</sup> | | | | | | | | | | | | | | Codirectional | <b>t</b> PSKCD | | | 5 | | | 3 | | | 2.5 | ns | | | Opposing-Direction | t <sub>PSKOD</sub> | | | 10 | | | 6 | | | 5 | ns | | | Jitter | | | 2 | | | 2 | | | 1 | | ns | | <sup>&</sup>lt;sup>1</sup> Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. Table 11. | | | 1 Mbps—A, B, C,<br>WA, WB, WC Grades | | 25 Mbps—B, C,<br>WB, WC Grades | | 100 Mbps—C,<br>WC Grades | | | | | | | |-------------------|------------------|--------------------------------------|------|--------------------------------|-----|--------------------------|-----|-----|-----|-----|------|-----------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | SUPPLY CURRENT | | | | | | | | | | | | No load | | ADuM1280/ADuM1285 | I <sub>DD1</sub> | | 0.75 | 1.4 | | 5.1 | 9.0 | | 17 | 23 | mA | | | | I <sub>DD2</sub> | | 2.7 | 4.5 | | 4.8 | 7.0 | | 9.5 | 15 | mA | | | ADuM1281/ADuM1286 | I <sub>DD1</sub> | | 1.6 | 2.1 | | 3.8 | 5.0 | | 11 | 15 | mA | | | | I <sub>DD2</sub> | | 1.7 | 2.3 | | 3.9 | 6.2 | | 11 | 15 | mA | | **Table 12. For All Models** | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |-------------------------------------|---------------------|-----------------|------------------------|---------------------|---------|----------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | $0.7V_{DDx}$ | | | V | | | Logic Low Input Threshold | VIL | | | $0.3V_{\text{DDx}}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox} = -20 \mu A$ , $V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.4$ | $V_{\text{DDx}} - 0.2$ | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | VoL | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | l <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \ V \leq V_{lx} \leq V_{DDx}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | $I_{DDI(Q)}$ | | 0.4 | 0.75 | mA | | | Quiescent Output Supply Current | I <sub>DDO(Q)</sub> | | 1.6 | 2.0 | mA | | | Dynamic Input Supply Current | I <sub>DDI(D)</sub> | | 0.08 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO(D)</sub> | | 0.03 | | mA/Mbps | | | Undervoltage Lockout | | | | | | | | Positive V <sub>DDX</sub> Threshold | $V_{DDxUV+}$ | | 2.75 | | V | | | Negative V <sub>DDX</sub> Threshold | $V_{DDxUV-}$ | | 2.65 | | V | | | V <sub>DDX</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | Rev. D | Page 7 of 18 | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------------|----------------|-----|-----|-----|-------|------------------------------------------| | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | $t_R/t_F$ | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>1</sup> | CM | 25 | 35 | | kV/μs | $V_{1x} = V_{DDx}$ , $V_{CM} = 1000 V$ , | | | | | | | | transient magnitude = 800 V | | Refresh Period | t <sub>r</sub> | | 1.6 | | μs | | $<sup>^{1}</sup>$ [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_o > 0.8 V_{DDX}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **PACKAGE CHARACTERISTICS** #### Table 13. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------------------------------| | Resistance (Input-to-Output) <sup>1</sup> | R <sub>I-O</sub> | | 10 <sup>13</sup> | | Ω | | | Capacitance (Input-to-Output) <sup>1</sup> | C <sub>I-O</sub> | | 2 | | рF | f = 1 MHz | | Input Capacitance <sup>2</sup> | Cı | | 4.0 | | рF | | | IC Junction-to-Ambient Thermal Resistance | $\theta_{JA}$ | | 85 | | °C/W | Thermocouple located at center of package underside | <sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device; Pin 1 through Pin 4 are shorted together and Pin 5 through Pin 8 are shorted together. #### **REGULATORY INFORMATION** The ADuM1280/ADuM1281/ADuM1285/ADuM1286 are approved by the organizations listed in Table 14. See Table 18 and Table 19 for recommended maximum working voltages for specific cross-isolation waveforms and insulation levels. Table 14. | UL | CSA | VDE | |------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | Recognized Under UL 1577<br>Component Recognition Program <sup>1</sup> | Approved under CSA Component Acceptance<br>Notice 5A | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 <sup>2</sup> | | Single Protection, 3000 V rms<br>Isolation Voltage | Basic insulation per CSA 60950-1-03 and IEC 60950-1, 390 V rms (550 V peak) maximum working voltage | Reinforced insulation, 560 V peak | | File E214100 | File 205078 | File 2471900-4880-0001 | ¹ In accordance with UL 1577, each ADuM1280/ADuM1281/ADuM1285/ADuM1286 is proof tested by applying an insulation test voltage ≥ 3600 V rms for 1 second (current leakage detection limit = 6 $\mu$ A). #### INSULATION AND SAFETY-RELATED SPECIFICATIONS Table 15. | Parameter | Symbol | Value | Unit | Test Conditions/Comments | |--------------------------------------------------|-------------------|-------|--------|------------------------------------------------------------------------------------------------------------------------| | Rated Dielectric Insulation Voltage | | 3000 | V rms | 1-minute duration | | Clearance in the Plane of the PCB | CL <sub>PCB</sub> | 4.5 | mm min | Measured from input terminals to output terminals, shortest line of sight distance through air in the plane of the PCB | | Minimum External Air Gap (Clearance) | L(I01) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance through air | | Minimum External Tracking (Creepage) | L(I02) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance path along body | | Minimum Internal Gap (Internal Clearance) | | 0.017 | mm min | Insulation distance through insulation | | Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | <sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground. <sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM1280/ADuM1281/ADuM1285/ADuM1286 is proof tested by applying an insulation test voltage ≥ 1050 V peak for 1 second (partial discharge detection limit = 5 pC). The asterisk (\*) marked on the component designates DIN V VDE V 0884-10 approval. ### DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 INSULATION CHARACTERISTICS These isolators are suitable for reinforced electrical isolation within the safety limit data only. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marked on packages denotes DIN V VDE V 0884-10 approval. Table 16. | Description | Test Conditions/Comments | Symbol | Characteristic | Unit | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------| | Installation Classification per DIN VDE 0110 | | | | | | For Rated Mains Voltage ≤ 150 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 300 V rms | | | I to III | | | For Rated Mains Voltage ≤ 400 V rms | | | l to II | | | Climatic Classification | | | 40/105/21 | | | Pollution Degree per DIN VDE 0110, Table 1 | | | 2 | | | Maximum Working Insulation Voltage | | V <sub>IORM</sub> | 560 | $V_{PEAK}$ | | Input-to-Output Test Voltage, Method B1 | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | $V_{pd(m)}$ | 1050 | V <sub>PEAK</sub> | | Input-to-Output Test Voltage, Method A | | | | | | After Environmental Tests Subgroup 1 | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini}$ =60 sec, $t_m$ = 10 sec, partial discharge < 5 pC | $V_{pd(m)}$ | 840 | V <sub>PEAK</sub> | | After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC | $V_{pd(m)}$ | 672 | V <sub>PEAK</sub> | | Highest Allowable Overvoltage | | V <sub>IOTM</sub> | 4000 | $V_{PEAK}$ | | Withstand Isolation Voltage | 1 minute withstand rating | V <sub>ISO</sub> | 3000 | $V_{RMS}$ | | Surge Isolation Voltage | $V_{PEAK} = 10$ kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time | V <sub>IOSM</sub> | 6000 | $V_{PEAK}$ | | Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 3) | | | | | Case Temperature | | Ts | 150 | °C | | Total IDD1 and IDD2 Safety Limiting Current | | Is | 290 | mA | | Insulation Resistance at T <sub>S</sub> | $V_{IO} = 500 \text{ V}$ | Rs | >109 | Ω | Figure 3. Thermal Derating Curve at $V_{DDx} = 5 V$ , Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-10 ### **RECOMMENDED OPERATING CONDITIONS** Table 17. | Parameter | Symbol | Min | Max | Unit | |----------------------------------|--------------------|-------|------|------| | Operating Temperature | T <sub>A</sub> | -40 | +125 | °C | | Supply Voltages <sup>1</sup> | $V_{DD1}, V_{DD2}$ | | | | | A, B, and C Grades | | 3.135 | 5.5 | V | | WA, WB, and WC Grades | | 3.135 | 5.5 | V | | Input Signal Rise and Fall Times | | | 1.0 | ms | <sup>&</sup>lt;sup>1</sup> See the DC Correctness and Magnetic Field Immunity section. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 18. | Parameter | Rating | |----------------------------------------------------------|-----------------------------------------------| | Storage Temperature (T <sub>ST</sub> ) Range | −65°C to +150°C | | Ambient Operating Temperature<br>(T <sub>A</sub> ) Range | -40°C to +125°C | | Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) | −0.5 V to +7.0 V | | Input Voltages (V <sub>IA</sub> , V <sub>IB</sub> ) | $-0.5 \text{ V to V}_{DDI} + 0.5 \text{ V}$ | | Output Voltages (VoA, VoB) | $-0.5 \text{V}$ to $V_{DD2} + 0.5 \text{V}$ | | Average Output Current per Pin <sup>1</sup> | | | Side 1 (I <sub>01</sub> ) | −10 mA to +10 mA | | Side 2 (I <sub>O2</sub> ) | −10 mA to +10 mA | | Common-Mode Transients <sup>2</sup> | –100 kV/μs to +100 kV/μs | <sup>&</sup>lt;sup>1</sup> See Figure 3 for maximum rated current values for various temperatures. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Table 19. Maximum Continuous Working Voltage<sup>1</sup> | Parameter | Max | Unit | Constraint | |-------------------------------|------|--------|--------------------------------------------------------------------| | AC Voltage, Bipolar Waveform | 565 | V peak | 50-year minimum lifetime | | AC Voltage, Unipolar Waveform | | | | | Basic Insulation | 1131 | V peak | Maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 560 | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 | | DC Voltage | | | | | Basic Insulation | 1131 | V peak | Maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 560 | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 | <sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details. <sup>&</sup>lt;sup>2</sup>Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 4. ADuM1280/ADuM1285 Pin Configuration Table 20. ADuM1280/ADuM1285 Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|------------------|--------------------------------------------------------| | 1 | $V_{DD1}$ | Supply Voltage for Isolator Side 1 (3.135 V to 5.5 V). | | 2 | VIA | Logic Input A. | | 3 | V <sub>IB</sub> | Logic Input B. | | 4 | GND₁ | Ground 1. Ground reference for Isolator Side 1. | | 5 | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. | | 6 | V <sub>OB</sub> | Logic Output B. | | 7 | Voa | Logic Output A. | | 8 | $V_{DD2}$ | Supply Voltage for Isolator Side 2 (3.135 V to 5.5 V). | Figure 5. ADuM1281/ADuM1286 Pin Configuration Table 21. ADuM1281/ADuM1286 Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|------------------|--------------------------------------------------------| | 1 | $V_{DD1}$ | Supply Voltage for Isolator Side 1 (3.135 V to 5.5 V). | | 2 | $V_{OA}$ | Logic Output A. | | 3 | $V_{\text{IB}}$ | Logic Input B. | | 4 | $GND_1$ | Ground 1. Ground reference for Isolator Side 1. | | 5 | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. | | 6 | $V_{OB}$ | Logic Output B. | | 7 | $V_{IA}$ | Logic Input A. | | 8 | $V_{\text{DD2}}$ | Supply Voltage for Isolator Side 2 (3.135 V to 5.5 V). | For specific layout guidelines, refer to the AN-1109 Application Note, Recommendations for Control of Radiated Emissions with iCoupler Devices. Table 22. ADuM1280 Truth Table (Positive Logic) | V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | Voa Output | V <sub>OB</sub> Output | Notes | |-----------------------|-----------------------|------------------------|------------------------|---------------|------------------------|----------------------------------------------------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | L | L | Unpowered | Powered | Н | Н | Outputs return to the input state within 1.6 µs of V <sub>DDI</sub> power restoration. | | X | X | Powered | Unpowered | Indeterminate | Indeterminate | Outputs return to the input state within 1.6 µs of V <sub>DDO</sub> power restoration. | ### Table 23. ADuM1281 Truth Table (Positive Logic) | V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output | V <sub>OB</sub> Output | Notes | |-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|--------------------------------------------------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | Χ | L | Unpowered | Powered | Indeterminate | Н | Outputs return to the input state within 1.6 $\mu$ s of $V_{DD1}$ power restoration. | | L | X | Powered | Unpowered | Н | Indeterminate | Outputs return to the input state within 1.6 $\mu$ s of $V_{DDO}$ power restoration. | ### Table 24. ADuM1285 Truth Table (Positive Logic) | V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output | V <sub>OB</sub> Output | Notes | |-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|----------------------------------------------------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | L | L | Unpowered | Powered | L | L | Outputs return to the input state within 1.6 $\mu$ s of $V_{DDI}$ power restoration. | | X | X | Powered | Unpowered | Indeterminate | Indeterminate | Outputs return to the input state within 1.6 µs of V <sub>DDO</sub> power restoration. | ### Table 25. ADuM1286 Truth Table (Positive Logic) | V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output | V <sub>OB</sub> Output | Notes | |-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|--------------------------------------------------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | X | L | Unpowered | Powered | Indeterminate | L | Outputs return to the input state within 1.6 $\mu$ s of $V_{DD1}$ power restoration. | | L | X | Powered | Unpowered | L | Indeterminate | Outputs return to the input state within 1.6 $\mu$ s of $V_{DDO}$ power restoration. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. Typical Supply Current per Input Channel vs. Data Rate for 5 V and 3.3 V Operation Figure 7. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load) Figure 8. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (15 pF Output Load) Figure 9. Typical ADuM1280 or ADuM1285 V<sub>DD1</sub> Supply Current vs. Data Rate for 5 V and 3.3 V Operation Figure 10. Typical ADuM1280 or ADuM1285 $V_{DD2}$ Supply Current vs. Data Rate for 5 V and 3.3 V Operation Figure 11. Typical ADuM1281 or ADuM1286 $V_{DD1}$ or $V_{DD2}$ Supply Current vs. Data Rate for 5 V and 3.3 V Operation # APPLICATIONS INFORMATION PRINTED CIRCUIT BOARD LAYOUT The ADuM1280/ADuM1281/ADuM1285/ADuM1286 digital isolator requires no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at both input and output supply pins $V_{\rm DD1}$ and $V_{\rm DD2}$ (see Figure 12). The capacitor value should be between 0.01 $\mu F$ and 0.1 $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin should not exceed 20 mm. The ADuM1280/ADuM1281/ADuM1285/ADuM1286 can readily meet CISPR 22 Class A (and FCC Class A) emissions standards, as well as the more stringent CISPR 22 Class B (and FCC Class B) standards in an unshielded environment, with proper PCB design choices. Refer to the AN-1109 Application Note, *Recommendations for Control of Radiated Emissions with i*Coupler *Devices* for PCB-related EMI mitigation techniques, including board layout and stack-up issues. #### PROPAGATION DELAY-RELATED PARAMETERS Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The input-to-output propagation delay time for a high-to-low transition may differ from the propagation delay time of a low-to-high transition. Figure 12. Propagation Delay Parameters Pulse width distortion is the maximum difference between these two propagation delay values and an indication of how accurately the timing of the input signal is preserved. Channel-to-channel matching refers to the maximum amount the propagation delay differs between channels within a single ADuM1280/ADuM1281/ADuM1285/ADuM1286 component. Propagation delay skew refers to the maximum amount the propagation delay differs between multiple ADuM1280/ADuM1281/ADuM1285/ADuM1286 components operating under the same conditions. # DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY Positive and negative logic transitions at the isolator input cause narrow (~1 ns) pulses to be sent via the transformer to the decoder. The decoder is bistable and is, therefore, either set or reset by the pulses indicating input logic transitions. In the absence of logic transitions at the input for more than ~1.6 $\mu s$ , a periodic set of refresh pulses indicative of the correct input state are sent to ensure dc correctness at the output. If the decoder receives no pulses for more than about 6.4 $\mu$ s, the input side is assumed to be unpowered or nonfunctional, in which case, the isolator output is forced to a default low state by the watchdog timer circuit. The limitation on the device's magnetic field immunity is set by the condition in which induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines such conditions. The ADuM1280 is examined in a 3.3 V operating condition because it represents the most susceptible mode of operation of this product. The pulses at the transformer output have an amplitude greater than $1.5~\rm V$ . The decoder has a sensing threshold of about $1.0~\rm V$ , therefore establishing a $0.5~\rm V$ margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by $$V = (-d\beta/dt) \sum \pi r_n^2; n = 1, 2, ..., N$$ where: $\beta$ is the magnetic flux density. $r_n$ is the radius of the $n^{th}$ turn in the receiving coil. N is the number of turns in the receiving coil. Given the geometry of the receiving coil in the ADuM1280 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown in Figure 13. Figure 13. Maximum Allowable External Magnetic Flux Density For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.08 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. If such an event occurs, with the worst-case polarity, during a transmitted pulse, it would reduce the received pulse from >1.0 V to 0.75 V. This is still well above the 0.5 V sensing threshold of the decoder. The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM1280 transformers. Figure 14 expresses these allowable current magnitudes as a function of frequency for selected distances. The ADuM1280 is very insensitive to external fields. Only extremely large, high frequency currents, very close to the component could potentially be a concern. For the 1 MHz example noted, place a 0.2 kA current 5 mm away from the ADuM1280 to affect component operation. Figure 14. Maximum Allowable Current for Various Current to ADuM1280 Spacings Note that at combinations of strong magnetic field and high frequency, any loops formed by printed circuit board traces could induce sufficiently large error voltages to trigger the thresholds of succeeding circuitry. Take care to avoid PCB structures that form loops. #### **POWER CONSUMPTION** The supply current at a given channel of the ADuM1280/ADuM1281/ADuM1285/ADuM1286 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel. For each input channel, the supply current is given by $$I_{DDI} = I_{DDI(Q)}$$ $f \le 0.5 f_r$ $I_{DDI} = I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)}$ $f > 0.5 f_r$ For each output channel, the supply current is given by $$\begin{split} I_{DDO} &= I_{DDO\,(Q)} & f \leq 0.5\,f_r \\ I_{DDO} &= \left(I_{DDO\,(D)} + (0.5 \times 10^{-3}) \times C_L \times V_{DDO}\right) \times (2f - f_r) + I_{DDO\,(Q)} \\ & f > 0.5\,f_r \end{split}$$ #### where: $I_{DDI(D)}$ , $I_{DDO(D)}$ are the input and output dynamic supply currents per channel (mA/Mbps). $C_L$ is the output load capacitance (pF). $V_{DDO}$ is the output supply voltage (V). *f* is the input logic signal frequency (MHz); it is half the input data rate, expressed in units of Mbps. $f_r$ is the input stage refresh rate (Mbps) = $1/t_r$ ( $\mu$ s). $I_{DDI(Q)}$ , $I_{DDO(Q)}$ are the specified input and output quiescent supply currents (mA). To calculate the total $V_{\rm DD1}$ and $V_{\rm DD2}$ supply current, the supply currents for each input and output channel corresponding to $V_{\rm DD1}$ and $V_{\rm DD2}$ are calculated and totaled. Figure 6 and Figure 7 show per-channel supply currents as a function of data rate for an unloaded output condition. Figure 8 shows the per-channel supply current as a function of data rate for a 15 pF output condition. Figure 9 through Figure 11 show the total $V_{\rm DD1}$ and $V_{\rm DD2}$ supply current as a function of data rate for ADuM1280/ ADuM1281 channel configurations. #### **INSULATION LIFETIME** All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM1280/ADuM1281/ADuM1285/ADuM1286. Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 19 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases. The insulation lifetime of the ADuM1280/ADuM1281/ ADuM1285/ADuM1286 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 15, Figure 16, and Figure 17 illustrate these different isolation voltage waveforms. Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the ac bipolar condition determines the Analog Devices recommended maximum working voltage. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 19 can be applied while maintaining the 50-year minimum lifetime provided the voltage conforms to either the unipolar ac or dc voltage case. Any cross-insulation voltage waveform that does not conform to Figure 16 or Figure 17 should be treated as a bipolar ac waveform, and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 19. Note that the voltage presented in Figure 17 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V. ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 18. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters (inches) #### **ORDERING GUIDE** | Model 1, 2, 3 | No. of<br>Inputs,<br>V <sub>DD1</sub> Side | No. of<br>Inputs,<br>V <sub>DD2</sub> Side | Max<br>Data<br>Rate | Max Prop<br>Delay, 5 V | Output<br>Default<br>State | Temperature<br>Range | Package<br>Description | Package<br>Option | |---------------|--------------------------------------------|--------------------------------------------|---------------------|------------------------|----------------------------|----------------------|------------------------|-------------------| | ADuM1280ARZ | 2 | 0 | 1 Mbps | 50 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1280WARZ | 2 | 0 | 1 Mbps | 50 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1280BRZ | 2 | 0 | 25 Mbps | 35 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1280WBRZ | 2 | 0 | 25 Mbps | 35 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1280CRZ | 2 | 0 | 100 Mbps | 24 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1280WCRZ | 2 | 0 | 100 Mbps | 24 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281ARZ | 1 | 1 | 1 Mbps | 50 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281WARZ | 1 | 1 | 1 Mbps | 50 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281BRZ | 1 | 1 | 25 Mbps | 35 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281WBRZ | 1 | 1 | 25 Mbps | 35 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281CRZ | 1 | 1 | 100 Mbps | 24 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1281WCRZ | 1 | 1 | 100 Mbps | 24 | High | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285ARZ | 2 | 0 | 1 Mbps | 50 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285WARZ | 2 | 0 | 1 Mbps | 50 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285BRZ | 2 | 0 | 25 Mbps | 35 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285WBRZ | 2 | 0 | 25 Mbps | 35 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285CRZ | 2 | 0 | 100 Mbps | 24 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1285WCRZ | 2 | 0 | 100 Mbps | 24 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286ARZ | 1 | 1 | 1 Mbps | 50 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286WARZ | 1 | 1 | 1 Mbps | 50 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286BRZ | 1 | 1 | 25 Mbps | 35 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286WBRZ | 1 | 1 | 25 Mbps | 35 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286CRZ | 1 | 1 | 100 Mbps | 24 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | | ADuM1286WCRZ | 1 | 1 | 100 Mbps | 24 | Low | -40°C to +125°C | 8-Lead SOIC_N | R-8 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. <sup>&</sup>lt;sup>2</sup> Tape and reel are available. The addition of an "-RL7" suffix designates a 7" (1,000 units) tape and reel option. <sup>&</sup>lt;sup>3</sup> W = Qualified for Automotive Applications. **Data Sheet** #### **AUTOMOTIVE PRODUCTS** The ADuM1280W, ADuM1281W, ADuM1285W, and ADuM1286W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. **ANALOG**DEVICES www.analog.com