# **Ordering Information**

| Part Number   | Marking | Nominal Output<br>Voltage <sup>(1)</sup> | Junction Temperature Range | Package <sup>(2)</sup>     | Lead Finish |
|---------------|---------|------------------------------------------|----------------------------|----------------------------|-------------|
| MIC23050-CYML | GKC     | 1.0V                                     | –40° to +125°C             | 8-Pin 2x2 MLF <sup>®</sup> | Pb-Free     |
| MIC23050-4YML | GK4     | 1.2V                                     | –40° to +125°C             | 8-Pin 2x2 MLF <sup>®</sup> | Pb-Free     |
| MIC23050-GYML | GKG     | 1.8V                                     | –40° to +125°C             | 8-Pin 2x2 MLF®             | Pb-Free     |
| MIC23050-SYML | GKS     | 3.3V                                     | –40° to +125°C             | 8-Pin 2x2 MLF <sup>®</sup> | Pb-Free     |

#### Notes

- 1. Other output voltage options available (0.72V to 3.3V), contact Micrel for details.
- 2. MLF® is a GREEN RoHS compliant package. Lead finish is NiPdAu. Mold compound is Halogen Free.

# **Pin Configuration**



# **Pin Description**

| Pin Number | Pin Name | Pin Name                                                                                                                     |  |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | SW       | witch (Output): Internal power MOSFET output switches.                                                                       |  |
| 2          | EN       | Enable (Input). Logic low will shut down the device, reducing the quiescent current to less than 4μA. Do not leave floating. |  |
| 3          | NC       | No Connect.                                                                                                                  |  |
| 4          | SNS      | Connect to V <sub>OUT</sub> to sense output voltage.                                                                         |  |
| 5          | CFF      | Feed Forward Capacitor. Connect a 560pF capacitor from V <sub>OUT</sub> to CFF pin.                                          |  |
| 6          | AGND     | Analog Ground.                                                                                                               |  |
| 7          | VIN      | Supply Voltage (Input): Requires bypass capacitor to GND.                                                                    |  |
| 8          | PGND     | Power Ground.                                                                                                                |  |

# **Absolute Maximum Ratings**(1)

| Supply Voltage (V <sub>IN</sub> )                                        | 6V                       |
|--------------------------------------------------------------------------|--------------------------|
| Output Switch Voltage (V <sub>SW</sub> )                                 |                          |
| Output Switch Current (I <sub>SW</sub> )                                 | 2A                       |
| Logic Input Voltage (V <sub>EN</sub> , V <sub>LQ</sub> )                 | V <sub>IN</sub> to -0.3V |
| Junction Temperature (T <sub>J</sub> )                                   | +150°C                   |
| Storage Temperature Range (T <sub>s</sub> )                              | 65°C to +150°C           |
| Storage Temperature Range (T <sub>s</sub> )<br>ESD Rating <sup>(3)</sup> | 3kV                      |

# Operating Ratings<sup>(2)</sup>

| 2.7V to 5.5V                        |
|-------------------------------------|
| 0V to V <sub>IN</sub>               |
| $$ $-40$ °C $\leq T_J \leq +125$ °C |
|                                     |
| 90°C/W                              |
| 45°C/W                              |
|                                     |

# Electrical Characteristics<sup>(4)</sup>

 $T_A$  = 25°C with  $V_{IN}$  =  $V_{EN}$  = 3.6V; L = 1 $\mu$ H;  $C_{FF}$  = 560pF;  $C_{OUT}$  = 4.7 $\mu$ F;  $I_{OUT}$  = 20mA unless otherwise specified. **Bold** values indicate  $-40^{\circ}C_{\perp} \le T_{\rm J} \le +125^{\circ}C$ .

| Parameter                               | Condition                                                                | Min. | Тур.        | Max. | Units  |
|-----------------------------------------|--------------------------------------------------------------------------|------|-------------|------|--------|
| Supply Voltage Range                    |                                                                          | 2.7  |             | 5.5  | V      |
| Undervoltage Lockout Threshold          | (turn-on)                                                                | 2.45 | 2.55        | 2.65 | V      |
| UVLO Hysteresis                         |                                                                          |      | 100         |      | mV     |
| Quiescent Current, Hyper LL Mode        | I <sub>OUT</sub> = 0mA , V <sub>SNS</sub> > 1.2*V <sub>OUT</sub> nominal |      | 20          | 32   | μA     |
| Shutdown Current                        | $V_{IN} = 5.5V; V_{EN} = 0V;$                                            |      | 0.01        | 4    | μA     |
| Output Voltage Accuracy                 | V <sub>IN</sub> = 3.0V, I <sub>LOAD</sub> = 20mA                         | -2.5 |             | +2.5 | %      |
| Current Limit in PWM Mode               | SNS = 0.9*V <sub>NOM</sub>                                               | 0.65 | 1           | 1.7  | Α      |
| Output Voltage Line Regulation          | V <sub>IN</sub> = 3.0V to 5.5V, I <sub>LOAD</sub> = 20mA                 |      | 0.5         |      | %/V    |
| Output Voltage Load Regulation          | 20mA < I <sub>LOAD</sub> < 500mA,                                        |      | 0.3         |      | %      |
| Maximum Duty Cycle                      | $SNS \leq V_{NOM}$                                                       | 80   | 89          |      | %      |
| PWM Switch ON-Resistance                | I <sub>SW</sub> = 100mA PMOS<br>I <sub>SW</sub> = -100mA NMOS            |      | 0.45<br>0.5 |      | Ω<br>Ω |
| Frequency                               | I <sub>LOAD</sub> = 120mA                                                | 3.4  | 4           | 4.6  | MHz    |
| Soft-Start Time                         | V <sub>OUT</sub> = 90%                                                   |      | 650         |      | μs     |
| Enable Threshold                        | (turn-on)                                                                | 0.5  | 0.8         | 1.2  | V      |
| Enable Hysteresis                       |                                                                          |      | 35          |      | mV     |
| Enable Input Current                    |                                                                          |      | 0.1         | 2    | μA     |
| Over-Temperature Shutdown               |                                                                          |      | 165         |      | °C     |
| Over-Temperature Shutdown<br>Hysteresis |                                                                          | _    | 20          |      | °C     |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- 3. Devices are ESD sensitive. Handling precautions recommended. Human body model,  $1.5k\Omega$  in series with 100pF.
- 4. Specification for packaged product only.

## **Typical Characteristics**



















# **Typical Characteristics (Continued)**





### **Functional Characteristics**

# Switching Waveform (Non (AC Coupled) (2000/(div)) (2000











# **Functional Characteristics (Continued)**

# 







# **Functional Diagram**



MIC23050 Simplified Block Diagram

## **Functional Description**

#### VIN

VIN provides power to the MOSFETs for the switch mode regulator section and to the analog supply circuitry. Due to the high switching speeds, it is recommended that a 2.2µF or greater capacitor be placed close to VIN and the power ground (PGND) pin for bypassing. Refer to the layout recommendations for details.

#### EN

The enable pin (EN) controls the on and off state of the device. A logic high on the enable pin activates the regulator, while a logic low deactivates it. MIC23050 features built-in soft-start circuitry that reduces in-rush current and prevents the output voltage from overshooting at start up. Do not leave this pin floating.

#### **SW**

The switch (SW) pin connects directly to the inductor and provides the switching current necessary to operate in PWM mode. Due to the high speed switching on this pin, the switch node should be routed away from sensitive nodes such as the CFF pin.

#### **SNS**

An inductor is connected from the SW pin to the SNS pin. The SNS pin is the output pin of the device and a minimum of  $2.2\mu F$  bypass capacitor should be connected in shunt. In order to reduce parasitic inductance it is good practice to place the output bypass capacitor as close to the inductor as possible.

#### **CFF**

The CFF pin is connected to the SNS pin of MIC23050 with a feed-forward capacitor of 560pF. The CFF pin itself is compared with the internal reference voltage ( $V_{REF}$ ) of the device and provides the control path to control the output.  $V_{REF}$  is equal to 0.72V. The CFF pin is sensitive to noise and should be place away from the SW pin. Refer to the layout recommendations for details.

#### **PGND**

Power ground (PGND) is the ground path for the high current PWM mode. The current loop for the power ground should be as small as possible and separate from the Analog ground (AGND) loop. Refer to the layout recommendations for more details.

#### **AGND**

Signal ground (AGND) is the ground path for the biasing and control circuitry. The current loop for the signal ground should be separate from the Power ground (PGND) loop. Refer to the layout recommendations for more details.

## **Applications Information**

#### **Input Capacitor**

A minimum of  $2.2\mu F$  ceramic capacitor should be placed close to the VIN pin and PGND pin for bypassing. X5R or X7R dielectrics are recommended for the input capacitor. Y5V dielectrics, aside from losing most of their capacitance over temperature, they also become resistive at high frequencies. This reduces their ability to filter out high frequency noise.

#### **Output Capacitor**

The MIC23050 is designed for use with a  $2.2\mu F$  or greater ceramic output capacitor. A low equivalent series resistance (ESR) ceramic output capacitor either X7R or X5R is recommended. Y5V and Z5U dielectric capacitors, aside from the undesirable effect of their wide variation in capacitance over temperature, become resistive at high frequencies.

#### **Inductor Selection**

Inductor selection will be determined by the following (not necessarily in the order of importance);

- Inductance
- Rated current value
- Size requirements
- DC resistance (DCR)

The MIC23050 is designed for use with an inductance range from  $0.47\mu H$  to  $2.2\mu H$ . Typically, a  $1\mu H$  inductor is recommended for a balance of transient response, efficiency and output ripple. For faster transient response a  $0.47\mu H$  inductor may be used. For lower output ripple, a  $2.2\mu H$  is recommended.

Maximum current ratings of the inductor are generally given in two methods; permissible DC current and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% to 20% loss in inductance. Ensure the inductor selected can handle the maximum operating current. When saturation current is specified, make sure that there is enough margin so that the peak current of the inductor does not cause it to saturate. Peak current can be calculated as follows:

$$I_{PK} = I_{OUT} + V_{OUT} (1-V_{OUT}/V_{IN})/2fL$$

As shown by the previous calculation, the peak inductor current is inversely proportional to the switching frequency and the inductance; the lower the switching frequency or the inductance the higher the peak current. As input voltage increases the peak current also increases.

The size of the inductor depends on the requirements of the application. Refer to the Application Circuit and Bill of Material for details.

DC resistance (DCR) is also important. While DCR is inversely proportional to size, DCR can represent a significant efficiency loss. Refer to the Efficiency Considerations.

#### Compensation

The MIC23050 is designed to be stable with a  $0.47\mu H$  to  $2.2\mu H$  inductor with a  $2.2\mu F$  ceramic (X5R) output capacitor.

#### **Efficiency Considerations**

Efficiency is defined as the amount of useful output power, divided by the amount of power supplied:

Efficiency % = 
$$\left(\frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}}\right) \times 100$$

Maintaining high efficiency serves two purposes. It reduces power dissipation in the power supply, reducing the need for heat sinks and thermal design considerations and it reduces consumption of current for battery powered applications. Reduced current draw from a battery increases the devices operating time and is critical in hand held devices.

There are two types of losses in switching converters; DC losses and switching losses. DC losses are simply the power dissipation of  $\rm I^2R$ . Power is dissipated in the high side switch during the on cycle. Power loss is equal to the high side MOSFET  $\rm R_{DSON}$  multiplied by the Switch Current². During the off cycle, the low side N-channel MOSFET conducts, also dissipating power. Device operating current also reduces efficiency. The product of the quiescent (operating) current and the supply voltage is another DC loss. The current required driving the gates on and off at a constant 4MHz frequency and the switching transitions make up the switching losses.



Figure 1. MIC23050 Efficiency Curve

Figure 1 illustrates an efficiency curve for the MIC23050. From no load to 100mA, efficiency losses are dominated by quiescent current losses, gate drive and transition losses. By using the HyperLight Load  $^{\text{\tiny M}}$  mode the MIC23050 is able to maintain high efficiency at low output currents.

Over 100mA, efficiency loss is dominated by MOSFET RDSON and inductor losses. Higher input supply voltages will increase the gate-to-source threshold on the internal MOSFETs, reducing the internal RDSON. This improves efficiency by reducing DC losses in the device. All but the inductor losses are inherent to the device. In which case, inductor selection becomes increasingly critical in efficiency calculations. As the inductors are reduced in size, the DC resistance (DCR) can become quite significant. The DCR losses can be calculated as follows:

$$L Pd = I_{OUT}^2 \times DCR$$

From that, the loss in efficiency due to inductor resistance can be calculated as follows:

Efficiency Loss = 
$$\left[ 1 - \left( \frac{V_{OUT} \times I_{OUT}}{V_{OUT} \times I_{OUT} + L Pd} \right) \right] \times 100$$

Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a trade-off between efficiency and size in this case.

#### HyperLight Load Mode™

MIC23050 uses a minimum on and off time proprietary control loop. When the output voltage falls below the regulation threshold, the error comparator begins a switching cycle that turns the PMOS on and keeps it on for the duration of the minimum-on-time. When the output voltage is over the regulation threshold, the error comparator turns the PMOS off for a minimum-off-time. The NMOS acts as an ideal rectifier that conducts when the PMOS is off. Using a NMOS switch instead of a diode allows for lower voltage drop across the switching device when it is on. The asynchronous switching combination between the PMOS and the NMOS allows the control loop to work in discontinuous mode for light load operations. In discontinuous mode MIC23050 works in pulse frequency modulation (PFM) to regulate the output. As the output current increases, the switching frequency increases. This improves the efficiency of MIC23050 during light load currents. As the load current increases, the MIC23050 goes into continuous conduction mode (CCM) at a constant frequency of 4MHz. The equation to calculate the load when the MIC23050 goes into continuous conduction mode may be approximated by the following formula:

$$I_{LOAD} = \left(\frac{(V_{IN} - V_{OUT}) \times D}{2L \times f}\right)$$

# **MIC23050 Typical Application Circuit**



# **Bill of Materials**

| Item   | Part Number    | Manufacturer                | Description                                        | Qty. |
|--------|----------------|-----------------------------|----------------------------------------------------|------|
| C1, C2 | C1608X5R0J475K | TDK <sup>(1)</sup>          | 4.7μF Ceramic Capacitor, 6.3V, X5R, Size 0603      | 2    |
| C3     | C1608C0G1H561J | TDK <sup>(1)</sup>          | 560pF Ceramic Capacitor, 50V, NPO, Size 0603       | 1    |
| L1     | LQM21PN1R0MC0D | Murata <sup>(2)</sup>       | 1μH, 0.8A, 190mΩ, L2mm x W1.25mm x H0.5mm          |      |
|        | LQH32CN1R0M33  | Murata <sup>(2)</sup>       | 1μH, 1A, 60mΩ, L3.2mm x W2.5mm x H2.0mm            |      |
|        | LQM31PN1R0M00  | Murata <sup>(2)</sup>       | 1μH, 1.2A, 120mΩ, L3.2mm x W1.6mm x H0.95mm        | 1    |
|        | GLF251812T1R0M | TDK <sup>(1)</sup>          | 1μH, 0.8A, 100mΩ, L2.5mm x W1.8mm x H1.35mm        | '    |
|        | LQM31PNR47M00  | Murata <sup>(2)</sup>       | 0.47μH, 1.4A, 80mΩ, L3.2mm x W1.6mm x H0.85mm      |      |
|        | MIPF2520D1R5   | FDK <sup>(3)</sup>          | 1.5μH, 1.5A, 70mΩ, L2.5mm x W2mm x H1.0mm          |      |
| U1     | MIC23050-xYML  | Micrel, Inc. <sup>(4)</sup> | 4MHz PWM Buck Regulator with HyperLight Load™ Mode |      |

#### Notes:

TDK: <a href="www.tdk.com">www.tdk.com</a>.
 Murata: <a href="www.murata.com">www.murata.com</a>.
 FDK: <a href="www.fdk.co.jp">www.fdk.co.jp</a>.

4. Micrel, Inc: www.micrel.com.

# **PCB Layout Recommendations**



**Top Layer** 



**Bottom Layer** 

## **Package Information**



8-Pin 2mm x 2mm MLF® (ML)

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2007 Micrel, Incorporated.