

# **CONNECTION DIAGRAMS**



# **PIN DESCRIPTIONS**

| SYMBOL         | TYPE         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CE#            | INPUT        | Chip Enable: CE# low activates the devices internal circuitries for<br>device operation. CE# high deselects the devices and switches into<br>standby mode to reduce the power consumption. When a device is not<br>selected, data will not be accepted via the serial input pin (SI), and the<br>serial output pin (SO) will remain in a high impedance state.                                                                                      |
| SCK            | INPUT        | Serial Data Clock                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SI (IO0)       | INPUT/OUTPUT | Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SO (IO1)       | OUTPUT       | Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GND            |              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Vcc            |              | Device Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| WP#<br>(IO2)   | INPUT/OUTPUT | Write Protect/Serial Data Output: A hardware program/erase protection for all or<br>part of a memory array. When the WP# pin is low, memory array write-protection<br>depends on the setting of BP3, BP2, BP1 and BP0 bits in the Status Register.<br>When the WP# is high, the devices are not write-protected.<br>When the QE bit of is set "1", the /WP pin (Hardware Write Protect) function is<br>not available since this pin is used for IO2 |
| HOLD#<br>(IO3) | INPUT        | Hold/ Serial Data Output: Pause serial communication by the master device without resetting the serial sequence.<br>When the QE bit of Status Register-2 is set for "1", the HOLD# pin function is not available since this pin is used for IO3.                                                                                                                                                                                                    |



# **BLOCK DIAGRAM**





# SPI MODES DESCRIPTION

Multiple IS25LQ020A devices can be connected on the SPI serial bus and controlled by a SPI Master, i.e. microcontroller, as shown in Figure 1. The devices support either of two SPI modes:

Mode 0 (0, 0) Mode 3 (1, 1) The difference between these two modes is the clock polarity when the SPI master is in Stand-by mode: the serial clock remains at "0" (SCK = 0) for Mode 0 and the clock remains at "1" (SCK = 1) for Mode 3. Please refer to Figure 2. For both modes, the input data is latched on the rising edge of Serial Clock (SCK), and the output data is available from the falling edge of SCK.





#### Figure 2. SPI Modes Supported





# SYSTEM CONFIGURATION

The IS25LQ020A devices are designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of the Motorola MC68HCxx series of microcontrollers or any SPI interface-equipped system controllers.

The IS25LQ020A memory array is divided into uniform 4 KByte sectors or uniform 64 KByte blocks (a block consists of sixteen adjacent sectors on the 2Mb).

Table 1 illustrates the memory map of the devices.

# **BLOCK/SECTOR ADDRESSES**

Table 1. Block/Sector Addresses of IS25LQ020A

| Memory Density | Block No. | Block<br>Size<br>(KBytes) | Sector No. | Sector<br>Size<br>(KBytes) | Address Range     |
|----------------|-----------|---------------------------|------------|----------------------------|-------------------|
|                |           |                           | Sector 0   | 4                          | 000000h - 000FFFh |
|                | Block 0   | 64                        | Sector 1   | 4                          | 001000h - 001FFFh |
|                | DIOOK     | 04                        | :          | :                          | :                 |
|                |           |                           | Sector 15  | 4                          | 00F000h - 00FFFFh |
| 2 Mbit         | Block 1   | 64 -                      | Sector 16  | 4                          | 010000h - 010FFFh |
|                |           |                           | Sector 17  | 4                          | 011000h - 011FFFh |
|                |           |                           | :          | :                          | :                 |
|                |           |                           | Sector 31  | 4                          | 01F000h - 01FFFFh |
|                | :         | :                         | :          | :                          | :                 |
|                | Block 3   | 64                        | :          | 4                          | 030000h – 03FFFFh |



# **REGISTERS**

## STATUS REGISTER

Refer to Tables 5 and 6 for Status Register Format and Status Register Bit Definitions. **BP2, BP1, BP0 bits**: The Block Protection (BP2, BP1 and BP0) bits are used to define the portion of the

The BP0, BP1, BP2 and SRWD are non-volatile memory cells that can be written by a Write Status Register (WRSR) instruction. The default value of the BP2, BP1, BP0, and SRWD bits were set to "0" at factory. The Status Register can be read by the Read Status Register (RDSR). Refer to Table 10 for Instruction Set.

The function of Status Register bits are described as follows:

**WIP bit**: The Write In Progress (WIP) bit is read-only, and can be used to detect the progress or completion of a program or erase operation. When the WIP bit is "0", the device is ready for a write status register, program or erase operation. When the WIP bit is "1", the device is busy.

WEL bit: The Write Enable Latch (WEL) bit indicates the status of the internal write enable latch. When the WEL is "0", the write enable latch is disabled, and all write operations, including write status register, page program, sector erase, block and chip erase operations are inhibited. When the WEL bit is "1", write operations are allowed. The WEL bit is set by a Write Enable (WREN) instruction. Each write register, program and erase instruction must be preceded by a WREN instruction. The WEL bit can be reset by a Write Disable (WRDI) instruction. It will automatically be the reset after the completion of a write instruction.

**BP2, BP1, BP0 bits**: The Block Protection (BP2, BP1 and BP0) bits are used to define the portion of the memory area to be protected. Refer to Tables 7, 8 and 9 for the Block Write Protection bit settings. When a defined combination of BP2, BP1 and BP0 bits are set, the corresponding memory area is protected. Any program or erase operation to that area will be inhibited. Note: a Chip Erase (CHIP ER) instruction is executed only if all the Block Protection Bits are set as <u>"0"s.</u>

**SRWD bit**: The Status Register Write Disable (SRWD) bits operates in conjunction with the Write Protection (WP#) signal to provide a Hardware Protection Mode. When the SRWD is set to "0", the Status Register is not write-protected. When the SRWD is set to "1" and the WP# is pulled low (V<sub>IL</sub>), the bits of Status Register (SRWD, BP2, BP1, BP0) become read-only, and a WRSR instruction will be ignored. If the SRWD is set to "1" and WP# is pulled high (V<sub>IH</sub>), the Status Register can be changed by a WRSR instruction.

**QE bit**: The Quad Enable (QE) is a non-volatile bit in the status register that allows Quad operation. When the QE bit is set to "0",the pin WP# and HOLD# are enable. When the QE bit is set to "1", the pin IO2 and IO3 are enable.

WARNING: The QE bit should never be set to a 1 during standard SPI or Dual SPI operation if the WP# or HOLD# pins are tied directly to the power supply or ground.

## Table 5. Status Register Format

|                     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------------------|-------|-------|-------|-------|-------|-------|-------|-------|
|                     | SRWD1 | QE    | х     | BP2   | BP1   | BP0   | WEL   | WIP   |
| Default (flash bit) | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

\* The default value of the BP2, BP1, BP0, and SRWD bits were set to "0" at factory.



# REGISTERS (CONTINUED) Table 6. Status Register Bit Definition

| Bit   | Name | Definition                                                          | Read-<br>/Write | Non-Volatile<br>bit |
|-------|------|---------------------------------------------------------------------|-----------------|---------------------|
| Dito  |      | Write In Progress Bit:                                              | (               |                     |
| Bit 0 | WIP  | "0" indicates the device is ready                                   | R               | No                  |
| -     |      | "1" indicates a write cycle is in progress and the device is busy   |                 |                     |
| _     |      | Write Enable Latch:                                                 |                 |                     |
| Bit 1 | WEL  | "0" indicates the device is not write enabled (default)             | R/W             | No                  |
|       |      | "1" indicates the device is write enabled                           |                 |                     |
| Bit 2 | BP0  | Block Protection Bit: (See Tables 7, 8 and 9 for details)           |                 |                     |
| Bit 3 | BP1  | "0" indicates the specific blocks are not write-protected (default) | R/W             | Yes                 |
| Bit 4 | BP2  | "1" indicates the specific blocks are write-protected (default)     | 17/ 77          | 163                 |
| Bit 5 | Х    | I indicates the specific blocks are write-protected                 |                 |                     |
|       |      | Quad Enable bit:                                                    |                 |                     |
| Bit 6 | QE   | "0" indicates the Quad output function disable (default)            | R/W             | Yes                 |
|       |      | "1" indicates the Quad output function enable                       |                 |                     |
|       |      | Status Register Write Disable: (See Table 10 for details)           |                 |                     |
| Bit 7 | SRWD | "0" indicates the Status Register is not write-protected (default)  | R/W             | Yes                 |
|       |      | "1" indicates the Status Register is write-protected                |                 |                     |

## Table 7. Block Write Protect Bits for IS25LQ020A

| Status Register Bits |     | Bits | IS25LQ020A- Protected Memory Area                      |
|----------------------|-----|------|--------------------------------------------------------|
| BP2                  | BP1 | BP0  | 2 Mbit                                                 |
| 0                    | 0   | 0    | None                                                   |
| 0                    | 0   | 1    | Upper quarter (block : 3): 030000h - 03FFFFh           |
| 0                    | 1   | 0    | Upper quarter (two blocks :2 and 3): 020000h - 03FFFFh |
| 0                    | 1   | 1    | All Blocks                                             |



# REGISTERS (CONTINUED) PROTECTION MODE

The IS25LQ020A have two types of write-protection mechanisms: hardware and software. These are used to prevent irrelevant operation in a possibly noisy environment and protect the data integrity.

## HARDWARE WRITE-PROTECTION

The devices provide two hardware write-protection features:

a. When inputting a program, erase or write status register instruction, the number of clock pulse is checked to determine whether it is a multiple of eight before the executing. Any incomplete instruction command sequence will be ignored.

b. Write inhibit is 2.0V, all write sequence will be ignored when Vcc drop to 2.0V and lower.

c. The Write Protection (WP#) pin provides a hardware write protection method for BP3, BP2, BP1, BP0 and SRWD in the Status Register. Refer to the STATUS REGISTER description.

## SOFTWARE WRITE PROTECTION

# **DEVICE OPERATION**

The IS25LQ020A utilize an 8-bit instruction register. Refer to Table 11 Instruction Set for details of the Instructions and Instruction Codes. All instructions, addresses, and data are shifted in with <u>the most</u> <u>significant bit (MSB) first</u> on Serial Data Input (SI). The input data on SI is latched on the rising edge of Serial Clock (SCK) after Chip Enable (CE#) is driven low (V<sub>IL</sub>). Every instruction sequence starts with a one-byte The IS25LQ020A also provides two software write protection features:

a. Before the execution of any program, erase or write status register instruction, the Write Enable Latch (WEL) bit must be enabled by executing a Write Enable (WREN) instruction. If the WEL bit is not enabled first, the program, erase or write register instruction will be ignored.

b. The Block Protection (BP2, BP1, BP0) bits allow part or the whole memory area to be write-protected.

# Table 10. Hardware Write Protection on StatusRegister

| SRWD | WP#  | Status Register |
|------|------|-----------------|
| 0    | Low  | Writable        |
| 1    | Low  | Protected       |
| 0    | High | Writable        |
| 1    | High | Writable        |

instruction code and is followed by address bytes, data bytes, or both address bytes and data bytes, depending on the type of instruction. CE# must be driven high ( $V_{IH}$ ) after the last bit of the instruction sequence has been shifted in.

The timing for each instruction is illustrated in the following operational descriptions.



## Table 11. Instruction Set

| Instruction Name           | Hex<br>Code | Operation                                               | Command<br>Cycle  | Maximum<br>Frequency |
|----------------------------|-------------|---------------------------------------------------------|-------------------|----------------------|
| RDID/RDES                  | ABh         | Read Product ID and Release from Deep Power Down        | 4 Bytes           | 80 MHz               |
| JEDEC ID READ              | 9Fh         | Read Manufacturer and Product ID by JEDEC ID Command    | 1 Byte            | 80 MHz               |
| RDMDID                     | 90h         | Read Manufacturer and Device ID                         | 4 Bytes           | 80 MHz               |
| WREN                       | 06h         | Write Enable                                            | 1 Byte            | 80 MHz               |
| WRDI                       | 04h         | Write Disable                                           | 1 Byte            | 80 MHz               |
| RDSR                       | 05h         | Read Status Register                                    | 1 Byte            | 80 MHz               |
| WRSR                       | 01h         | Write Status Register                                   | 2 Bytes           | 80 MHz               |
| READ                       | 03h         | Read Data Bytes from Memory at Normal Read Mode         | 4 Bytes           | 33 MHz               |
| FAST_READ                  | 0Bh         | Read Data Bytes from Memory at Fast Read Mode           | 5 Bytes           | 80 MHz               |
| FRDO                       | 3Bh         | Fast Read Dual Output                                   | 5 Bytes           | 80 MHz               |
| FRDIO                      | BBh         | Fast Read Dual I/O                                      | 3 Bytes           | 80MHz                |
| FRQO                       | 6Bh         | Fast Read Quad Output                                   | 5 Bytes           | 80 MHz               |
| FRQIO                      | EBh         | Fast Read Quad I/O                                      | 2 Bytes           | 80MHz                |
| MR                         | FFh         | Mode Reset                                              | 2 Byte            | 80MHz                |
| PAGE_PROG                  | 02h         | Page Program Data Bytes Into Memory                     | 4 Bytes +<br>256B | 80 MHz               |
| SECTOR_ER                  | D7h/<br>20h | Sector Erase                                            | 4 Bytes           | 80 MHz               |
| BLOCK_ER                   | D8h         | Block Erase                                             | 4 Bytes           | 80 MHz               |
| CHIP_ER                    | C7h/<br>60h | Chip Erase                                              | 1 Byte            | 80 MHz               |
| Quad page program          | 32h         | Page Program Data Bytes Into Memory with Quad interface | 4 Bytes +<br>256B |                      |
| Program information<br>Raw | B1h         | Program 65 bytes of Security area                       | 4 Bytes           | 80 MHz               |
| Read information<br>Raw    | 4Bh         | Read 65 bytes of Security area                          | 4 Bytes           | 33 MHz               |

## HOLD OPERATION

HOLD# is used in conjunction with CE# to select the IS25LQ020A. When the devices are selected and a serial sequence is underway, HOLD# can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, HOLD# is brought low while the SCK signal is low. To resume serial communication, HOLD# is brought high while the SCK signal is low (SCK may still toggle during HOLD). Inputs to SI will be ignored while SO is in the high impedance state.



#### RDID (READ PRODUCT IDENTIFICATION) / RDES (RELEASE FROM DEEP POWER DOWN) COMMAND

The Read Product Identification (RDID) instruction is for reading out an 8-bit Electronic Signature whose values are shown in Table 12: Product Identification. The output of RDID is not the same as the newer JEDEC ID instruction. RDID is not recommended for new designs. For new designs please use the JEDEC ID instruction.

The RDID/RDES instruction code is followed by three dummy bytes, each bit being latched-in on SI during the rising edge of SCK. Then the Device ID is shifted out on SO with the MSB first, each bit been shifted out during the falling edge of SCK. The RDID/RDES instruction is ended by CE# goes high. The Device ID outputs repeatedly if clock cycles continue on SCK while CE# is held low.

To release the device from the RDID/RDES instruction, drive CE# high as shown in figure 3.

Before the device can resume normal operations and other instructions are accepted, the time tRES1 must first pass. The CE# pin must remain high during the tRES1 time duration. If the RDID/RDES instruction is issued while an Erase, Program or Write cycle is in process (when BUSY equals 1) the instruction is ignored and will not have any effects on the current cycle.

#### **Table 12. Product Identification**

| Product Identifica | Data         |     |
|--------------------|--------------|-----|
| Manufacturer ID:   | First (ID1)  | 9Dh |
|                    | Second (ID2) | 7Fh |
| Device ID:         | ID1          | ID2 |
| IS25LQ020A         | 11h          | 42h |



#### Figure 3. Read Product Identification Sequence



# JEDEC ID READ COMMAND (READ PRODUCT IDENTIFICATION BY JEDEC ID) OPERATION

The JEDEC ID READ instruction allows the user to read the manufacturer and product ID of devices. Refer to Table 12 Product Identification for ISSI Manufacturer ID and Device ID. After the JEDEC ID READ command is input, the second Manufacturer ID (7Fh) is shifted out on SO with the MSB first, followed by the first

Manufacturer ID (9Dh) and the Device ID (42h, in the case of the IS25LQ020A), each bit shifted out during the falling edge of SCK. If CE# stays low after the last bit of the Device ID is shifted out, the Manufacturer ID and Device ID will loop until CE# is pulled high.



#### Figure 4. Read Product Identification by JEDEC ID READ Sequence



# RDMDID COMMAND (READ DEVICE MANUFACTURER AND DEVICE ID) OPERATION

The RDMDID instruction allows the user to read the manufacturer and product ID of the devices. Refer to Table 12 Product Identification for ISSI<sup>TM</sup> manufacturer ID and device ID. The RDMDID instruction code is followed by two dummy bytes and one byte address (A7~A0), each bit being latched-in on SI during the rising edge of SCK. If one byte address is initially set to A0 = 0, then the first manufacturer ID (9Dh) is shifted out on SO with the MSB first, the device ID1 and the

second manufacturer ID (7Fh), each bit shifted out during the falling edge of SCK. If one byte address is initially set to A0 = 1, then device ID1 will be read first, followed by the first manufacture ID (9Dh), and then second manufacture ID (7Fh). The manufacture and device ID1 can be read continuously, alternating from one to the others. The instruction is completed by driving CE# high.



Figure 5. Read Product Identification by RDMDID READ Sequence





#### Note :

- (1) ADDRESS A0 = 0, will output Manufacture ID1 first -> Device ID1-> Manufacturing ID2 ex: 9Dh,11h,7Fh and repeat until device is de-selected
- (2) ADDRESS A0 = 1, will output Device ID1 first -> Manufacturing ID1-> Manufacturing ID2 ex: 11h,9Dh,7Fh and repeat until device is de-selected



#### WRITE ENABLE OPERATION

The Write Enable (WREN) instruction is used to set the erase, page program, and write status register. The Write Enable Latch (WEL) bit. The WEL bit of the IS25Q020A is reset to the write -protected state after power-up. The WEL bit must be write enabled before any write operation, including sector, block erase, chip

WEL bit will be reset to the write-protect state automatically upon completion of a write operation. The WREN instruction is required before any above operation is executed.





#### WRDI COMMAND (WRITE DISABLE) OPERATION

The Write Disable (WRDI) instruction resets the WEL bit and disables all write instructions. The WRDI

instruction is not required after the execution of a write instruction, since the WEL bit is automatically reset.







#### **RDSR COMMAND (READ STATUS REGISTER) OPERATION**

The Read Status Register (RDSR) instruction provides access to the Status Register. During the execution of a program, erase or write status register operation, all other instructions will be ignored except the RDSR instruction, which can be used to check the progress or completion of an operation by reading the WIP bit of Status Register.



#### Figure 8. Read Status Register Sequence

#### WRSR COMMAND (WRITE STATUS REGISTER) OPERATION

The Write Status Register (WRSR) instruction allows the user to enable or disable the block protection and status register write protection features by writing "0"s or "1"s into the non-volatile BP2, BP1, BP0 and SRWD bits.







#### **READ COMMAND (READ DATA) OPERATION**

The Read Data (READ) instruction is used to read memory data of a IS25LQ020A under normal mode running up to 33 MHz.

The READ instruction code is transmitted via the SI line, followed by three address bytes (A23 - A0) of the first memory location to be read. A total of 24 address bits are shifted in, but only A<sub>MS</sub> (most significant address) - A0 are decoded. The remaining bits (A23 – A<sub>MS</sub>) are ignored. The first byte addressed can be at any memory location. Upon completion, any data on the SI will be ignored. Refer to Table 13 for the related Address Key.

The first byte data (D7 - D0) addressed is then shifted

#### Table 13. Address Key

| Address              | IS25LQ020A |
|----------------------|------------|
| $A_N (A_{MS} - A_0)$ | A17 - A0   |
| Don't Care Bits      | A23 – A18  |

#### Figure 12. Read Data Sequence

out on the SO line, MSB first. A single byte of data, or up to the whole memory array, can be read out in one READ instruction. The address is automatically incremented after each byte of data is shifted out. The read operation can be terminated at any time by driving CE# high ( $V_{||}$ ) after the data comes out. When the highest address of the devices is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read in one continuous READ instruction.

If a Read Data instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle





## FAST\_READ COMMAND (FAST READ DATA) OPERATION

The FAST\_READ instruction is used to read memory data at up to a 80 MHz clock.

The FAST\_READ instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte addressed is shifted out on the SO line, with each bit shifted out at a maximum frequency  $f_{CT}$ , during the falling edge of SCK.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FAST\_READ instruction. The FAST\_READ instruction is terminated by driving CE# high (VIH). If a Fast Read Data instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle







## FRDO COMMAND (FAST READ DUAL OUTPUT) OPERATION

The FRDO instruction is used to read memory data on two output pins each at up to a 80 MHz clock.

The FRDO instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte addressed is shifted out on the SO and SIO lines, with each pair of bits shifted out at a maximum frequency fct, during the falling edge of SCK. The first bit (MSb) is output on SO, while simultaneously the second bit is output on SIO.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 00000h address, allowing the entire memory to be read with a single FRDO instruction. FRDO instruction is terminated by driving CE# high ( $V_{IH}$ ). If a FRDO instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle



#### Figure 14. Fast Read Dual-Output Sequence



#### FRDIO COMMAND (FAST READ DUAL I/O) OPERATION

The FRDIO instruction is similar to the FRDO instruction, but allows the address bits to be input two bits at a time. This may allow for code to be executed directly from the SPI in some applications.

The FRDIO instruction code is followed by three address bytes (A23 - A0) and a mode byte, transmitted via the IO0 and IO1 lines, with each pair of bits latched-in during the rising edge of SCK. The address MSb is input on IO1, the next bit on IO0, and continues to shift in alternating on the two lines. The mode byte contains the value Ax, where x is a "don't care" value. Then the first data byte addressed is shifted out on the IO1 and IO0 lines, with each pair of bits shifted out at a maximum frequency fct, during the falling edge of SCK. The MSb is output on IO1, while simultaneously the second bit is output on IO0. Figure 15 illustrates the timing sequence.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FRDIO instruction. FRDIO instruction is terminated by driving CE# high (VIH).

The device expects the next operation will be another FRDIO. It remains in this mode until it receives a Mode Reset (FFh) command. In subsequent FRDIO execution, the command code is not input, saving timing cycles as described in Figure 16. If a FRDIO instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle



## Figure 15. Fast Read Dual I/O Sequence (with command decode cycles)



#### Figure 16. Fast Read Dual I/O Sequence (without command decode cycles)



#### FRQO COMMAND (FAST READ QUAD OUTPUT) OPERATION

The FRQO instruction is used to read memory data on four output pins each at up to a 80 MHz clock.

The FRQO instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte addressed is shifted out on the IO3, IO2, IO1 and IO0 lines, with each group of four bits shifted out at a maximum frequency  $f_{CT}$ , during the falling edge of SCK. The first bit (MSb) is output on IO3, while

simultaneously the second bit is output on IO2, the third bit is output on IO1, etc.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 00000h address, allowing the entire memory to be read with a single FRQO instruction. FRQO instruction is terminated by driving CE# high (VIH). If a FRQO instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle



## Figure 17. Fast Read Quad-Output Sequence





## FRQIO COMMAND (FAST READ QUAD I/O) OPERATION

The FRQIO instruction is similar to the FRQO instruction, but allows the address bits to be input four bits at a time. This may allow for code to be executed directly from the SPI in some applications.

The FRQIO instruction code is followed by three address bytes (A23 - A0) and a mode byte, transmitted via the IO3, IO2, IO0 and IO1 lines, with each group of four bits latched-in during the rising edge of SCK. The address MSb is input on IO3, the next bit on IO2, the next bit on IO1, the next bit on IO0, and continue to shift in alternating on the four. The mode byte contains the value Ax, where x is a "don't care" value. Then the first data byte addressed is shifted out on the IO3, IO2, IO1 and IO0 lines, with each group of four bits shifted out at a maximum frequency fct, during the falling edge of SCK. The first bit (MSb) is output on IO3, while simultaneously the second bit is output on IO2, the

third bit is output on IO1, etc. Figure 18 illustrates the timing sequence.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FRQIO instruction. FRQIO instruction is terminated by driving CE# high (VIH).

The device expects the next operation will be another FRQIO. It remains in this mode until it receives a Mode Reset (FFh) command. In subsequent FRDIO execution, the command code is not input, saving cycles as described in Figure 19. If a FRQIO instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle





#### Figure 18. Fast Read Quad I/O Sequence (with command decode cycles)



#### Figure 19. Fast Read Quad I/O Sequence (without command decode cycles)



#### MR COMMAND (MODE RESET) OPERATION

The Mode Reset command is used to conclude subsequent FRDIO and FRQIO operations. It resets the Mode bits to a value that is not Ax. It should be executed after an FRDIO or FRQIO operation, and is recommended also as the first command after a system reset. The timing sequence is different depending whether the MR command is used after an FRDIO or FRQIO, as shown in Figure 20.



## Figure 20, Mode Reset Command





#### PAGE\_PROG COMMAND (PAGE PROGRAM) OPERATION

The Page Program (PAGE\_PROG) instruction allows up to 256 bytes data to be programmed into memory in a single operation. The destination of the memory to be programmed must be outside the protected memory area set by the Block Protection (BP3, BP2, BP1, BP0) bits. A PAGE\_PROG instruction which attempts to program into a page that is write-protected will be ignored. Before the execution of PAGE\_PROG instruction, the Write Enable Latch (WEL) must be enabled through a Write Enable (WREN) instruction.

The PAGE\_PROG instruction code, three address bytes and program data (1 to 256 bytes) are input via the SI line. Program operation will start immediately after the CE# is brought high, otherwise the PAGE\_PROG instruction will not be executed. The internal control logic automatically handles the programming voltages and timing. During a program operation, all instructions will be ignored except the RDSR instruction. The progress or completion of the program operation can be determined by reading the WIP bit in Status Register via a RDSR instruction. If the WIP bit is "1", the program operation is still in progress. If WIP bit is "0", the program operation has completed.

If more than 256 bytes data are sent to a device, the address counter rolls over within the same page, the previously latched data are discarded, and the last 256 bytes data are kept to be programmed into the page. The starting byte can be anywhere within the page. When the end of the page is reached, the address will wrap around to the beginning of the same page. If the data to be programmed are less than a full page, the data of all other bytes on the same page will remain unchanged.

Note: A program operation can alter "1"s into "0"s, but an erase operation is required to change "0"s back to "1"s. A byte cannot be reprogrammed without first erasing the whole sector or block.



#### Figure 21. Page Program Sequence



## **Quad Input Page Program operation**

The Quad Input Page Program instruction allows up to 256 bytes data to be programmed into memory in a single operation with four pins (IO0, IO1, IO2 and IO3). The destination of the memory to be programmed must be outside the protected memory area set by the Block Protection (BP3, BP2, BP1, BP0) bits. A Quad Input Page Program instruction which attempts to program into a page that is writeprotected will be ignored. Before the execution of Quad Input Page Program instruction, the QE bit in the status register must be set to "1" and the Write Enable Latch (WEL) must be enabled through a Write Enable (WREN) instruction.

The Quad Input Page Program instruction code, three address bytes and program data (1 to 256 bytes) are input via the four pins (IO0, IO1, IO2 and IO3). Program operation will start immediately after the CE# is brought high, otherwise the Quad Input Page Program instruction will not be executed. The internal control logic automatically handles the programming voltages and timing. During a program operation, all instructions will be ignored except the RDSR instruction. The progress or completion of the program operation can be determined by reading the WIP bit in Status Register via a RDSR instruction. If the WIP bit is "1", the program operation is still in progress. If WIP bit is "0", the program operation has completed.

If more than 256 bytes data are sent to a device, the address counter rolls over within the same page, the previously latched data are discarded, and the last 256 bytes data are kept to be programmed into the page. The starting byte can be anywhere within the page. When the end of the page is reached, the address will wrap around to the beginning of the same page. If the data to be programmed are less than a full page, the data of all other bytes on the same page will remain unchanged.

Note: A program operation can alter "1"s into "0"s, but an erase operation is required to change "0"s back to "1"s. A byte cannot be reprogrammed without first erasing the whole sector or block.







## **ERASE OPERATION**

The memory array of the IS25LQ020A is organized into uniform 4 KByte sectors or 32 KByte uniform blocks (64KByte Blocks for the 2Mb).

Before a byte can be reprogrammed, the sector or block that contains the byte must be erased (erasing sets bits to "1"). In order to erase the devices, there are three erase instructions available: Sector Erase (SECTOR\_ER), Block Erase (BLOCK\_ER) and Chip Erase (CHIP\_ER). A sector erase operation allows any individual sector to be erased without affecting the data in other sectors. A block erase operation erases any individual block. A chip erase operation erases the whole memory array of a device. A sector erase, block erase or chip erase operation can be executed prior to any programming operation.

#### SECTOR\_ER COMMAND (SECTOR ERASE) OPERATION

A SECTOR\_ER instruction erases a 4 KByte sector. Before the execution of a SECTOR\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL bit is reset automatically after the completion of sector an erase operation.

A SECTOR\_ER instruction is entered, after CE# is pulled low to select the device and stays low during the entire instruction sequence The SECTOR\_ER instruction code, and three address bytes are input via SI. Erase operation will start immediately after CE# is pulled high. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 22 for Sector Erase Sequence.

During an erase operation, all instruction will be ignored except the Read Status Register (RDSR) instruction. The progress or completion of the erase operation can be determined by reading the WIP bit in the Status Register using a RDSR instruction. If the WIP bit is "1", the erase operation is still in progress. If the WIP bit is "0", the erase operation has been completed.

# BLOCK\_ER COMMAND (BLOCK ERASE) OPERATION

A Block Erase (BLOCK\_ER) instruction erases a single block of the IS25LQ020A. Before the execution of a BLOCK\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL is reset automatically after the completion of a block erase operation.

The BLOCK\_ER instruction code and three address bytes are input via SI. Erase operation will start immediately after the CE# is pulled high, otherwise the BLOCK\_ER instruction will not be executed. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 23 for Block Erase Sequence.

## CHIP\_ER COMMAND (CHIP ERASE) OPERATION

A Chip Erase (CHIP\_ER) instruction erases the entire memory array of a IS25LQ020A. Before the execution of CHIP\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL is reset automatically after completion of a chip erase operation.

The CHIP\_ER instruction code is input via the SI. Erase operation will start immediately after CE# is pulled high, otherwise the CHIP\_ER instruction will not be executed. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 24 for Chip Erase Sequence.



## Figure 22. Sector Erase Sequence



## Figure 23. Block Erase Sequence







## Program Security information Row instruction (PSIR)

The PSIR instructions can read and programmed (Erase) using three dedicated instructions. The program information Raw instruction is used to program at most 65 bytes to the security memory area (by changing bits from '1' to '0', only). Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL) bit. The program information Row instruction is entered by driving CE# pin Low, followed by the instruction code, three address bytes and at least one data byte on serial data input (SI). CE# pin must be driven High after the eighth bits of the last data byte has been latched in, otherwise the Program information Row instruction is not executed. If more than 64 bytes data are sent to a device, the address counter can not roll over.

After CE# pin is driven High, the self-timed page program cycle (whose duration is  $t_{potp}$ ) is initiated. While the program OTP cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed program cycle, and it is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.







## To lock the OTP memory:

Bit 0 of the OTP control byte, that is byte 64, is used to permanently lock the OTP memory array. When bit 0 of byte 65 = '1', the 64 bytes of the OTP memory array can be programmed. When bit 0 of byte 65 = '0', the 64 bytes of the OTP memory array are read-only and cannot be programmed anymore.

Once a bit of the OTP memory has been programmed to '0', it can no longer be set to '1'. Therefore, as soon as bit 0 of byte 64 (control byte) is set to '0', the 64 bytes of the OTP memory array become read-only in a permanent way.

Any program OTP (POTP) instruction issued while an erase, program or write cycle is in progress is rejected without having any effect on the cycle that is in progress





## Read Security Information Row (RSIR)

The RSIR instruction read the security information Row. There is no rollover mechanism with the read OTP (ROTP) instruction. This means that the read OTP (ROTP) instruction must be sent with a maximum of 65 bytes to read, since once the 65<sup>th</sup> byte has been read, the same (65<sup>th</sup>) byte keeps being read on the SO pin.



#### Fig 33. Read Security information Row instruction



# ABSOLUTE MAXIMUM RATINGS (1)

| Temperature Under Bias                        | -65°C to +125°C       |                       |  |
|-----------------------------------------------|-----------------------|-----------------------|--|
| Storage Temperature                           | -65°C to +125°C       |                       |  |
| Surface Mount Lead Soldering Temperature      | Standard Package      | 240°C 3 Seconds       |  |
|                                               | Lead-free Package     | 260°C 3 Seconds       |  |
| Input Voltage with Respect to Ground on All F | Pins (2)              | -0.5 V to VCC + 0.5 V |  |
| All Output Voltage with Respect to Ground     | -0.5 V to VCC + 0.5 V |                       |  |
| VCC (2)                                       |                       | -0.5 V to +6.0 V      |  |

Notes:

1. Applied conditions greater than those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. The functional operation of the device conditions that exceed those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affect device reliability.

2. Maximum DC voltage on input or I/O pins is Vcc + 0.5 V. During voltage transitions, input or I/O pins may overshoot Vcc by + 2.0 V for a period of time not to exceed 20 ns. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may undershoot GND by -2.0 V for a period of time not to exceed 20 ns.

# DC AND AC OPERATING RANGE

| Part Number           |                    | IS25LQ020A      |  |
|-----------------------|--------------------|-----------------|--|
| Operating Temperature | E = Extended Grade | -40°C to +105°C |  |
|                       | V = Extended Plus  | -40°C to +125°C |  |
| Vcc Power Supply      |                    | 2.3 V - 3.6 V   |  |

# **DC CHARACTERISTICS**

Applicable over recommended operating range from:  $T_{AC} = -40^{\circ}C$  to  $+105^{\circ}C$ ,  $V_{CC} = 2.3$  V to 3.6 V (unless noted, V temp grade is tested  $T_{AC} = -40^{\circ}C$  to  $+125^{\circ}C$ ).

| Symbol           | Parameter                 | Condition                                                           |                           | Min                   | Тур | Max            | Units |
|------------------|---------------------------|---------------------------------------------------------------------|---------------------------|-----------------------|-----|----------------|-------|
| I <sub>CC1</sub> | Vcc Active Read Current   | $V_{CC} = 3.6V$ at 33 M                                             |                           | 10                    | 15  | mA             |       |
| I <sub>CC2</sub> | Vcc Program/Erase Current | $V_{CC} = 3.6V$ at 33 M                                             |                           | 5                     | 10  | mA             |       |
| I <sub>SB1</sub> | Vcc Standby Current CMOS  | $V_{CC} = 3.6V, CE\# = 7$                                           | V <sub>cc</sub>           |                       |     | 10             | μA    |
| I <sub>SB2</sub> | Vcc Standby Current TTL   | $V_{CC} = 3.6V, CE\# = 7$                                           |                           |                       | 3   | mA             |       |
| l <sub>LI</sub>  | Input Leakage Current     | $V_{IN} = 0V$ to $V_{CC}$                                           |                           |                       | 1   | μA             |       |
| I <sub>LO</sub>  | Output Leakage Current    | $V_{IN} = 0V$ to $V_{CC}$ , $T_{AC} = 0^{\circ}C$ to $125^{\circ}C$ |                           |                       |     | 1              | μA    |
| V <sub>IL</sub>  | Input Low Voltage         |                                                                     |                           | -0.5                  |     | 0.3Vcc         | V     |
| V <sub>IH</sub>  | Input HIgh Voltage        |                                                                     |                           | 0.7V <sub>CC</sub>    |     | $V_{CC} + 0.3$ | V     |
| V <sub>OL</sub>  | Output Low Voltage        |                                                                     | I <sub>OL</sub> = 2.1 mA  |                       |     | 0.45           | V     |
| V <sub>OH</sub>  | Output High Voltage       | $2.3V < V_{CC} < 3.6V$                                              | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> - 0.2 |     |                | V     |



# **AC CHARACTERISTICS**

| Symbol         | Parameter                          | Min | Тур | Max | Units |
|----------------|------------------------------------|-----|-----|-----|-------|
| fст            | Clock Frequency for fast read mode | 0   |     | 80  | MHz   |
| fc             | Clock Frequency for read mode      | 0   |     | 33  | MHz   |
| tri            | Input Rise Time                    |     |     | 8   | ns    |
| tFI            | Input Fall Time                    |     |     | 8   | ns    |
| tскн           | SCK High Time                      | 4   |     |     | ns    |
| tcĸ∟           | SCK Low Time                       | 4   |     |     | ns    |
| tсен           | CE# High Time                      | 25  |     |     | ns    |
| tcs            | CE# Setup Time                     | 10  |     |     | ns    |
| tсн            | CE# Hold Time                      | 5   |     |     | ns    |
| tos            | Data In Setup Time                 | 2   |     |     | ns    |
| tdн            | Data in Hold Time                  | 2   |     |     | ns    |
| tнs            | Hold Setup Time                    | 15  |     |     | ns    |
| tнd            | Hold Time                          | 15  |     |     | ns    |
| t∨             | Output Valid                       |     |     | 8   | ns    |
| tон            | Output Hold Time Normal Mode       | 0   |     |     | ns    |
| t∟z            | Hold to Output Low Z               |     |     | 200 | ns    |
| tнz            | Hold to Output High Z              |     |     | 200 | ns    |
| tois           | Output Disable Time                |     |     | 100 | ns    |
| tec            | Secter/Block/Chip Erase Time       |     |     | 10  | ms    |
| <b>t</b> PP    | Page Program Time                  |     | 0.2 | 0.4 | ms    |
| tvcs           | Vcc Set-up Time                    | 50  |     |     | μs    |
| t <sub>w</sub> | Write Status Register time         |     |     | 2   | ms    |

Applicable over recommended operating range from  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ ,  $V_{CC} = 2.3$  V to 3.6 V  $C_L = 1$  TTL Gate and 30 pF (unless noted, V temp grade is tested  $T_{AC} = -40^{\circ}C$  to  $+125^{\circ}C$ ).



# **AC CHARACTERISTICS (CONTINUED)**

## SERIAL INPUT/OUTPUT TIMING (1)



Note: 1. For SPI Mode 0 (0,0)



# AC CHARACTERISTICS (CONTINUED)

# HOLD TIMING



## **PIN CAPACITANCE** ( $f = 1 \text{ MHz}, T = 25^{\circ}C$ )

|      | Тур | Max | Units | Conditions     |
|------|-----|-----|-------|----------------|
| CIN  | 4   | 6   | pF    | $V_{IN} = 0 V$ |
| Соит | 8   | 12  | pF    | Vout = 0 V     |

Note: These parameters are characterized but not 100% tested.

# OUTPUT TEST LOAD

#### INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL





#### POWER-UP AND POWER-DOWN

At Power-up and Power-down, the device must not be selected (CE# must follow the voltage applied on Vcc) until Vcc reaches the correct value:

-  $\mathsf{Vcc}(\mathsf{min})$  at Power-up, and then for a further delay of  $\mathsf{tVCE}$ 

- Vss at Power-down

Usually a simple pull-up resistor on CE# can be used to insure safe and proper Power-up and Power-down. To avoid data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is included. The logic inside the device is held reset while Vcc is less than the POR threshold value (Vwi) during power up, the device does not respond to any instruction until a time delay of tPUW has elapsed after the moment that Vcc rised above the VWI

threshold. However, the correct operation of the device

is not guaranteed if, by this time, Vcc is still below Vcc(min). No Write Status Register, Program or Erase instructions should be sent until the later of:

- tPUW after Vcc passed the VWI threshold - tVCE after Vcc passed the Vcc(min) level

- tvoe alter vcc passed the vcc(min) lever

At Power-up, the device is in the following state:

- The device is in the Standby mode
- The Write Enable Latch (WEL) bit is reset

At Power-down, when Vcc drops from the operating voltage, to below the Vwi, all write operations are disabled and the device does not respond to any write instruction.



| Symbol                        | nbol Parameter                           |     | Max. | Unit |
|-------------------------------|------------------------------------------|-----|------|------|
| t <sub>VCE</sub> *1           | Vcc(min) to CE# Low                      | 10  |      | us   |
| t <sub>PUW</sub> *1           | Power-Up time delay to Write instruction | 1   | 10   | ms   |
| V <sub>WI</sub> <sup>*1</sup> | Write Inhibit Voltage                    | 2.0 |      | V    |
| Note : *1. T                  | hese parameters are characterized only.  |     |      |      |

### **PROGRAM/ERASE PERFORMANCE**

| Parameter             | Unit | Тур | Max | Remarks                                            |
|-----------------------|------|-----|-----|----------------------------------------------------|
| Sector Erase Time     | ms   |     | 10  | From writing erase command to erase completion     |
| Block Erase Time      | ms   |     | 10  | From writing erase command to erase completion     |
| Chip Erase Time       | ms   |     | 10  | From writing erase command to erase completion     |
| Page Programming Time | ms   | 0.2 | 0.4 | From writing program command to program completion |

Note: These parameters are characterized and are not 100% tested.

### **RELIABILITY CHARACTERISTICS**

| Parameter              | Min        | Тур | Unit   | Test Method         |
|------------------------|------------|-----|--------|---------------------|
| Endurance              | 100,000    |     | Cycles | JEDEC Standard A117 |
| Data Retention         | 20         |     | Years  | JEDEC Standard A103 |
| ESD - Human Body Model | 2,000      |     | Volts  | JEDEC Standard A114 |
| ESD - Machine Model    | 200        |     | Volts  | JEDEC Standard A115 |
| Latch-Up               | 100 + lcc1 |     | mA     | JEDEC Standard 78   |

Note: These parameters are characterized and are not 100% tested.



#### **PACKAGE TYPE INFORMATION**

# 8-Pin JEDEC 208mil Small Outline Integrated Circuit (SOIC) Package (millimeters)



Note1. All dimensions are in millimeters.

Integrated Silicon Solution, Inc.- www.issi.com Rev. C 06/09/2014



## 8-Pin WSON 6x5mm Package (millimeters)





## 8-Pin JEDEC 150mil Small Outline Integrated Circuit (SOIC) Package (millimeters)





Side View







## 8-Pin 150mil Very Small Outline Integrated Circuit (VVSOP) Package (measure in millimeters)





| SYMBOL | DIMENSION<br>(MM) |         |      | DIMENSION<br>(MIL) |         |       |  |
|--------|-------------------|---------|------|--------------------|---------|-------|--|
|        | MIN.              | NOM.    | MAX. | MIN.               | NOM.    | MAX.  |  |
| Α      |                   |         | 0.88 |                    |         | 34.6  |  |
| A1     | 0.05              |         | 0.14 | 2.0                |         | 5.5   |  |
| A2     | 0.63              |         | 0.74 | 24.8               |         | 29.1  |  |
| Ь      | 0.33              | 0.41    | 0.51 | 13.0               | 16.1    | 20.1  |  |
| C      | 0.13              |         | 0.18 | 5.1                |         | 7.1   |  |
| D      | 4.80              | 4.90    | 5.00 | 189.0              | 192.9   | 196.9 |  |
| d      |                   | 0.25    |      |                    | 10.0    |       |  |
| d1     |                   | 0.50typ |      |                    | 19.7†yp |       |  |
| dx     |                   | 0.60typ |      |                    | 23.6†yp |       |  |
| dy     |                   | 0.76typ |      |                    | 29.9†yp |       |  |
| E      | 5.80              | 6.00    | 6.20 | 228.3              | 236.2   | 244.1 |  |
| E1     | 3.80              | 3.90    | 4.00 | 149.6              | 153.5   | 157.5 |  |
| е      |                   | 1.27    |      |                    | 50.0    |       |  |
| L      | 0.41              | 0.71    | 1.27 | 16.1               | 28.0    | 50.0  |  |
| α      |                   | 10°     |      |                    | 10°     |       |  |
| β      |                   | 10°     |      |                    | 10°     |       |  |
| θ      | 0°                |         | 10°  | 0°                 |         | 10°   |  |

VVSOP 150mil in mm



## 8-pin TSSOP Package (measure in millimeters)



Unit : millimeters



## 8-Pin WSON 6x5mm Package (millimeters)





### Appendix1: Safe Guard function

Safe Guard function is a security function for customer to protect by sector (4Kbyte). Every sector has a one bit register to decide if it will be safe guard protected or not. ("0"means protect and "1" means not protect by safe guard.) IS25LQ020A (sector 0~sector 63) \*safe guard function priority is higher than status register (BP0/1/2)

### Mapping table for safe guard register

|                        | Address[9:0] | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------------------|--------------|----|----|----|----|----|----|----|----|
| Sector0                | 000h         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| Sector1                | 000h         | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| Sector2                | 000h         | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| Sector3                | 000h         | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| Sector4                | 000h         | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| Sector5                | 000h         | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| Sector6                | 000h         | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector7                | 000h         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector8                | 001h         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| Sector9                | 001h         | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| Sector10               | 001h         | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| Sector11               | 001h         | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| Sector12               | 001h         | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| Sector13               | 001h         | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| Sector14               | 001h         | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector15               | 001h         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|                        |              |    |    |    |    |    |    |    |    |
| Sector56               | 007h         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| Sector57               | 007h         | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| Sector58               | 007h         | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| Sector59               | 007h         | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| Sector60               | 007h         | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| Sector61               | 007h         | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| Sector62               | 007h         | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector63               | 007h         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Chip Erase<br>disable* | 008h         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Note:1. Please set the Chip Erase disable to "00" after finished the register setting.

2. Please set the address 009h to "00" after finished the register setting.



#### Read Safe Guard register

The READ Safe Guard instruction code is transmitted via the SIO line, followed by three address bytes (A23 - A0) of the first register location to be read. The first byte data (D7 - D0) addressed is then shifted out on the SO line, MSb first. The address is automatically incremented after each byte of data is shifted out. The read operation can be terminated at any time by driving CE# high ( $V_{IH}$ ) after the data comes out.



Fig a. Timing waveform of Read Safe guard register

#### Erase Safe Guard register

If we want to erase the safe guard register to let the flash into unprotect status, it needs five continuous instructions. If any instruction is wrong, the erase command will be ignored. Erase wait time follow product erase timing spec.

Fig b. shows the complete steps for Erase safe guard register.

#### Program Safe Guard register

If we want to erase the safe guard register to let the flash into unprotect status, it needs five continuous instructions. If any instruction is wrong, the program command will be ignored. The Program safe guard instruction allows up to 256 bytes data to be programmed into memory in a single operation. Program wait time follow product program timing spec.

Fig c. shows the complete steps for program safe guard register.





Fig b. Erase safe guard register

Integrated Silicon Solution, Inc.- www.issi.com Rev. C 06/09/2014





Integrated Silicon Solution, Inc.- www.issi.com Rev. C 06/09/2014



### Appendix2: Sector Unlock function

| Instruction Name | Hex<br>Code | Operation     | Command<br>Cycle | Maximum<br>Frequency |
|------------------|-------------|---------------|------------------|----------------------|
| SECT_UNLOCK      | 26h         | Sector unlock | 4 Bytes          | 80 MHz               |
| SECT_LOCK        | 24h         | Sector lock   | 1 Byte           | 80 MHz               |

#### SEC\_UNLOCK COMMAND OPERATION

The Sector unlock command allows the user to select a specific sector to allow program and erase operations. This instruction is effective when the blocks are designated as write-protected through the BP0, BP1 and BP2 bits in the status register. Only one sector can be enabled at any time. To enable a different sector, a previously enabled sector must be disabled by executing a Sector Lock command. The instruction code is followed by a 24-bit address specifying the target sector, but A0 through A11 are not decoded. The remaining sectors within the same block remain in read-only mode.

#### Figure d. Sector Unlock Sequence



Note: 1.If the clock number will not match 8 clocks(command)+ 24 clocks (address), it will be ignored. 2.It must be executed write enable (06h) before sector unlock instructions.



#### SECT\_LOCK COMMAND OPERATION

The Sector Lock command reverses the function of the Sector Unlock command. The instruction code does not require an address to be specified, as only one sector can be enabled at a time. The remaining sectors within the same block remain in read-only mode.

#### Figure e. Sector Lock Sequence

| CE# |      |
|-----|------|
| scĸ |      |
| SI  |      |
| so  | HI-Z |



| Part Number     | Operating Frequency<br>(MHz) | Package               | Temperature Range                            |  |
|-----------------|------------------------------|-----------------------|----------------------------------------------|--|
| IS25LQ020A-JBLE |                              | 8-Pin<br>208mil SOIC  |                                              |  |
| IS25LQ020A-JNLE |                              | 8-Pin<br>150mil SOIC  | -                                            |  |
| IS25LQ020A-JVLE | 80                           | 8-Pin<br>150mil VVSOP | E= -40°C to +105°C                           |  |
| IS25LQ020A-JKLE |                              | 8-Pin<br>WSON 6x5mm   |                                              |  |
| IS25LQ020A-JDLE |                              | 8-Pin<br>TSSOP        |                                              |  |
| IS25LQ020A-JBLV |                              | 8-Pin<br>208mil SOIC  |                                              |  |
| IS25LQ020A-JNLV | 80                           | 8-Pin<br>150mil SOIC  |                                              |  |
| IS25LQ020A-JVLV |                              | 8-Pin<br>150mil VVSOP | $V = -40^{\circ}C \text{ to } +125^{\circ}C$ |  |
| IS25LQ020A-JKLV |                              | 8-Pin<br>WSON 6x5mm   |                                              |  |
| IS25LQ020A-JDLV |                              | 8-Pin<br>TSSOP        |                                              |  |