| PVIN-SVIN                            | 0.3V to 6.0V                   |
|--------------------------------------|--------------------------------|
| P <sub>GND</sub> to S <sub>GND</sub> | -0.3V to 0.3V                  |
| LX to P <sub>GND</sub>               | 0.3V to P <sub>VIN</sub> +0.3V |
| Storage Temperature                  | 65 °C to 150 °C                |
| Operating Temperature                | 40°C to +85°C                  |

ABSOLUTE MAXIMUM RATINGS

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = UV_{IN} = V_{SDN} = 3.6V$ ,  $I_{O} = 0$ mA,  $T_{AMB} = -40^{\circ}$ C to  $+85^{\circ}$ C, typical values at 27°C unless otherwise noted. The  $\bullet$  denotes the specifications which apply over the full temperature range, unless otherwise specified.

| PARAMETER                                             | MIN   | ТҮР         | МАХ   | UNITS  |   | CONDITIONS                                                       |
|-------------------------------------------------------|-------|-------------|-------|--------|---|------------------------------------------------------------------|
| Input Operating Voltage                               | 2.85  |             | 5.5   | V      | ٠ | Result of $I_Q$ measurement at $V_{IN} = P_{VIN}$<br>= 5.5V      |
| FB Set Voltage                                        | 0.784 | 0.8         | 0.816 | V      | ٠ |                                                                  |
| FB Set Current                                        | -1    | 0.01        | 1     | μA     | ٠ | V <sub>FB</sub> = 0.8V                                           |
| Overall FB Accuracy                                   | -4    |             | 4     | %      | ٠ | FB = COMP                                                        |
| Switching Frequency                                   | 1.2   | 1.4         | 1.6   | MHz    |   | Mode = $\overline{SD} = V_{IN}$                                  |
| Minimum On-Time-Duration                              |       | 180         | 230   | ns     |   | V <sub>FB</sub> = 1.0V, V <sub>COMP</sub> = 0.2V                 |
| SYNC Tracking Frequency                               | 1.0   |             | 2.0   | MHz    | • | Mode = $\overline{SD}$ = V <sub>IN</sub> , V <sub>FB</sub> =1.0V |
| SYNC Input Current                                    | -1    | 0.01        | 1     | μA     | ٠ |                                                                  |
| SYNC Logic Threshold Low                              |       | 0.3         | 0.6   | V      | ٠ | High to Low Transition                                           |
| SYNC Logic Threshold High                             | 1.7   |             |       | V      | ٠ | Low to High Transition                                           |
| PMOS Switch Resistance                                |       | 0.4         | 0.6   | Ω      | ٠ | I <sub>PMOS</sub> = 200mA                                        |
| NMOS Switch Resistance                                |       | 0.4         | 0.6   | Ω      | ٠ | I <sub>NMOS</sub> = 200mA                                        |
| Inductor Current Limit                                | 1.3   | 1.5         | 1.7   | А      | ٠ | $V_{FB} = 0.4V$ , Mode = $\overline{SD} = V_{IN}$                |
| LX Leakage Current                                    | -3    | 0.1         | 3     | μA     | ٠ | SD = ZeroV                                                       |
| V. Ouissant Current                                   |       | 1           | 5     | mA     |   | $V_{IN} = 3.6V$ , Mode = $\overline{SD} = V_{IN}$                |
|                                                       |       | 3           | 10    | mA     |   | $V_{IN} = 5.5V$ , Mode = $\overline{SD} = V_{IN}$                |
| UVLO Undervoltage Lockout Threshold, $V_{IN}$ falling | 2.55  | 2.7         | 2.85  | v      | ٠ | SD = V <sub>IN</sub>                                             |
| UVLO hysteresis                                       |       | 6           |       | %      |   |                                                                  |
| Soft Start Current                                    | 1     | 2           | 4     | μA     | ٠ | $\overline{\text{SD}} = V_{\text{IN}}, V_{\text{COMP}} = 1V$     |
| SD MODE Input Current                                 | -1    | 0.01        | 1     | μA     | ٠ |                                                                  |
| SD MODE Input Threshold Voltage                       | 0.6   | 0.9<br>1.25 | 1.8   | V<br>V | * | High to Low Transition                                           |
| Slope Compensation                                    |       | 700         |       | mA/µS  |   |                                                                  |
| Rising Over-Temperature Trip Point                    |       | 140         |       | °C     |   |                                                                  |
| Over-Temperature Hysteresis                           |       | 14          |       | °C     |   |                                                                  |
| Error Amplifier Transconductance                      |       | 1           |       | mA/V   |   |                                                                  |

#### PIN DESCRIPTION

| Pin<br>Number | PIN<br>NAME | DESCRIPTION                                                                                                                                                                  |
|---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | Pgnd        | Power Ground Pin. Synchronous rectifier current returns through this pin.                                                                                                    |
| 2             | SGND        | Internal Ground Pin. Control circuitry returns current to this pin.                                                                                                          |
| 3             | FB          | External feedback network input connection. Connect a resistor from FB to ground and from FB to VOUT to control the output voltage. Regulation point at FB = $0.8V$ Typical. |
| 4             | COMP        | Compensation pin for error loop. Connect an R and C in series to ground to control open loop pole and zero.                                                                  |
| 5             | SD          | Shutdown control input. Tie pin to VIN for normal operation, tie to ground for shutdown. TTL input threshold.                                                                |
| 6             | MODE        | Connect this pin to VIN.                                                                                                                                                     |
| 7             | SYNC        | An external clock signal can be connected to this pin to synchronize the switching frequency.                                                                                |
| 8             | S∨IN        | Internal supply voltage. Control circuitry is powered from from this pin. Use an RC filter close to the pin to cut down supply noise.                                        |
| 9             | Pvin        | Supply voltage for the output driver stage. Inductor charging current passes through this pin.                                                                               |
| 10            | LX          | Inductor switching node. Inductor tied between this pin and the output capacitor to create regulated output voltage.                                                         |





#### DETAILED DESCRIPTION

# Current Mode Control and Slope Compensation

The SP6652 is designed to use low value ceramic capacitors and low value inductors to reduce the converter's volume and cost in portable devices. Current mode PWM control was, therefore, chosen for the ease of compensation when using ceramic output capacitors and better transient line rejection, which is important in battery powered applications. Current mode control spreads the two poles of the output power train filter far apart so that the modulator gain crosses over at -20dB/decade instead of the usual -40dB/decade. The external compensation network is, simply, a series RC circuit connected between ground and the output of the internal transconductance error amplifier.

It is well known that an unconditional instability exists for any fixed frequency currentmode converter operating above 50% duty cycle. A simple, constant-slope compensation is chosen to achieve stability under these conditions. The most common high duty cycle application is a Li-Ion battery powered regulator with a 3.3V output ( $D \ge 90\%$ ). Since the current loop is critically damped when the compensation slope (denoted MC<sub>V</sub>) equals the negative discharge slope (denoted M2<sub>V</sub>), the amount of slope compensation chosen is, therefore:

M2 =  $dI_L/dT_{OFF}$  =-V<sub>OUT</sub>/L = -3.3V/4.7µH = -702mA/µs

M<sub>2</sub><sub>V</sub> = M<sub>2</sub>•R<sub>PMOS</sub>

 $MC_V$  = -M2 $_V$  = 702mA/µs•0.2 $\Omega$  = 140mV/µs, for RPMOS = 0.20 $\Omega$ 

The inductor current is sensed as a voltage across the PMOS charging switch and the NMOS synchronous rectifier (see BLOCK DIAGRAM). During inductor current charge,  $V(PV_{IN})-V(LX)$  represents the charging cur-

rent ramp times the resistance of the PMOS charging switch. To keep the effective current slope compensation constant (remembering current is being compensated, not voltage) the voltage slope must be proportional to R<sub>PMOS</sub>. To account for this, the slope compensation voltage is internally generated with a bias current that is also proportional to R<sub>PMOS</sub>.

# **Over Current Protection**

In steady state closed loop operation the voltage at the COMP pin controls the duty cycle. Due to the current mode control and the slope compensation, this voltage will be:

 $V(\text{COMP}) \cdot \{I_{\text{LPK}} \cdot R_{\text{PMOS}} + MC_{V} \cdot T_{\text{ON}} + V_{\text{BE}}(Q1)\}$ 

The COMP node will be clamped when its voltage tries to exceed V(BLIM) + V<sub>BE</sub>(Q1). The V<sub>BE</sub>(Q1) term is cancelled by V<sub>BE</sub>(Q2) at the output of the translator. The correct value of clamp voltage is, therefore:

 $V(BLIM) = I_L(MAX) \cdot R_{PMOS} + MCV \cdot T_{ON}$ 

The I<sub>L(MAX)</sub> term is generated with a bias current that is proportional to R<sub>PMOS</sub>, to keep the value of current limit approximately constant over process and temperature variations, while the  $MC_V \cdot T_{ON}$  is generated by a peak-holding circuit that senses the amplitude of the slope compensation ramp at the end of  $T_{ON}$ .

There is minimum on-time  $(T_{ON})$  generated even if the COMP node is at zeroV, since the peak current comparator is reset at the end of a charge cycle and is held low during a blanking time after the start of the next charge cycle. This is necessary to swamp the transients in the inductor current ramp around switching times. The minimum  $T_{ON}$ (100ns, nominally) is not sufficient for the COMP node to keep control of the current when the output voltage is low. The inductor current tends to rise until the energy loss from the discharge resistances are equal to the energy gained during the charge phase. For this reason, the clock frequency is cut in half when the feedback pin is below 0.3V, effectively reducing the minimum duty cycle in half. Above V(FB) = 0.3V the clock frequency is normal (see Typical Operating Characteristics: Inductor Current vs.  $V_{OUT}$ )

# Voltage Loop and Compensation in PWM Mode

The voltage loop section of the circuit consists of the error amplifier and the translator circuits (see functional diagram). The input of the voltage loop is the 0.8V reference voltage minus the divided down output voltage at the feedback pin. The output of the error amplifier is translated from a ground referred signal (the COMP node) to a power input voltage referred signal. The output of the voltage loop is fed to the positive terminal of the Current Loop comparator, and represents the peak inductor current necessary to close the loop. The total power supply loop is compensated with a series RC network connected from the COMP pin to ground. Compensation is simple due to current-mode control. The modulator has two dominant poles: one at a low frequency, and one above the crossover frequency of the loop, as seen in the graph below, Linearized Modulator Frequency Response vs. Inductor Value.

The low frequency pole for L1=  $5\mu$ H is 4kHz, the second pole is 500kHz, and the gain-bandwidth is 20kHz. The total loop crossover frequency is chosen to be 200kHz, which is 1/6th of the clock frequency. This sets the second modulator pole at 2.5 times the crossover frequency. Therefore the gain of the error amplifier can be 200kHz/20kHz = 10 at the first modulator pole of 4kHz. The error amp transconductance is 1mA/V, so this sets the Rz resistor value in the compensation network at 10/1mA/V =  $10k\Omega$ . The zero frequency is placed at the first pole to provide at total system response of -20dB/decade (the zero from the error amp cancels the first modulator pole, leaving the



1 pole rolloff from the error amp pole). The compensation capacitor becomes:

$$Cc = \frac{1}{(2\pi \cdot Rz \cdot pole1)} = \frac{1}{(6.28 \cdot 10k\Omega \cdot 4kHz)}$$
$$= 4nF$$

# Soft Start

Soft-start is accomplished by disconnecting the error amp and inserting a constant  $2\mu A$  current to charge the compensation capacitor.

When power is first applied and the reference establishes, the clamp circuit at the COMP node sets its voltage at one VBE, which is the bottom of the inductor current range. The soft-start current continues to charge up the COMP node, slowly raising the inductor current level. The inductor current will increase at approximately:

(IREFSS / CC)• RPMOS

where:

- IREFSS = Soft start constant current
  - = 2µA nominally
- Cc = Compensation capacitor
- **R**<sub>PMOS</sub> = Charging PMOS resistance

For typical circuit values of Cc=6.8nF and  $Rz=8k\Omega$ , the soft start period is TBD ms.

The inductor current will eventually rise above the required load current and the output voltage will charge up. During soft-start the error amp is disconnected and acts as a comparator. When V(FB) rises above the reference, the error amp switches to logic high and ends soft-start, at which point the error amp output is connected to the capacitated COMP node. The switching frequency will be reduced to half the normal frequency as long as V(FB) is below 0.3V, as previously discussed in the Over Current Protection section.

# 100% Duty Cycle in Dropout

To extend the battery life in portable applications, the PWM control logic is set up such that if the output SR latch has not been reset by the Current Loop comparator at the end of a clock cycle, the charge signal continues to stay high into the beginning of the next cycle. This will happen naturally when the converter starts to go into dropout. The slope compensation ramp is reset every cycle.

## **External Clock Synchronization**

The SP6652 has an internal 1.4MHz clock that can be defeated by connecting an external clock pulse on the SYNC. The capture range for clock synchronization is 1.0 to 2.0MHz. When a clock pulse is present on the SYNC pin, the internal oscillator bias current is scaled back, handing control of the clock pulses to the faster external clock. The pulse width of the clock is approximately 50 ns, whether internally generated or externally applied.

### Thermal Shutdown

The internal die temperature is monitored by a comparator that issues a "TOO HOT" signal when the junction temperature reaches 140°C, nominally. This signal that inhibits all internal circuits until the temperature has decreased to approximately 135°C, at which point a normal soft start sequence is initiated.



#### **COMPONENT SELECTION**

The SP6652 PWM buck regulator circuit requires 3 capacitors: 10µF for the Pvin input, 1µF input bypass for the Svin and 10µF for the output are typically recommended. For the input capacitor, a value even larger than 10µF will help reduce input voltage ripple for applications sensitive to ripple on the battery voltage. See the Typical Performance Characteristics section for waveforms on input and output ripple with 10uF capacitors. All the capacitors should be surface mount ceramic for low lead inductance necessary at the 1.4MHz switching frequency of the SP6652 and to obtain low ESR. This also helps improve bypassing on the input pin and ripple on the output. Ceramic capacitors with X5R or X7R temperature grade are recommended for most applications. A selection of recommended capacitors is included in Table 1. The 1µF SVIN input capacitor should have a series resistor of about  $10\Omega$  value connected from the input to the SVIN pin to form an RC low pass filter to remove high frequency spikes present on the input switching pin PVIN. This will keep the SP6652 internal reference and other sensitive circuits noise free and ensure better output regulation. The GND returns for the PVIN capacitor and the output capacitor should be connected directly to the PGND pin, which should connect to the thermal pad ground located under the SP6652. The GND return for the 1 $\mu$ F SVIN capacitor should be connected to the SGND pin, which should be connected separately to the PGND pin to avoid adding PGND noise to the SP6652 SGND pin. See the Typical SP6652 Circuit Layout for details on the recommended layout.

#### **Output Voltage Selection**

To set the output voltage for the SP6652, a pair of resistors,  $R_F$  and  $R_I$  are used as a voltage divider between the output voltage at the output capacitor and the FB pin and GND, as shown in the typical application circuit. The recommended value for the  $R_I$  resistor is 100K $\Omega$  to 200K $\Omega$  to keep the quiescent current low, but not have the impedance too high at the FB pin for good regulation.

# **APPLICATIONS INFORMATION**

| Manufacturers/ Website | Part Number        | Capacitance/<br>Voltage | Capacitor<br>Size/Type/Thickness | ESR at<br>100KHz |
|------------------------|--------------------|-------------------------|----------------------------------|------------------|
| TDK/www.tdk.com        | C1005X5R0J105M     | 1uF/6.3V                | 0402/X5R/0.5mm                   | 0.03             |
| TDK/www.tdk.com        | C1608X5R0J475K     | 4.7uF/6.3V              | 0603/X5R/0.9mm                   | 0.02             |
| TDK/www.tdk.com        | C2012X5R0J106M     | 10uF/6.3V               | 0805/X5R/1.35mm                  | 0.02             |
| Murata/www.murata.com  | GRM155R60J105KE19B | 1uF/6.3V                | 0402/X5R/0.55mm                  | 0.03             |
| Murata/www.murata.com  | GRM188R60J475KE19  | 4.7uF/6.3V              | 0603/X5R/0.9mm                   | 0.02             |
| Murata/www.murata.com  | GRM21BR60J106KE19L | 10uF/6.3V               | 0805/X5R/1.35mm                  | 0.02             |

Table 1. Capacitor Selection

Note: Component highlighted in bold is used on the SP6652EB Evaluation Board.

The range of typical inductor values and sizes are shown here in Table 2.

| Manufacturers/ Website             | Part Number       | Inductance/ Isat<br>Rating | Inductor<br>Length/Width/Thickness | DCR Max<br>ohms |
|------------------------------------|-------------------|----------------------------|------------------------------------|-----------------|
| Coilcraft/ www.coilcraft           | MSS5131-332MX     | 3.3uH/1.6A                 | 5.1x5.1x3.1mm                      | 0.032           |
| Coilcraft/ www.coilcraft           | MSS5131-332MX     | 4.7uH/1.4A                 | 5.1x5.1x3.1mm                      | 0.045           |
| Sumida/ www.sumida.com             | CDRH3D28-3R3      | 3.3uH/2.0A                 | 4.0x4.0x3.0mm                      | 0.058           |
| Sumida/ www.sumida.com             | CDRH3D28-4R7      | 4.7uH/1.65A                | 4.0x4.0x3.0mm                      | 0.071           |
| Wurth Elektronik/ www.we-online.de | WE-TPC #744042003 | 3.3uH/1.8A                 | 4.8/4.8/1.8mm                      | 0.065           |
| Wurth Elektronik/ www.we-online.de | WE-TPC #744042004 | 4.7uH/1.65A                | 4.8/4.8/1.8mm                      | 0.082           |

Table 2. Inductor Selection

Note: Component highlighted in bold is used on the SP6652EB Evaluation Board.

The output voltage can be set using the formula:

VOUT =  $VFB^*(1 + RF/RI)$ 

Where  $V_{FB} = 0.8V$  typically, and for no-load TON is kept within 200nsec Minimum: TON(MIN) = VOUT/(VIN \*Freq).

### **Compensation Component Selection**

For simplicity in compensation with ceramic output capacitors, the SP6652 uses current mode PWM control, so all that is needed for stability is a series Rz and Cc at the COMP pin to compensate the error amplifier. To see the actual SP6652 response with frequency, in figure 3 we have taken a bode plot of gain and frequency response of the SP6652 circuit with 3.3Vout. Looking first at the SP6652 Modulator Gain at low frequency you see a constant gain of about 26dB and the first pole or -3dB point at about 4 kHz, where the slope of the gain curve becomes about -20dB/decade. At high frequency on the SP6652 Modulator Gain curve one can see the modulator curve slope increase down-



#### Figure 3. SP6652 Gain and Frequency Response 3.3V output voltage

ward for a high frequency pole at about 150KHz, which is widely separated in frequency from the low frequency 4kHz pole, so that the SP6652 can be compensated by a zero at the low frequency pole where the gain slope is only -20dB/decade. The gain for the error amplifier is the cross-

#### **APPLICATIONS INFORMATION**

over frequency  $f_{zero} = 80$ kHz (from the Bode plot) divided by the loop gain bandwidth, given as 20kHz, which is used in the following equation:

Error Amp Gain = f<sub>zero</sub> / (loop gain bandwidth) = 80kHz / 20kHz = 4

The error amp transconductance is about 1mS, so this sets the Rz resistor to be:

 $Rz = 4/1mS = 4K\Omega$ 

We will use  $Rz = 4K\Omega$  for the 3.3V output compensation.

The zero for loop compensation is placed at the first modulator pole of 4 kHz to provide a loop response of -20/dB/decade at the crossover frequency. The compensation capacitor Cc can be calculated from the crossover frequency pole1 and the Rz value:

 $C_c = 1/(2\pi \cdot R_z \cdot pole1) = 1/(2\pi \cdot 4K \cdot 4kHz)$ = 10nF

From the Typical Performance Characteristics load step curves, the 2.5V output and 3.3V output are stable with Rz =  $4K\Omega$ and Cc = 10nF. For 1.8V to 0.85V output, the values Rz =  $2K\Omega$  and Cc = 10nF are recommended.



Figure 4. Typical SP6652 circuit layout.

100

90

80

70

20

10

0

1

SP6652 Efficiency vs Load (Vout = 1.5V)

Vi=3.0V

Vi=3.6V

Vi=3.9V

√i=4 2\/

1000

100



Figure 5. Efficiency vs. Load, Vout= 3.3V



10



Figure 7: Line/Load Rejection , Vout = 3.3V

SP6652 Line/Load Regulation, Vout = 3.3V

Vi=3.6V

Vi=3.9V

Vi=4.2V

Vi=5.0V

100



Figure 8: Line/Load Rejection , Vout = 1.5V





Figure 9: Line/Load Regulation , Log Scale, Vout = 3.3V

ILoad (mA)

10



Downloaded from Arrow.com.

3.340

3.330

3.320 () 3.310

3.300

3.290

3.280

1000









# **Ordering Information**

| Part Number   | MSL Level  | RoHS | Min<br>Temp | Max Temp | Package | Pack Type   | Quantity |
|---------------|------------|------|-------------|----------|---------|-------------|----------|
| SP6652ER-L    | L1 @ 260ºC | Yes  | -40         | 85       | DFN10   | Canister    | Any      |
| SP6652ER-L/TR | L1 @ 260ºC | Yes  | 0           | 70       | DFN10   | Tape & Reel | 3000     |
| SP6652EU-L/TR | L1 @ 260ºC | Yes  | 0           | 70       | MSOP10  | Tape & Reel | 2500     |
| SP6652EU-L    | L1 @ 260ºC | Yes  | 0           | 70       | MSOP10  | TUBE        | 50       |
| SP6652ER      | L1 @ 240ºC | No   | -40         | 85       | DFN10   | Canister    | Any      |
| SP6652ER/TR   | L1 @ 240ºC | No   | -40         | 85       | DFN10   | Tape & Reel | 3000     |
| SP6652EU      | L1 @ 240ºC | No   | 0           | 70       | MSOP10  | TUBE        | 50       |
| SP6652EU-ES   | L1 @ 240ºC | No   | 0           | 70       | MSOP10  | TUBE        | 50       |
| SP6652EU/TR   | L1 @ 240ºC | No   | 0           | 70       | MSOP10  | Tape & Reel | 2500     |

#### **Evaluation Boards**

| SP6652EB    | Not Applicable to<br>Board | No | 0 | 70 | Board | Not Available in<br>Bulk |  |
|-------------|----------------------------|----|---|----|-------|--------------------------|--|
| SP6652LEDEB | Not Applicable to<br>Board | No | 0 | 70 | Board | Not Available in<br>Bulk |  |

Note: The SP6652EB is for regular SP6652 users, the SP652LEDEB is for LED driver users.

For latest information on ordering status, go to the Sipex Web Landing Page for this product <u>http://www.sipex.com/productDetails.aspx?part=SP6652&keyword=sp6652</u>

For further assistance:

Email: WWW Support page: Sipex Application Notes: Sipexsupport@sipex.com http://www.sipex.com/content.aspx?p=support http://www.sipex.com/applicationNotes.aspx



Sipex Corporation Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 tel: (408) 934-7500 fax: (408) 935-7600

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.