# **Typical Application & Output Power Table**



Figure 1 Typical Flyback Application

| OUTPUT POWER TABLE |                           |           |  |  |
|--------------------|---------------------------|-----------|--|--|
| Dundunt            | Open Frame <sup>(1)</sup> |           |  |  |
| Product            | 230VAC±15% <sup>(2)</sup> | 85~265VAC |  |  |
| FSDM311            | 13W                       | 8W        |  |  |
| FSDM311L           | 13W                       | 8W        |  |  |

#### Notes:

- Maximum practical continuous power in open-frame design with sufficient drain pattern as a heat sink, at 50°C ambient.
- 2. 230VAC or 100/115VAC with doubler.

# **Internal Block Diagram**



Figure 2 Functional Block Diagram of FSDM311

# **Pin Assignments**



Figure 3 Pin Configuration (Top View)

# **Pin Definitions**

| Pin Number | Pin Name                                                               | Pin Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | GND                                                                    | <b>Ground.</b> SenseFET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 2          | V <sub>CC</sub>                                                        | <b>Positive supply voltage input.</b> Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during start-up (see Internal Block Diagram section). When $V_{\rm CC}$ reaches the UVLO upper threshold (9V), the internal start-up switch opens and device power is supplied by the auxiliary transformer winding.                                                                                                                                                                                         |  |
| 3          | Vfb                                                                    | Feedback. Inverting input to the PWM comparator with its normal input level between 0.5V and 2.5V. It has a 0.4mA current source connected internally, while a capacitor and opto-coupler are typically connected externally. A feedback voltage of 4.5V triggers overload protection (OLP). There is a time delay while charging the external capacitor Cfb from 3V to 4.5V using an internal 5μA current source. This time delay prevents false triggering under transient conditions, but allows the protection mechanism to operate under true overload conditions. |  |
| 4          | NC                                                                     | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 5          | Vstr                                                                   | <b>Start-up.</b> This pin connects directly to the rectified AC line voltage source. At start-up, the internal switch supplies internal bias and charges an external storage capacitor placed between the $V_{\rm CC}$ pin and ground. Once the $V_{\rm CC}$ reaches 9V, the internal switch stops charging the capacitor.                                                                                                                                                                                                                                              |  |
| 6,7,8      | SenseFET Drain. The drain pins are designed to connect directly to the |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

# **Absolute Maximum Ratings**

The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings.

T<sub>A</sub>=25°C, unless otherwise specified.

| Symbol           | Parameter                                     | Value                     | Unit |
|------------------|-----------------------------------------------|---------------------------|------|
| $V_{DRAIN}$      | Drain Pin Voltage                             | 650                       | V    |
| $V_{STR}$        | Vstr Pin Voltage                              | 650                       | V    |
| $V_{DG}$         | Drain-Gate Voltage                            | 650                       | V    |
| $V_{GS}$         | Gate-Source Voltage                           | ±20                       | V    |
| I <sub>DM</sub>  | Drain Current Pulsed <sup>(3)</sup>           | 1.5                       | Α    |
| I <sub>D</sub>   | Continuous Drain Current (Tc=25°C)            | 0.5                       | Α    |
| I <sub>D</sub>   | Continuous Drain Current (Tc=100°C)           | 0.32                      | Α    |
| E <sub>AS</sub>  | Single Pulsed Avalanche Energy <sup>(4)</sup> | 10                        | mJ   |
| V <sub>CC</sub>  | Supply Voltage                                | 20                        | V    |
| $V_{FB}$         | Feedback Voltage Range                        | -0.3 to V <sub>STOP</sub> | V    |
| P <sub>D</sub>   | Total Power Dissipation                       | 1.40                      | W    |
| T <sub>J</sub>   | Operating Junction Temperature                | Internally limited        | °C   |
| T <sub>A</sub>   | Operating Ambient Temperature                 | -25 to +85                | °C   |
| T <sub>STG</sub> | Storage Temperature                           | -55 to +150               | °C   |

#### Notes:

- 3. Repetitive rating: Pulse width is limited by maximum junction temperature.
- 4. L = 24mH, starting TJ = 25°C.

## **Thermal Impedance**

FSDM311 8DIP. T<sub>A</sub>=25°C, unless otherwise specified.

| Symbol        | Parameter                                            | Value | Unit |
|---------------|------------------------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance <sup>(5)</sup> | 88.84 | °C/W |
| $\theta_{JC}$ | Junction-to-Case Thermal Impedance <sup>(6)</sup>    | 13.94 | °C/W |

#### Notes:

- 5. Free standing with no heat sink, without copper clad. (Measurement Condition Just before junction temperature T<sub>J</sub> enters into OTP.)
- 6. Measured on the DRAIN pin close to plastic interface.

All items are tested with the standards JESD 51-2 and 51-10 (DIP).

## **Electrical Characteristics**

T<sub>A</sub>=25°C, unless otherwise specified.

| Symbol                | Parameter                                                      | Conditions                                                           | Min.     | Тур. | Max.  | Unit  |
|-----------------------|----------------------------------------------------------------|----------------------------------------------------------------------|----------|------|-------|-------|
| SenseFET S            | SECTION                                                        | -                                                                    | <b>.</b> | I.   |       | II.   |
|                       |                                                                | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                           | -        | -    | 25    |       |
| $I_{DSS}$             | Zero-Gate-Voltage Drain Current                                | V <sub>DS</sub> =520V, V <sub>GS</sub> =0V,<br>T <sub>C</sub> =125°C | -        | -    | 200   | μΑ    |
| R <sub>DS(ON)</sub>   | Drain-Source On-State Resistance <sup>(7)</sup>                | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                           | -        | 14   | 19    | Ω     |
| g <sub>fs</sub>       | Forward Trans-Conductance                                      | V <sub>DS</sub> =50V, I <sub>D</sub> =0.5A                           | 1.0      | 1.3  | -     | S     |
| C <sub>ISS</sub>      | Input Capacitance                                              |                                                                      | -        | 162  | -     |       |
| Coss                  | Output Capacitance                                             | $V_{GS}$ =0V, $V_{DS}$ =25V,                                         | -        | 18   | -     | pF    |
| C <sub>RSS</sub>      | Reverse Transfer Capacitance f=1MHz                            |                                                                      | -        | 3.8  | -     | ·     |
| t <sub>d(on)</sub>    | Turn-On Delay Time                                             |                                                                      | -        | 9.5  | -     |       |
| t <sub>r</sub>        | Rise Time                                                      | <b>-</b>                                                             | -        | 19   | _     |       |
| t <sub>d(off)</sub>   | Turn-Off Delay Time                                            | $-V_{DS}$ =325V, $I_{D}$ =1.0A                                       | -        | 33   | -     | ns    |
| t <sub>f</sub>        | Fall Time                                                      | =                                                                    | -        | 42   | -     |       |
| Qq                    | Total Gate Charge                                              |                                                                      | _        | 7.0  | _     |       |
| $Q_{gs}$              | Gate-Source Charge                                             | $-V_{GS}$ =10V, $I_{D}$ =1.0A,                                       | _        | 3.1  | _     | nC    |
| Q <sub>qd</sub>       | Gate-Drain (Miller) Charge                                     | -V <sub>DS</sub> =325V                                               | _        | 0.4  | _     |       |
| CONTROL               |                                                                |                                                                      |          |      | L     | l .   |
| f <sub>OSC</sub>      | Switching Frequency                                            |                                                                      | 61       | 67   | 73    | KHz   |
| Δf <sub>OSC</sub>     | Switching Frequency Variation <sup>(8)</sup>                   | -25°C ≤ T <sub>A</sub> ≤ 85°C                                        | -        | ±5   | ±10   | %     |
| D <sub>MAX</sub>      | Maximum Duty Cycle                                             | 20 0 - 1 <sub>M</sub> - 00 0                                         | 60       | 67   | 74    | %     |
| V <sub>START</sub>    |                                                                | V <sub>FB</sub> =GND                                                 | 8        | 9    | 10    | V     |
| V <sub>STOP</sub>     | UVLO Threshold Voltage                                         | V <sub>FB</sub> =GND                                                 | 6        | 7    | 8     | V     |
| I <sub>FB</sub>       | Feedback Source Current                                        | $0V \le V_{FB} \le 3V$                                               | 0.35     | 0.40 | 0.45  | mA    |
| t <sub>S/S</sub>      | Internal Soft-Start Time                                       | 01 - 1 PB - 01                                                       | 10       | 15   | 20    | ms    |
| V <sub>REF</sub>      | Reference Voltage <sup>(9)</sup>                               |                                                                      | 4.2      | 4.5  | 4.8   | V     |
| ΔV <sub>REF</sub> /ΔT | Reference Voltage Variation with Temperature <sup>(8)(9)</sup> | -25°C ≤ T <sub>A</sub> ≤ 85°C                                        | -        | 0.3  | 0.6   | mV/°C |
| BURST-MO              | DE SECTION                                                     |                                                                      | L        | I    |       | I     |
| V <sub>BURH</sub>     |                                                                |                                                                      | 0.6      | 0.7  | 0.8   | V     |
| V <sub>BURL</sub>     | Burst-Mode Voltage                                             | T <sub>J</sub> =25°C                                                 | 0.45     | 0.55 | 0.65  | V     |
| V <sub>BUR(HYS)</sub> |                                                                | Hysteresis                                                           | -        | 150  | -     | mV    |
|                       | ON SECTION                                                     | <u> </u>                                                             | <u> </u> | I    |       | ı     |
|                       | Peak Current Limit                                             |                                                                      | 0.475    | 0.55 | 0.625 | Α     |
| T <sub>SD</sub>       | Thermal Shutdown Temperature <sup>(9)</sup>                    |                                                                      | 125      | 145  | -     | °C    |
| V <sub>SD</sub>       | Shutdown Feedback Voltage                                      |                                                                      | 4.0      | 4.5  | 5.0   | V     |
| V <sub>OVP</sub>      | Over-Voltage Protection                                        |                                                                      | 20       | -    | -     | V     |
| I <sub>DELAY</sub>    | Shutdown Delay Current                                         | $3V \le V_{FB} \le V_{SD}$                                           | 4        | 5    | 6     | μА    |
|                       | VICE SECTION                                                   | 10 - 30                                                              |          |      |       |       |
| I <sub>OP</sub>       | Operating Supply Current (control part only)                   | V <sub>CC</sub> ≤ 16V                                                | _        | 1.5  | 3.0   | mA    |
| I <sub>CH</sub>       | Start-Up Charging Current                                      | V <sub>CC</sub> =0V , V <sub>STR</sub> =50V                          | 450      | 550  | 650   | μА    |
| ·СН                   | Clark op Grianging Guirent                                     | VCC-0V, VSIR-00V                                                     | 750      | 550  | 000   | μΛ    |

### Notes:

- 7. Pulse test: Pulse width  $\leq 300 \mu s$ , duty  $\leq 2\%$ .
- 8. These parameters, although guaranteed, are tested in EDS (wafer test) process.
- 9. These parameters, although guaranteed, are not 100% tested in production.

# **Temperature Characteristics**

These characteristic graphs are normalized at  $T_A = 25$ °C.



Figure 4 Reference Voltage (V<sub>REF</sub>) vs. T<sub>A</sub>



Figure 5. Operating Supply Current (I<sub>OP</sub>) vs. T<sub>A</sub>



Figure 6. Start Threshold Voltage (V<sub>START</sub>) vs. T<sub>A</sub>



Figure 7. Stop Threshold Voltage ( $V_{STOP}$ ) vs.  $T_A$ 



Figure 8. Operating Frequency (fosc) vs. TA



Figure 9. Maximum Duty Cycle ( $D_{MAX}$ ) vs.  $T_A$ 

# **Temperature Characteristics (continued)**



Figure 10. Peak Current Limit (I<sub>LIM</sub>) vs. T<sub>A</sub>



Figure 11. Feedback Source Current (IFB) vs. TA



Figure 12. Shutdown Delay Current (I<sub>DELAY</sub>) vs. T<sub>A</sub>



Figure 13. Shutdown Feedback Voltage (V<sub>SD</sub>) vs. T<sub>A</sub>



Figure 14. Over-Voltage Protection (V<sub>OVP</sub>) vs. T<sub>A</sub>

# **Functional Description**

1. Start-up: At start-up, the internal high-voltage current source supplies the internal bias and charges the external Vcc capacitor, as shown in Figure 15. In the case of the FSDM311, when Vcc reaches 9V, the device starts switching and the internal high-voltage current source stops charging the capacitor. The device is in normal operation provided that Vcc does not drop below 7V. After start-up, the bias is supplied from the auxiliary transformer winding.



Figure 15. Internal Startup Circuit

Calculating the Vcc capacitor is an important step in design with the FSDM311. At initial start-up in the FSDM311, the maximum value of start operating current  $I_{START}$  is about  $100\mu A$ , which supplies current to UVLO and Vref Blocks. The charging current  $I_{Vcc}$  of the Vcc capacitor is equal to  $I_{STR}$  -  $I_{START}$ . After  $V_{CC}$  reaches the UVLO start voltage, only the bias winding supplies Vcc current to the device. When the bias winding voltage is not sufficient, the Vcc level decreases to the UVLO stop voltage and the internal current source is activated again to charge the Vcc capacitor. To prevent this Vcc fluctuation (charging/discharging), a Vcc with a value between 10uF and  $47\mu F$  should be chosen.



Figure 16. Charging Vcc Capacitor Through Vstr

2. Feedback Control: The FSDM311 is a voltage-mode controlled device, as shown in Figure 17. Usually, an opto-coupler with shunt regulator, like KA431, is used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform, which directly controls the duty cycle. When the KA431 reference pin voltage exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, the feedback voltage Vfb is pulled down, and it reduces the duty cycle. This happens when the input voltage increases or the output load decreases.



Figure 17. PWM and Feedback Circuit

- 3. Leading Edge Blanking (LEB): At the instant the internal SenseFET is turned on, the primary-side capacitance and secondary-side rectifier diode reverse recovery typically cause a high current spike through the SenseFET. Excessive voltage across the  $R_{\text{sense}}$  resistor leads to incorrect pulse-by-pulse current limit protection. To avoid this, a leading edge blanking (LEB) circuit disables pulse-by-pulse current limit protection block for a fixed time ( $t_{\text{LEB}}$ ) after the SenseFET turns on.
- 4. Protection Circuit: The FSDM311 has several protective functions, such as overload protection (OLP), over-voltage protection (OVP), under-voltage lockout (UVLO), and thermal shutdown (TSD). Because these protection circuits are fully integrated in the IC without external components, the reliability is improved without increasing cost. Once a fault condition occurs, switching is terminated and the SenseFET remains off. This causes  $V_{cc}$  to fall. When Vcc reaches the UVLO stop voltage V<sub>STOP</sub> (7V), the protection is reset and the internal high-voltage current source charges the  $V_{cc}$ capacitor via the V<sub>str</sub> pin. When Vcc reaches the UVLO start voltage V<sub>START</sub> (9V), the device resumes normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated.



Figure 18. Protection Block

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated to protect the SMPS. However, even when the SMPS is operating normally, the overload protection (OLP) circuit can be activated during the load transition. To avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or true overload situation. If the output consumes more than the maximum power determined by I<sub>LIM</sub>, the output voltage (V<sub>o</sub>) decreases below its rating voltage. This reduces the current through the optocoupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage  $(V_{FB})$ . If  $V_{FB}$  exceeds 3V, the feedback input diode is blocked and the  $5\mu A$  current source (I\_DELAY) starts to charge  $C_{\text{fb}}$  slowly up to Vcc. In this condition,  $V_{\text{FB}}$  increases until it reaches 4.5V, when the switching operation is terminated, as shown in Figure 19. The shutdown delay time is the time required to charge  $C_{\text{fb}}$  from 3V to 4.5V with a  $5\mu\text{A}$  current source.



Figure 19. Overload Protection (OLP)

- **4.2 Thermal Shutdown (TSD):** The SenseFET and the control IC are integrated, making it easier for the control IC to detect the temperature of the SenseFET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.
- **5. Soft-Start:** The FPS has an internal soft-start circuit that slowly increases the feedback voltage, together with the SenseFET current, right after it starts up. The typical soft-start time is 15ms, as shown in Figure 20, where progressive increment of the SenseFET current is allowed during the start-up phase. The soft-start circuit progressively increases current limits to establish proper working conditions for transformers, inductors, capacitors, and switching devices. It also helps to prevent transformer saturation and reduces the stress on the secondary diode.



Figure 20. Internal Soft-Start

**6. Burst Operation:** To minimize the power dissipation in standby mode, the FSDM311 enters burst--mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below  $V_{\text{BURL}}(0.55\text{V})$ . At this point, switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once it passes  $V_{\text{BURH}}$  (0.70V), switching starts again. The feedback voltage falls and the process repeats. Burst-mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in the standby mode.



Figure 21. Burst Operation Block



Figure 22. Burst Operation Function

## **Application Tips**

### **Methods of Reducing Audible Noise**

Switching mode power converters have electronic and magnetic components, which generate audible noises when the operating frequency is in the range of 20~20,000Hz. Even though they operate above 20KHz, they can make noise in some load conditions. Designers can employ several methods to reduce noise, including:

#### Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin, and coil; and the chattering or magnetostriction of core, can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise, but can crack the core because sudden changes in the ambient temperature cause the core and the glue to expand or shrink at different rates.

### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber is another noise reduction solution. Some dielectric materials show a piezoelectric effect, depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is possible to use a Zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

#### **Adjusting Sound Frequency**

Moving the fundamental frequency of noise out of the 2~4KHz range is the third method. Generally, humans are more sensitive to noise in the range of 2~4KHz. When the fundamental frequency of noise is located in this range, the noise is perceived as louder, although the noise intensity level is identical. Refer to Figure 23 for equal loudness curves.

When FPS acts in burst mode and the burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of burst mode operation lies in the range of 2~4KHz, adjusting the feedback loop can shift the burst operation frequency. To reduce the burst operation frequency, increase a feedback gain capacitor  $(C_F)$ , opto-coupler supply resistor  $(R_D)$ , and feedback capacitor  $(C_B)$ ; and decrease a feedback gain resistor  $(R_F)$ , as shown in Figure 24.



Figure 23. Equal Loudness Curves



Figure 24. Typical Feedback Network of FPS

### **Other Reference Materials**

**AN-4134**: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch (FPS™)

**AN-4137**: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS™)

**AN-4138**: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS™)

**AN-4140**: Transformer Design Consideration for Off-line Flyback Converters Using Fairchild Power Switch (FPS™)

**AN-4141**: Troubleshooting and Design Tips for Fairchild Power Switch (FPS™) Flyback Applications

**AN-4147**: Design Guidelines for RCD Snubber of Flyback

**AN-4148**: Audible Noise Reduction Techniques for Fairchild Power Switch (FPS™) Applications

# **Typical Application Example**

| Application                      | Output Power | Input Voltage | Output Voltage (Max. Current)                     |
|----------------------------------|--------------|---------------|---------------------------------------------------|
| PC Standby Power<br>(Demo board) | 12.5W        | DC 275~375V   | 5.1V (2.5A, isolated)<br>15V (20mA, non-isolated) |
|                                  | 10W          | DC 120~375V   | 5.1V (2.0A, isolated)<br>15V (20mA, non-isolated) |

#### **Features**

- Auxiliary Power for PC Power Supply with Passive PFC
   DC Input Voltage 275V ~ 375V (Voltage Doubler) for 12.5W Output
   DC Input Voltage 120V ~ 375V (Off-Line Universal Input) for 10W Output
- Isolated Secondary Output 5.1V / 2.5A (max), 3.5A (peak) @V<sub>IN</sub>=275~375VDC Isolated Secondary Output 5.1V / 2.0A (max), 2.5A (peak) @V<sub>IN</sub> =120~375VDC
- Non-Isolated Aux-Output 15V(13~17V) / 10mA (up to 20mA)
- Regulation 5.1V ±2.5% Accuracy depends on Reference (e.g. shunt regulator or precision resistors)
- Low No-Load Power Consumption:
  - < 100mW @ All Input Voltage
  - < 820mW @ All Input Voltage, 0.5W Output
- High Efficiency:
  - > 80% @ 375Vdc Input, 12.5W Output
  - > 79% @ 160Vdc Input, 10W Output

#### **Schematic**



**Note**: The selection of aux-winding diode D2 affects Aux-Output (Vcc) regulation. If another component should be used, its validity must be verified experimentally.

Figure 25. Schematic of FSDM311 PC Standby Power

© 2003 Fairchild Semiconductor Corporation FSDM311 Rev. 1.1.0 • 7/14/06

#### **Transformer Construction**



Figure 26. Transformer Construction Diagram



Figure 27. Winding Direction for Each Winding (Left) and Cross-Sectional View for W5v / Wcc Insulation Taping (Right)



Figure 28. Details on W5v / Wcc Insulation Taping

## **Winding Specification**

All windings should be wound tightly and evenly across the bobbin.

|          | Winding                                                          | Pin(S → F)                                                       | Wire (φ:mm) | Turns | Winding Method           |  |  |
|----------|------------------------------------------------------------------|------------------------------------------------------------------|-------------|-------|--------------------------|--|--|
| Тор      |                                                                  | Insulation: Polyester Tape t = 0.025mm, 2 Layers <sup>(10)</sup> |             |       |                          |  |  |
| <b>†</b> | Wp4                                                              | $f_2 \rightarrow 1$                                              | 0.22φ ×1    | 53    | Solenoid winding         |  |  |
|          |                                                                  | Insulation: Polyester Tape t = 0.025mm, 1 Layers <sup>(10)</sup> |             |       |                          |  |  |
|          | Wp3                                                              | $2 \rightarrow f_2$                                              | 0.22φ ×1    | 53    | Solenoid winding         |  |  |
|          |                                                                  | Insulation: Polyester Tape t = 0.025mm, 2 Layers <sup>(11)</sup> |             |       |                          |  |  |
|          | W5v                                                              | 7,8,9 → 11,12                                                    | 0.55φ ×2    | 12    | Bifilar Solenoid winding |  |  |
|          | Insulation: Polyester Tape t = 0.025mm, 2 Layers <sup>(11)</sup> |                                                                  |             |       |                          |  |  |
|          | Wcc                                                              | 5 → 6                                                            | 0.35φ ×1    | 34    | Solenoid winding         |  |  |
|          |                                                                  | Insulation: Polyester Tape t = 0.025mm, 1 Layers <sup>(10)</sup> |             |       |                          |  |  |
|          | Wp2                                                              | $f_1 \rightarrow 2$                                              | 0.22φ ×1    | 53    | Solenoid winding         |  |  |
|          | Insulation: Polyester Tape t = 0.025mm, 1 Layers <sup>(10)</sup> |                                                                  |             |       |                          |  |  |
| Bottom   | Wp1                                                              | $3 \rightarrow f_1$                                              | 0.22φ ×1    | 53    | Solenoid winding         |  |  |

#### Notes:

- 10. Overlapped section length between the start and the end of insulation tape is about 3mm see Figure 29.
- 11. See Figure 27 (right) and Figure 28 for details.



Figure 29. Overlapped Section of Insulation Taping

### **Electrical Characteristics**

|                              | Pin   | Specification        | Remark                 |
|------------------------------|-------|----------------------|------------------------|
| Magnetizing Industrance (Lm) | 1 – 3 | 2.3mH (typical)      | 67KHz, 1 V             |
| Magnetizing Inductance (Lm)  | 1-3   | (2.2mH < Lm ≤ 2.4mH) | All other pins open    |
| Leakage Inductance           | 1 – 3 | < 35uH               | 67KHz, 1V              |
| Leakage inductance           | 1-3   | ∨ 35μ⊓               | All other pins shorted |
| First Resonant Frequency     | 1 – 3 | > 630KHz             | All other pins open    |

### Core & Bobbin

- Core: EE1927S (SAMWHA Electronics, PL7 / Ae = 23.4mm<sup>2</sup>)
- Bobbin: Vertical, 12 pins, 6 pins at each side, 20mm width (bobbin wall to wall)

# **Circuit Part List**

| Item | Qty. | Reference | Value      | Description                                                  |  |
|------|------|-----------|------------|--------------------------------------------------------------|--|
| 1    | 1    | CS1       | 1.5nF 50V  | MLCC X7R, ±10% Tolerance SMD 0805                            |  |
| 2    | 1    | CY1       | 1nF AC250V | Y1 Safety Capacitor                                          |  |
| 3    | 1    | C1        | 10nF 1KV   | Ceramic                                                      |  |
| 4    | 1    | C2        | 1nF 1KV    | Ceramic                                                      |  |
| 5    | 2    | C3, C4    | 1000µF 10V | Low ESR (40mΩ) Electrolytic (e.g. Samwha Electric WB series) |  |
| 6    | 1    | C5        | 470μF 10V  | Low ESR (70mΩ) Electrolytic (e.g. Samwha Electric WB series) |  |
| 7    | 1    | C6        | 47nF 50V   | Ceramic X7R, ±5% Tolerance                                   |  |
| 8    | 1    | C7        | 150nF 50V  | Ceramic X7R, ±5% Tolerance                                   |  |
| 9    | 2    | C8, C9    | 47μF 25V   | Electrolytic                                                 |  |
| 10   | 2    | D1, D2    | 1N4007     | 1A, 1000V Diode (Fairchild Semiconductor)                    |  |
| 11   | 1    | D3        | SB540      | 5A, 40V Schottky Diode                                       |  |
| 12   | 1    | D4        | 1N4148     | 200mA, 100V Fast Switching Diode (Fairchild Semiconductor)   |  |
| 13   | 1    | J1        | (Wire)     | Jumper (Test Point)                                          |  |
| 14   | 1    | L1        | 1μΗ        | 3.5A Inductor                                                |  |
| 15   | 1    | RS1       | 10Ω        | Resistor 1/4W SMD 1206                                       |  |
| 16   | 1    | R1        | 10Ω        | Resistor 1/4W                                                |  |
| 17   | 1    | R2        | 1Ω         | Resistor 1/4W                                                |  |
|      |      | (R3)      |            | Option for V2 Voltage Clamping                               |  |
| 18   | 1    | R4        | 6.2kΩ 2%   | 2% Precision Resistor 1/4W                                   |  |
| 19   | 1    | R5        | 6kΩ 2%     | 2% Precision Resistor 1/4W                                   |  |
| 20   | 1    | R6        | 20kΩ       | Resistor 1/4W                                                |  |
| 21   | 1    | R7        | 200Ω       | Resistor 1/4W                                                |  |
| 22   | 1    | R8        | 680Ω       | Resistor 1/4W                                                |  |
| 23   | 1    | T1        | EE1927S    | Transformer (Core: EE1927S Samwha Electronics)               |  |
| 24   | 1    | U1        | FSDM311    | Fairchild Power Switch (Fairchild Semiconductor FPS)         |  |
| 25   | 1    | U2        | H11A817B   | Opto-coupler (Fairchild Semiconductor)                       |  |
| 26   | 1    | U3        | KA431A     | Shunt Regulator (Fairchild Semiconductor)                    |  |
| 27   | 1    | ZD1       | P6KE180A   | 180V TVS                                                     |  |
| 28   | 1    | ZD2       | 1N4763A    | 91V 1W Zener Diode                                           |  |
|      |      | (ZD3)     |            | Option for V2 Voltage Clamping                               |  |
|      |      | (ZD4)     |            | Option for Protecting VFB Pin                                |  |

## **Layout Information**

Single layer, size 59 x 40mm



Figure 30. PCB Layout – Top- Side Print (Top) and Bottom-Side Print (Bottom)

# **Physical Dimensions**

#### 8-DIP

Dimensions are in millimeters (inches) unless otherwise noted.







NOTES: UNLESS OTHERWISE SPECIFIED

A) THIS PACKAGE CONFORMS TO
JEDEC MS-001 VARIATION BA

B) ALL DIMENSIONS ARE IN MILLIMETERS.

C) DIMENSIONS ARE EXCLUSIVE OF BURRS,
MOLD FLASH, AND TIE BAR EXTRUSIONS.

D) DIMENSIONS AND TOLERANCES PER
ASME Y14.5M-1994

MKT-N08FrevB

# **Physical Dimensions (Continued)**

## 8-LSOP

Dimensions are in millimeters (inches) unless otherwise noted.









- NOTES: UNLESS OTHERWISE SPECIFIED

  A) THIS PACKAGE DOESNOT CONFORM TO ANY CURRENT PACKAGE STANDARD

  B) ALL DIMENSIONS ARE IN MILLIMETERS.
  C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
  D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                   | GlobalOptoisolator™ | OCXPro™             | μSerDes™         | TinyBuck™              |
|-------------------------|---------------------|---------------------|------------------|------------------------|
| ActiveArray™            | GTO™                | OPTOLOGIC®          | SILENT SWITCHER® | TinyLogic <sup>®</sup> |
| Bottomless™             | HiSeC™              | OPTOPLANAR™         | SMART START™     | TINYOPTO™              |
| Build it Now™           | $I^2C^{TM}$         | PACMAN™             | SPM™             | TinyPower™             |
| CoolFET™                | i-Lo™               | POP™                | Stealth™         | TinyPWM™               |
| $CROSSVOLT^{\text{TM}}$ | ImpliedDisconnect™  | Power247™           | SuperFET™        | TruTranslation™        |
| DOME™                   | IntelliMAX™         | PowerEdge™          | SuperSOT™-3      | UHC™                   |
| EcoSPARK™               | ISOPLANAR™          | PowerSaver™         | SuperSOT™-6      | UltraFET <sup>®</sup>  |
| E <sup>2</sup> CMOS™    | LittleFET™          | PowerTrench®        | SuperSOT™-8      | UniFET™                |
| EnSigna™                | MICROCOUPLER™       | QFET <sup>®</sup>   | SyncFET™         | $VCX^{TM}$             |
| FACT™                   | MicroFET™           | QS™                 | TCM™             | Wire™                  |
| FACT Quiet Series™      | MicroPak™           | QT Optoelectronics™ | TinyBoost™       |                        |
| FAST <sup>®</sup>       | MICDOWIDETM         | Quiet CaricaTM      |                  |                        |

FAST MICROWIRE™ Quiet Series™

FASTr™  $MSX^{TM}$ RapidConfigure™ Across the board. Around the world.™ RapidConnect™ Programmable Active Droop™ FPS™ MSXPro™ FRFET™  $OCX^{TM}$ ScalarPump™ The Power Franchise®

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE. UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 1. Life support devices or systems are devices or 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. 120

© 2003 Fairchild Semiconductor Corporation FSDM311 Rev. 1.1.0 • 7/14/06