# **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|----| | Applications | 1 | | Functional Block Diagram | 1 | | Revision History | 2 | | General Description | 3 | | Detailed Functional Block Diagram | 4 | | Specifications | 5 | | Electrical Characteristics | 5 | | Analog Video Specifications | 7 | | MIPI Video Output Specifications | 8 | | Analog Specifications | 8 | | Timing Specifications | 9 | | Absolute Maximum Ratings | 13 | | Thermal Resistance | 13 | | ESD Caution | 13 | | Pin Configuration and Function Descriptions | 14 | | Power Supply Recommendation | 17 | | Power-Up Sequence | 17 | | | Power-Down Sequence | . 17 | |---|---------------------------------|------| | T | heory of Operation | . 18 | | | Combined HDMI/MHL Receiver | . 18 | | | MHL Receiver | . 18 | | | HDMI Receiver | . 18 | | | Component Processor | . 19 | | | Analog Front End | . 19 | | | Short to Battery Diagnostics | . 19 | | | Standard Definition Processor | . 20 | | | 8-Bit Digital Input/Output Port | . 20 | | | Audio Processing | . 21 | | | MIPI CSI-2 Transmitters | . 21 | | | Interrupts | . 21 | | О | utline Dimensions | . 22 | | | Ordering Guide | . 22 | | | Automotive Products | 22 | ### **REVISION HISTORY** 6/14—Revision 0: Initial Version ### **GENERAL DESCRIPTION** The ADV7481 is an integrated video decoder and combined HDMI\*/MHL\* receiver. It is targeted at connectivity enabled head units requiring a wired, uncompressed digital audio/video link from smartphones and other consumer electronics devices to support streaming and integration of cloud-based multimedia content and applications into an automotive infotainment system. The ADV7481 MHL 2.1 capable receiver supports a maximum pixel clock frequency of 75 MHz, allowing resolutions up to 720p/1080i at 60 Hz in 24-bit mode. The ADV7481 features a link control bus (CBUS) that handles the link layer, translation layer, CBUS electrical discovery, and display data channel (DDC) commands. The implementation of the MHL sideband channel (MSC) commands by the system processor can be handled either by the I<sup>2</sup>C bus, or via a dedicated serial peripheral interface (SPI) bus. A dedicated interrupt pin (INTRQ3) is available to indicate that events related to CBUS have occurred. The ADV7481 also features an enable pin (VBUS\_EN) to dynamically enable or disable the output of a voltage regulator, which provides a 5 V voltage bus (VBUS) signal to the MHL source. The ADV7481 HDMI capable receiver supports a maximum pixel clock frequency of 162 MHz, allowing HDTV formats up to 1080p, and display resolutions up to UXGA (1600 $\times$ 1200 at 60 Hz). The device integrates a consumer electronics control (CEC) controller that supports the capability discovery and control (CDC) feature. The HDMI input port has dedicated 5 V detect and Hot Plug $^{\text{\tiny M}}$ assert pins. The HDMI/MHL receiver includes an adaptive transition minimized differential signaling (TMDS) equalizer that ensures robust operation of the interface with long cables. The ADV7481 single receiver port is capable of accepting both HDMI and MHL electrical signals. Automatic detection between HDMI and MHL is achieved by using cable impedance detection through the CD\_SENSE pin. The ADV7481 contains a component processor (CP) that processes the video signals from the HDMI/MHL receiver. It provides features such as contrast, brightness, and saturation adjustments, as well as free run and timing adjustment controls for HS/VS/DE timing. The ADV7481 analog front end (AFE) comprises a single high speed, 10-bit analog-to-digital converter (ADC) that digitizes the analog video signal before applying it to the SDP. The eight analog video inputs can accept single-ended, pseudo differential, and fully differential composite video signals, as well as S-Video and YPbPr video signals, supporting a wide range of consumer and automotive video sources. Short to battery (STB) events can be detected on differential input video signals. STB protection is provided by ac coupling the input video signals. The ADV7481, in combination with an external resistor divider, provides a common-mode input range of 4 V, enabling the removal of large signal common-mode transients present on the video lines. The automatic gain control (AGC) and clamp restore circuitry allow an input video signal up to 1.0 V p-p at the analog video input pins of the ADV7481. Alternatively, the AGC and clamp restore circuitry can be bypassed for manual settings. The SDP of the ADV7481 is capable of decoding a large selection of analog baseband video signals in composite, S-Video, and component formats. The SDP supports worldwide NTSC, PAL, and SECAM standards. The ADV7481 features an 8-bit digital input/output port, supporting input and output video resolutions up to 720p/1080i in both the 8-bit interleaved 4:2:2 SDR and DDR modes. To enable glueless interfacing of these video input sources to the latest generation of infotainment system on chips (SoCs), the ADV7481 features two MIPI\* CSI-2 transmitters. The four-lane transmitter provides four data lanes, two data lanes, and one data lane muxing options, and can be used to output video from the HDMI receiver, the MHL receiver, the SDP, and the digital input port. The single-lane transmitter can be used to output video from the SDP only. The ADV7481 offers a flexible audio output port for audio data extracted from the MHL or HDMI streams. The HDMI/MHL receiver has advanced audio functionality, such as a mute controller that prevents audible extraneous noise in the audio output. Additionally, the ADV7481 can be set to output time division multiplexing (TDM) serial audio, which allows the transmission of eight multiplexed serial audio channels on a single audio output interface port. The ADV7481 is programmed via a 2-wire, serial, bidirectional port (I<sup>2</sup>C compatible). Fabricated in an advanced CMOS process, the ADV7481 is available in a 9 mm $\times$ 9 mm, RoHS-compliant, 100-ball CSP\_BGA package and is specified over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. The ADV7481 is offered in automotive and industrial versions. ## DETAILED FUNCTIONAL BLOCK DIAGRAM Figure 2. # **SPECIFICATIONS** ### **ELECTRICAL CHARACTERISTICS** AVDD = 1.71 V to 1.89 V, DVDD = 1.71 V to 1.89 V, PVDD = 1.71 V to 1.89 V, MVDD = 1.71 V to 1.89 V, CVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, and TVDD = 3.14 V to 3.46 V, specified at operating temperature range, unless otherwise noted. Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |----------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------|------|------|------|------| | STATIC PERFORMANCE | | | | | | | | Resolution (Each ADC) | N | | | | 10 | Bits | | Integral Nonlinearity | INL | CVBS mode | | 2 | | LSB | | Differential Nonlinearity | DNL | CVBS mode | | ±0.6 | | LSB | | DIGITAL INPUTS <sup>1</sup> | | SCLK, SDATA, RESET, ALSB, SPI_CS, SPI_SCLK, | | | | | | | | SPI_MOSI, LLC, and P0 to P7 | | | | | | Input High Voltage | V <sub>IH</sub> | DVDDIO = 3.14 V to 3.46 V | 2 | | | V | | Input Low Voltage | V <sub>IL</sub> | DVDDIO = 3.14 V to 3.46 V | | | 8.0 | V | | Input Leakage Current | I <sub>IN</sub> | | -10 | | +10 | μΑ | | Input Capacitance <sup>2</sup> | C <sub>IN</sub> | | | | 10 | рF | | CRYSTAL INPUT | | | | | | | | Input High Voltage | V <sub>IH</sub> | XTALP | 1.2 | | | V | | Input Low Voltage | V <sub>IL</sub> | XTALP | | | 0.4 | V | | DIGITAL OUTPUTS <sup>1</sup> | | LLC, P0 to P7, I2S_MCLK, I2S_SCLK, I2S_LRCLK, I2S_SDATA, SPI_MISO, SDATA, INTRQ1 to INTRQ3 | | | | | | | | (when configured to drive when active), and VBUS_EN | | | | | | Output High Voltage | V <sub>OH</sub> | DVDDIO = $3.14 \text{ V}$ to $3.46 \text{ V}$ and $I_{\text{SOURCE}} = 0.4 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | $V_{OL}$ | DVDDIO = $3.14 \text{ V}$ to $3.46 \text{ V}$ and $I_{\text{SINK}} = 3.2 \text{ mA}$ | | | 0.4 | V | | High Impedance Leakage Current | I <sub>LEAK</sub> | | | 10 | | μΑ | | Output Capacitance <sup>2</sup> | Соит | | | | 20 | рF | | POWER REQUIREMENTS | | | | | | | | Digital Power Supply | D <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | HDMI/MHL Terminator Supply | $T_{VDD}$ | | 3.14 | 3.3 | 3.46 | V | | HDMI/MHL Comparator Supply | C <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | PLL Power Supply | P <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | MIPI Transmitters Power Supply | M <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | Digital Input/Output Power Supply <sup>1</sup> | D <sub>VDDIO</sub> | 3.3 V operation | 3.14 | 3.3 | 3.46 | V | | Analog Power Supply | A <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | CURRENT CONSUMPTION <sup>1, 2, 3, 4</sup> | | | | | | | | Digital Supply Current | I <sub>DVDD</sub> | | | | 279 | mA | | Single-Ended CVBS Input | | | | 74.5 | | mA | | Fully Differential and Pseudo<br>Differential CVBS Input | | | | 74.7 | | mA | | Y/C Input | | | | 71.3 | | mA | | YPbPr Input | | | | 72.8 | | mA | | HDMI Input | | | | 68.1 | | mA | | MHL Input | | | | 93.5 | | mA | | 8-Bit Digital Input | | | | 32.5 | | mA | | Parameter | Symbol | Test Conditions/Comments | Min Typ | Max | Unit | |----------------------------------------------------------|---------------------|--------------------------|---------|-----|------| | HDMI/MHL Terminator Supply Current | I <sub>TVDD</sub> | | | 40 | mA | | Single-Ended CVBS Input | | | 0.7 | | mA | | Fully Differential and Pseudo<br>Differential CVBS Input | | | 0.7 | | mA | | Y/C Input | | | 0.7 | | mA | | YPbPr Input | | | 0.7 | | mA | | HDMI Input | | | 35 | | mA | | MHL Input | | | 24.4 | | mA | | 8-Bit Digital Input | | | 0.7 | | mA | | HDMI/MHL Comparator Supply Current | I <sub>CVDD</sub> | | | 92 | mA | | Single-Ended CVBS Input | | | 0.1 | | mA | | Fully Differential and Pseudo<br>Differential CVBS Input | | | 0.1 | | mA | | Y/C Input | | | 0.1 | | mA | | YPbPr Input | | | 0.1 | | mA | | HDMI Input | | | 63.9 | | mA | | MHL Input | | | 55.9 | | mA | | 8-Bit Digital Input | | | 0.1 | | mA | | PLL Supply Current | I <sub>PVDD</sub> | | | 52 | mA | | Single-Ended CVBS Input | 11 400 | | 37.5 | | mA | | Fully Differential and Pseudo Differential CVBS Input | | | 37.5 | | mA | | Y/C Input | | | 37.7 | | mA | | YPbPr Input | | | 37.7 | | mA | | HDMI Input | | | 29.2 | | mA | | MHL Input | | | 29.3 | | mA | | 8-Bit Digital Input | | | 27.9 | | mA | | MIPI Transmitters Supply Current | I <sub>MVDD</sub> | | 27.9 | 77 | mA | | Single-Ended CVBS Input | IMVDD | | 23.3 | ,, | mA | | Fully Differential and Pseudo Differential CVBS Input | | | 23.3 | | mA | | Y/C Input | | | 23.2 | | mA | | YPbPr Input | | | 23.2 | | mA | | HDMI Input | | | 45.7 | | mA | | MHL Input | | | 38.5 | | mA | | 8-Bit Digital Input | | | 38.1 | | mA | | Digital Input/Output Supply Current | I <sub>DVDDIO</sub> | | 30.1 | 78 | mA | | Single-Ended CVBS Input | IDVDDIO | | 0.2 | 70 | mA | | Fully Differential and Pseudo Differential CVBS Input | | | 0.2 | | mA | | Y/C Input | | | 0.2 | | mA | | YPbPr Input | | | 0.2 | | mA | | HDMI Input | | | 3.6 | | mA | | MHL Input | | | 0.6 | | mA | | 8-Bit Digital Input | | | 0.2 | | mA | | Analog Supply Current | I <sub>AVDD</sub> | | 0.2 | 93 | mA | | Single-Ended CVBS Input | IAVUU | | 51.9 | 75 | mA | | Fully Differential and Pseudo Differential CVBS Input | | | 70 | | mA | | Y/C Input | | | 63 | | mA | | YPbPr Input | | | 78.5 | | mA | | HDMI Input | | | 0.1 | | mA | | MHL Input | | | 0.1 | | mA | | 8-Bit Digital Input | | | 0.1 | | mA | | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------------|------------------------|--------------------------|-----|-----|-----|------| | POWER-DOWN CURRENTS <sup>2, 5</sup> | | | | | | | | Digital Supply | I <sub>DVDD_PD</sub> | | | 0.2 | | mA | | HDMI/MHL Terminator Supply | I <sub>TVDD_PD</sub> | | | 0.4 | | mA | | HDMI/MHL Comparator Supply | I <sub>CVDD_PD</sub> | | | 0.1 | | mA | | PLL Supply | I <sub>PVDD_PD</sub> | | | 0.1 | | mA | | MIPI Transmitters Supply | I <sub>MVDD_PD</sub> | | | 0.1 | | mA | | Digital Input/Output Supply | I <sub>DVDDIO_PD</sub> | | | 0.2 | | mA | | Analog Supply | I <sub>AVDD_PD</sub> | | | 0.1 | | mA | | Total Power Dissipation in Power-Down<br>Mode | | | | 4 | | mW | <sup>&</sup>lt;sup>1</sup> The 8-bit digital input/output port is only available when the DVDDIO supply is between 3.14 V and 3.46 V. ### **ANALOG VIDEO SPECIFICATIONS** AVDD = 1.71 V to 1.89 V, DVDD = 1.71 V to 1.89 V, PVDD = 1.71 V to 1.89 V, MVDD = 1.71 V to 1.89 V, CVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, and TVDD = 3.14 V to 3.46 V, specified at operating temperature range, unless otherwise noted. Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------------------------|-----------------|---------------------------------|-----|------|-----|---------| | NONLINEAR SPECIFICATIONS <sup>1, 2</sup> | | | | | | | | Differential Phase | DP | CVBS input, modulated five-step | | 0.9 | | Degrees | | Differential Gain | DG | CVBS input, modulated five-step | | 0.5 | | % | | Luma Nonlinearity | LNL | CVBS input, five-step | | 2.0 | | % | | NOISE SPECIFICATIONS | | | | | | | | Signal-to-Noise Ratio, Unweighted <sup>2</sup> | SNR | Luma ramp | | 57.1 | | dB | | | | Luma flat field | | 58 | | dB | | Analog Front-End Crosstalk <sup>3</sup> | | | | 60 | | dB | | Common-Mode Rejection Ratio <sup>2, 4</sup> | CMRR | | | 73 | | dB | | LOCK TIME SPECIFICATIONS | | | | | | | | Horizontal Lock Range <sup>3</sup> | | | -5 | | +5 | % | | Vertical Lock Range <sup>3</sup> | | | 40 | | 70 | Hz | | Subcarrier Lock Range <sup>3</sup> | f <sub>sc</sub> | | | ±1.3 | | kHz | | Color Lock-In Time <sup>3</sup> | | | | 60 | | Lines | | Synchronization Depth Range <sup>3</sup> | | | 20 | | 200 | % | | Color Burst Range <sup>3</sup> | | | 5 | | 200 | % | | Fast Switch Speed <sup>2, 5</sup> | | | | 100 | | ms | <sup>&</sup>lt;sup>1</sup> These specifications apply to all CVBS input types, as well as to single-ended and differential CVBS inputs. <sup>&</sup>lt;sup>2</sup> Guaranteed by lab characterization. <sup>&</sup>lt;sup>3</sup> Typical current consumption values are recorded with nominal voltage supply levels (including DVDDIO = 3.3 V), Philips test pattern, and at room temperature. <sup>4</sup> Maximum current consumption values are recorded with maximum rated voltage supply levels (including DVDDIO = 3.46 V), MoireX video pattern for analog inputs, pseudorandom test pattern for digital inputs, and at worst-case temperature. Typical power-down current consumption values are recorded with nominal voltage supply levels (including DVDDIO = 3.3 V) at room temperature. <sup>&</sup>lt;sup>2</sup> Guaranteed by lab characterization. <sup>&</sup>lt;sup>3</sup> Guaranteed by design. <sup>&</sup>lt;sup>4</sup> The CMRR of this circuit design is critically dependent on the external resistor matching its inputs. This measurement was performed with 0.1% tolerant resistors, a common-mode voltage of 1 V, and a common-mode frequency of 10 kHz. <sup>&</sup>lt;sup>5</sup> The time it takes the ADV7481 to switch from one analog input (single ended or differential) to another, for example, switching from AIN1 to AIN2. ### MIPI VIDEO OUTPUT SPECIFICATIONS AVDD = 1.71 V to 1.89 V, DVDD = 1.71 V to 1.89 V, PVDD = 1.71 V to 1.89 V, MVDD = 1.71 V to 1.89 V, CVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, and TVDD = 3.14 V to 3.46 V, specified at operating temperature range, unless otherwise noted. The ADV7481 MIPI CSI-2 transmitters conform to the MIPI D-PHY Version 1.00.00 specification by characterization. The clock lane of the ADV7481 remains in high speed (HS) mode even when the data lane enters low power (LP) mode. For this reason, some measurements on the clock lane that pertain to low power mode are not applicable. Unless otherwise stated, all high speed measurements were performed with the ADV7481 operating with a nominal 1 Gbps output data rate. Table 3. | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|-----------------|-----------|-----|-----------|--------| | UNIT INTERVAL <sup>1</sup> | UI | 1 | | 12.5 | ns | | DATA LANE LP Tx DC SPECIFICATIONS <sup>2</sup> | | | | | | | Thevenin Output | | | | | | | High Level | Vон | 1.1 | 1.2 | 1.3 | V | | Low Level | Vol | -50 | 0 | +50 | mV | | CLOCK LANE LP Tx DC SPECIFICATIONS <sup>2</sup> | | | | | | | Thevenin Output | | | | | | | High Level | V <sub>OH</sub> | 1.1 | 1.2 | 1.3 | V | | Low Level | Vol | -50 | 0 | +50 | mV | | DATA LANE HS Tx SIGNALING REQUIREMENTS | | | | | | | High Speed Differential Voltage Swing | V <sub>1</sub> | 140 | 200 | 270 | mV p-p | | Differential Voltage Mismatch | | | | 10 | mV | | Single-Ended Output High Voltages | | | | 360 | mV | | Static Common-Mode Voltage Level | | 150 | 200 | 250 | mV | | CLOCK LANE HS Tx SIGNALING REQUIREMENTS | | | | | | | High Speed Differential Voltage Swing | $ V_2 $ | 140 | 200 | 270 | mV p-p | | Differential Voltage Mismatch | | | | 10 | mV | | Single-Ended Output High Voltages | | | | 360 | mV | | Static Common-Mode Voltage Level | | 150 | 200 | 250 | mV | | HS Tx CLOCK TO DATA LANE TIMING REQUIREMENTS | | | | | | | Data to Clock Skew | | 0.35 × UI | | 0.65 × UI | ns | <sup>&</sup>lt;sup>1</sup> Guaranteed by design. ### **ANALOG SPECIFICATIONS** AVDD = 1.71 V to 1.89 V, DVDD = 1.71 V to 1.89 V, PVDD = 1.71 V to 1.89 V, MVDD = 1.71 V to 1.89 V, CVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, and TVDD = 3.14 V to 3.46 V, specified at operating temperature range, unless otherwise noted. Table 4. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------|--------------------------|-----|------|-----|------| | CLAMP CIRCUITRY | | | | | | | External Clamp Capacitor | Required by design | | 0.1 | | μF | | Large Clamp | | | | | | | Source Current | | | 0.32 | | mA | | Sink Current | | | 0.32 | | mA | | Fine Clamp | | | | | | | Source Current | | | 7 | | μΑ | | Sink Current | | | 7 | | μΑ | <sup>&</sup>lt;sup>2</sup> These measurements were performed with $C_{LOAD} = 50 \text{ pF}$ . ### **TIMING SPECIFICATIONS** AVDD = 1.71 V to 1.89 V, DVDD = 1.71 V to 1.89 V, PVDD = 1.71 V to 1.89 V, MVDD = 1.71 V to 1.89 V, CVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, and TVDD = 3.14 V to 3.46 V, specified at operating temperature range, unless otherwise noted. Table 5. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------|------|----------|--------|-----------------| | CLOCK AND CRYSTAL | | | | | | | | Nominal Frequency <sup>1</sup> | | | | 28.63636 | | MHz | | Frequency Stability <sup>1</sup> | | | | | ±50 | ppm | | Input LLC Clock Frequency Range <sup>2, 3</sup> | | DVDDIO = 3.14 V to 3.46 V | 13.5 | | 148.5 | MHz | | Output LLC Clock Frequency Range <sup>2,3</sup> | | DVDDIO = 3.14 V to 3.46 V | 13.5 | | 148.5 | MHz | | SPI_SCLK Frequency <sup>3</sup> | | | | | 10 | MHz | | I2S_SCLK Frequency <sup>3</sup> | | | | | 12.288 | MHz | | I2S_MCLK Frequency <sup>3</sup> | | | | | 24.576 | MHz | | I <sup>2</sup> C PORT | | | | | | | | SCLK Frequency | | | | | 400 | kHz | | SCLK Minimum Pulse Width High | t <sub>1</sub> | | 0.6 | | | μs | | SCLK Minimum Pulse Width Low | t <sub>2</sub> | | 1.3 | | | μs | | Hold Time (Start Condition) | t <sub>3</sub> | | 0.6 | | | μs | | Setup Time (Start Condition) | t <sub>4</sub> | | 0.6 | | | μs | | SDATA Setup Time | t <sub>5</sub> | | 100 | | | ns | | SCLK and SDATA Rise Times | t <sub>6</sub> | | | | 300 | ns | | SCLK and SDATA Fall Times | t <sub>7</sub> | | | | 300 | ns | | Setup Time (Stop Condition) | t <sub>8</sub> | | | 0.6 | | μs | | SPI PORT | | | | | | | | Slave Mode | | | | | | | | SPI_CS Falling Edge to SPI_SCLK | t <sub>9</sub> | SPI_SCLK active edge (rising or falling | 35 | | | ns | | Active Edge | | edge) depends on the values of CPHA and CPOL | | | | | | SPI_SCLK Active Edge to SPI_CS<br>Rising Edge | t <sub>10</sub> | SPI_SCLK active edge (rising or falling edge) depends on the values of CPHA and CPOL | 35 | | | ns | | SPI_CS Pulse Width | t <sub>11</sub> | | 50 | | | ns | | SPI_SCLK High Time <sup>3</sup> | t <sub>12</sub> | | 45 | | 55 | % duty<br>cycle | | SPI_SCLK Low Time <sup>3</sup> | t <sub>12</sub> | | 45 | | 55 | % duty<br>cycle | | SPI_MOSI Setup Time | t <sub>13</sub> | SPI Mode 0, SPI Mode 3 | 0 | | | ns | | SPI_MOSI Hold Time | t <sub>14</sub> | SPI Mode 0, SPI Mode 3 | 35 | | | ns | | SPI_SCLK Falling Edge to SPI_MISO<br>Start of Data Invalid <sup>3</sup> | t <sub>15</sub> | SPI Mode 0, SPI Mode 3 | | | 50 | ns | | SPI_SCLK Falling Edge to SPI_MISO<br>End of Data Invalid <sup>3</sup> | t <sub>16</sub> | SPI Mode 0, SPI Mode 3 | | | 50 | ns | | SPI_MOSI Setup Time | t <sub>17</sub> | SPI Mode 1, SPI Mode 2 | 0 | | | ns | | SPI_MOSI Hold Time | t <sub>18</sub> | SPI Mode 1, SPI Mode 2 | 35 | | | ns | | SPI_SCLK Rising Edge to SPI_MISO Start of Data Invalid | <b>t</b> <sub>19</sub> | SPI Mode 1, SPI Mode 2 | | | 35 | ns | | SPI_SCLK Rising Edge to SPI_MISO<br>End of Data Invalid | t <sub>20</sub> | SPI Mode 1, SPI Mode 2 | | | 35 | ns | | RESET FEATURE | | | | | | | | RESET Pulse Width <sup>1</sup> | | | 5 | | | ms | | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |----------------------------------------|-----------------|------------------------------------------------------|------|-----|-----|--------------| | 8-BIT DIGITAL INPUT PORT <sup>2</sup> | | DVDDIO = 3.14 V to 3.46 V | | | | | | LLC High Time <sup>3</sup> | t <sub>21</sub> | | 45 | | 55 | % duty | | | | | | | | cycle | | LLC Low Time <sup>3</sup> | | | 45 | | 55 | % duty | | 600 IDD014 I 6 . T | | | | | | cycle | | SDR and DDR Modes Setup Time | t <sub>22</sub> | Data latched on rising edge | 1 | | | ns | | SDR and DDR Modes Hold Time | t <sub>23</sub> | Data latched on rising edge | 1 | | | ns | | DDR Mode Setup Time | t <sub>24</sub> | Data latched on falling edge | 1 | | | ns | | DDR Mode Hold Time | t <sub>25</sub> | Data latched on falling edge | 1 | | | ns | | 8-BIT DIGITAL OUTPUT PORT <sup>2</sup> | | DVDDIO = 3.14 V to 3.46 V | | | | | | LLC High Time | t <sub>26</sub> | | 40 | | 60 | % duty cycle | | LLC Low Time | | | 40 | | 60 | % duty cycle | | SDR Modes Setup Time <sup>4, 5</sup> | t <sub>36</sub> | At P0 to P7 output pin, data latched on rising edge | 1.98 | | | ns | | SDR Modes Hold Time <sup>4, 5</sup> | t <sub>37</sub> | At P0 to P7 output pin, data latched on rising edge | 2.50 | | | ns | | DDR Modes Setup Time <sup>4,5</sup> | t <sub>27</sub> | At P0 to P7 output pin, data latched on rising edge | 1.66 | | | ns | | DDR Modes Hold Time <sup>4, 5</sup> | t <sub>28</sub> | At P0 to P7 output pin, data latched on rising edge | 3.52 | | | ns | | DDR Mode Setup Time <sup>4, 5</sup> | t <sub>29</sub> | At P0 to P7 output pin, data latched on falling edge | 1.71 | | | ns | | DDR Modes Hold Time <sup>4, 5</sup> | t <sub>30</sub> | At P0 to P7 output pin, data latched on falling edge | 3.17 | | | ns | | I <sup>2</sup> S PORT, MASTER MODE | | or raining eage | | | | | | I2S_SCLK High Time | t <sub>31</sub> | | 45 | | 55 | % duty cycle | | I2S_SCLK Low Time | | | 45 | | 55 | % duty | | 12S_LRCLK Data Transition Time | t <sub>32</sub> | End of valid data to I2S_SCLK falling edge | | | 10 | ns | | | t <sub>33</sub> | I2S_SCLK falling edge to start of valid | | | 10 | ns | | 12S_SDATA Data Transition Time | t <sub>34</sub> | End of valid data to I2S_SCLK falling edge | | | 5 | ns | | | t <sub>35</sub> | I2S_SCLK falling edge to start of valid data | | | 5 | ns | <sup>&</sup>lt;sup>1</sup> Required by design. <sup>2</sup> The 8-bit digital input/output port is only available when the DVDDIO supply is between 3.14 V and 3.46 V. <sup>3</sup> Guaranteed by design. <sup>4</sup> These specifications only apply when the LLC\_DLL\_PHASE[4:0] (IO Map, Register 0x0C[4:0]) is set to 00000. <sup>5</sup> Guaranteed by lab characterization. ### **Timing Diagrams** Figure 4. Detailed SPI Slave Timing Diagram Figure 5. SPI Slave Mode Timing (SPI Mode 0 and SPI Mode 3) Figure 6. SPI Slave Mode Timing (SPI Mode 1 and SPI Mode 2) Figure 7. 8-Bit Digital Pixel Video Input, SDR Video Data Timing Figure 8. 8-Bit Digital Pixel Video Input, DDR Video Data Timing Figure 9. 8-Bit Digital Pixel Video Output, SDR Video Data Timing Figure 10. 8-Bit Digital Pixel Video Output, DDR Video Data Timing Figure 11. I<sup>2</sup>S Timing ### **ABSOLUTE MAXIMUM RATINGS** ### Table 6. | 1 4010 01 | | |---------------------------------|-------------------------| | Parameter | Rating | | TVDD, DVDDIO to GND | 4 V | | AVDD, PVDD, MVDD, DVDD, CVDD | 2.2 V | | to GND | | | CVDD to DVDD | −0.3 V to +0.3 V | | MVDD to DVDD | −0.3 V to +0.3 V | | PVDD to DVDD | −0.3 V to +0.3 V | | AVDD to DVDD | −0.3 V to +0.3 V | | Digital Inputs Voltage to GND | GND – 0.3 V to DVDDIO + | | | 0.3 V | | Digital Outputs Voltage to GND | GND – 0.3 V to DVDDIO + | | | 0.3 V | | Analog Inputs to GND | -0.3 V to AVDD + 0.3 V | | XTALN and XTALP to GND | −0.3 V to PVDD + 0.3 V | | HDMI/MHL Digital Inputs Voltage | −0.3 V to CVDD + 0.3 V | | to GND | | | 5 V Tolerant Inputs Voltage to | −0.3 V to +5.5 V | | GND <sup>1, 2</sup> | | | Maximum Junction Temperature | 125℃ | | (T₁ max) | 4505 | | Storage Temperature Range | −65°C to +150°C | | Infrared Reflow Soldering | 260°C | | (20 sec) | | <sup>&</sup>lt;sup>1</sup> The following inputs are 3.3 V inputs but are 5 V tolerant: DDC\_SCL/CD\_PULLUP, DDC\_SDA, HPD/CBUS, RX\_5V/VBUS, CD\_SENSE and CFC Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ### THERMAL RESISTANCE To reduce power consumption when using the ADV7481, turn off unused sections of the device. Due to printed circuit board (PCB) metal variation, and, therefore, variation in PCB heat conductivity, the value of $\theta_{JA}$ may differ for various PCBs. The most efficient measurement solution is achieved using the package surface temperature to estimate the die temperature. This eliminates the variance associated with the $\theta_{lA}$ value. Do not exceed the maximum junction temperature ( $T_J$ max) of 125°C. The following equation calculates the junction temperature ( $T_J$ ) using the measured package surface temperature and applies only when no heat sink is used on the device under test (DUT): $$T_J = T_S + (\Psi_{JT} \times W_{TOTAL})$$ where: $T_s$ is the package surface temperature (°C). $\Psi_{JT} = 0.81$ °C/W for the 100-ball CSP\_BGA (based on 2s2p test board defined by JEDEC standards. $$W_{TOTAL} = (PVDD \times I_{PVDD}) + (TVDD \times I_{TVDD}) - P_{UpStream} + (CVDD \times I_{CVDD}) + (AVDD \times I_{AVDD}) + (DVDD \times I_{DVDD}) + (DVDDIO \times I_{DVDDO}) + (MVDD \times I_{MVDD})$$ where $P_{UpStream}$ is the quantity of TVDD power consumed on the upstream HDMI or MHL transmitter. $P_{UpStream}$ can be estimated to be around 110 mW for a nominal HDMI transmitter. $P_{UpStream}$ can be estimated to be around 42.82 mW for a nominal MHL transmitter. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. $<sup>^2\,\</sup>text{The}$ following inputs are 1.8 V inputs but are 5 V tolerant: DIAG1, DIAG2, DIAG3, and DIAG4. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | |---|-------|---------------|---------------|--------------|--------------|--------------|--------------|---------------------------|--------------|-------|-----------| | Α | GND | I2S_<br>SDATA | GND | RX2P | RX1P | RX0P | RXCP | DDC_<br>SCL/CD_<br>PULLUP | VBUS_<br>EN | GND | A | | В | MVDD | I2S_<br>SCLK | CVDD | RX2N | RX1N | RX0N | RXCN | DDC_<br>SDA | HPD/<br>CBUS | GND | В | | С | CLKAN | CLKAP | I2S_<br>LRCLK | I2S_<br>MCLK | CD_<br>SENSE | TVDD | CEC | RX_5V/<br>VBUS | AIN7 | AIN8 | С | | D | DA0N | DA0P | INTRQ3 | DVDD | GND | GND | GND | DIAG4 | AIN5 | AIN6 | D | | E | DA1N | DA1P | INTRQ2 | GND | GND | GND | AVDD | DIAG3 | AIN3 | AIN4 | E | | F | DA2N | DA2P | INTRQ1 | GND | GND | GND | GND | VREFN | AIN1 | AIN2 | F | | G | DA3N | DA3P | TEST | DVDD | GND | GND | GND | VREFP | DIAG1 | DIAG2 | G | | н | DB0N | DB0P | DVDDIO | P1 | P4 | SPI_<br>MOSI | SPI_CS | RESET | PVDD | GND | н | | J | CLKBN | CLKBP | MVDD | P2 | P5 | P7 | SPI_<br>MISO | SCLK | XTALN | XTALP | J | | κ | GND | MVDD | P0 | Р3 | P6 | LLC | SPI_<br>SCLK | SDATA | ALSB | GND | K 210- | | , | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 12046-012 | Figure 12. Pin Configuration **Table 7. Pin Function Descriptions** | Pin No. | Mnemonic | Туре | Description | | |---------|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | A1 | GND | Ground | Ground. | | | A2 | I2S_SDATA | Output | I2S Audio Output. | | | A3 | GND | Ground | Ground. | | | A4 | RX2P | HDMI | HDMI Digital Input Channel 2. | | | A5 | RX1P | HDMI | HDMI Digital Input Channel 1. | | | A6 | RXOP | HDMI/MHL | HDMI Digital Input Channel 0 or MHL Positive Input. | | | A7 | RXCP | HDMI | HDMI Input Clock. | | | A8 | DDC_SCL/CD_PULLUP | HDMI/MHL | HDCP Slave Serial Clock or MHL Cable Detect Pull-Up. | | | A9 | VBUS_EN | MHL | Enable Control Signal for Voltage Regulator Providing a 5 V VBUS Supply. | | | A10 | GND | Ground | Ground. | | | B1 | MVDD | Power | MIPI Supply Voltage (1.8 V). | | | B2 | I2S_SCLK | Output | Audio Serial Clock. | | | B3 | CVDD | Power | HDMI/MHL Comparator Supply Voltage (1.8 V). This is the supply for the HDMI/MHL sensitive analog circuitry. Blocks on this supply include the TMDS PLL and the equalizers. | | | B4 | RX2N | HDMI | HDMI Digital Input Channel 2 Complement. | | | B5 | RX1N | HDMI | HDMI Digital Input Channel 1 Complement. | | | B6 | RX0N | HDMI/MHL | HDMI Digital Input Channel 0 Complement or MHL Negative Input. | | | B7 | RXCN | HDMI | HDMI Input Clock Complement. | | | B8 | DDC_SDA | HDMI | HDCP Slave Serial Data. | | | B9 | HPD/CBUS | HDMI/MHL | HDMI Hot Plug Assert or MHL CBUS. | | | B10 | GND | Ground | Ground. | | | Pin No. | Mnemonic | Туре | Description | | |----------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | C1 | CLKAN | Output | MIPI Transmitter A Negative Output Clock. | | | C2 | CLKAP | Output | MIPI Transmitter A Positive Output Clock. | | | C3 | I2S_LRCLK | Output | Audio Left/Right Clock. | | | C4 | I2S_MCLK | Output | Audio Master Clock Output. | | | C5 | CD_SENSE | MHL | MHL Cable Detection Sense Input. | | | C6 | TVDD | Power | HDMI/MHL Terminator Supply Voltage (3.3 V). | | | C7 | CEC | HDMI | CEC Channel. | | | C8 | RX_5V/VBUS | HDMI/MHL | HDMI 5 V Detect or MHL VBUS. A large pull-down resistor (100 k $\Omega$ , typical) to ground must be connected to this pin. | | | C9 | AIN7 | Input | Analog Video Input Channel. | | | C10 | AIN8 | Input | Analog Video Input Channel. | | | D1 | DAON | Output | MIPI Transmitter A Negative Data Output. | | | D2 | DA0P | Output | MIPI Transmitter A Positive Data Output. | | | D3 | INTRQ3 | Output | Interrupt Request Output. | | | D4 | DVDD | Power | Digital Supply Voltage (1.8 V). | | | D5 | GND | Ground | Ground. | | | D6 | GND | Ground | Ground. | | | D7 | GND | Ground | Ground. | | | D8 | DIAG4 | Input | Analog Video Diagnostic Input. This input is 5 V tolerant. | | | D9 | AIN5 | Input | Analog Video Input Channel. | | | D10 | AIN6 | Input | Analog Video Input Channel. | | | E1 | DA1N | Output | MIPI Transmitter A Negative Data Output. | | | E2 | DA1P | Output | MIPI Transmitter A Positive Data Output. | | | E3 | INTRQ2 | Output | Interrupt Request Output. | | | E4 | GND | Ground | Ground. | | | E5 | GND | Ground | Ground. | | | E6 | GND | Ground | Ground. | | | E7 | AVDD | Power | Analog Supply Voltage (1.8 V). | | | E8 | DIAG3 | Input | Analog Supply Voltage (1.5 V). Analog Video Diagnostic Input. This input is 5 V tolerant. | | | E9 | AIN3 | Input | Analog Video Input Channel. | | | E10 | AIN4 | • | Analog Video Input Channel. | | | F1 | DA2N | Input | MIPI Transmitter A Negative Data Output. | | | | DA2N<br>DA2P | Output | | | | F2<br>F3 | | Output | MIPI Transmitter A Positive Data Output. | | | F4 | INTRQ1<br>GND | Output<br>Ground | Interrupt Request Output. Ground. | | | | | | | | | F5 | GND | Ground | Ground | | | F6 | GND | Ground | Ground. | | | F7 | GND | Ground | Ground. | | | F8 | VREFN | Output | Internal Voltage Reference Output. | | | F9 | AIN1 | Input | Analog Video Input Channel. | | | F10 | AIN2 | Input | Analog Video Input Channel. | | | G1 | DA3N | Output | MIPI Transmitter A Negative Data Output. | | | G2 | DA3P | Output | MIPI Transmitter A Positive Data Output. | | | G3 | TEST | Miscellaneous | Do Not Connect. This pin must be left unconnected. | | | G4 | DVDD | Power | Digital Supply Voltage (1.8 V). | | | G5 | GND | Ground | Ground. | | | G6 | GND | Ground | Ground. | | | G7 | GND | Ground | Ground. | | | G8 | VREFP | Output | Internal Voltage Reference Output. | | | G9 | DIAG1 | Input | Analog Video Diagnostic Input. This input is 5 V tolerant. | | | G10 | DIAG2 | Input | Analog Video Diagnostic Input. This input is 5 V tolerant. | | | Pin No. | Mnemonic | Type | Description | | |---------|----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | H1 | DB0N | Output | MIPI Transmitter B Negative Data Output. | | | H2 | DB0P | Output | MIPI Transmitter B Positive Data Output. | | | H3 | DVDDIO | Power | Digital Input/Output Supply Voltage (3.3 V). | | | H4 | P1 | Input/Output | Video Pixel Input/Output Port. | | | H5 | P4 | Input/Output | Video Pixel Input/Output Port. | | | H6 | SPI_MOSI | Input | SPI Slave Data Input. | | | H7 | SPI_CS | Input | SPI Slave Chip Select Input. | | | H8 | RESET | Input | System Reset Input, Active Low. A minimum low reset pulse of 5 ms is required to reset the chip. | | | H9 | PVDD | Power | PLL Supply Voltage (1.8 V). | | | H10 | GND | Ground | Ground. | | | J1 | CLKBN | Output | MIPI Transmitter B Negative Output Clock. | | | J2 | CLKBP | Output | MIPI Transmitter B Positive Output Clock. | | | J3 | MVDD | Power | MIPI Supply Voltage (1.8 V). | | | J4 | P2 | Input/Output | Video Pixel Input/Output Port. | | | J5 | P5 | Input/Output | Video Pixel Input/Output Port. | | | J6 | P7 | Input/Output | Video Pixel Input/Output Port. | | | J7 | SPI_MISO | Output | SPI Slave Data Output. | | | J8 | SCLK | Input | I <sup>2</sup> C Port Serial Clock Input. | | | J9 | XTALN | Output | Crystal Output. This pin must be connected to the 28.63636 MHz crystal or not connected if an external 1.8 V, 28.63636 MHz clock oscillator is used. In crystal mode, the crystal must be a fundamental crystal. | | | J10 | XTALP | Input | Crystal Input or External Clock Input. This pin must be connected to the 28.63636 MHz crystal or connected to an external 1.8 V, 28.63636 MHz clock oscillator if a clock oscillator is used. In crystal mode, the crystal must be a fundamental crystal. | | | K1 | GND | Ground | Ground. | | | K2 | MVDD | Power | MIPI Supply Voltage (1.8 V). | | | K3 | P0 | Input/Output | Video Pixel Input/Output Port. | | | K4 | P3 | Input/Output | Video Pixel Input/Output Port. | | | K5 | P6 | Input/Output | Video Pixel Input/Output Port. | | | K6 | LLC | Input/Output | Line Locked Clock. Input/output clock for the pixel data. | | | K7 | SPI_SCLK | Input | SPI Slave Clock Input. | | | K8 | SDATA | Input/Output | I <sup>2</sup> C Port Serial Data Input/Output. | | | К9 | ALSB | Input | Main I <sup>2</sup> C Address Selection Pin. This pin selects the main I <sup>2</sup> C address (IO Map I <sup>2</sup> C address) for the device. When ALSB is set to Logic 0, the IO Map I <sup>2</sup> C write address is 0xE0; when ALSB is set to Logic 1, the IO Map I <sup>2</sup> C write address is 0xE2. | | | K10 | GND | Ground | Ground. | | # POWER SUPPLY RECOMMENDATION POWER-UP SEQUENCE Adhere to the absolute maximum ratings at all times during power-up (see Table 6). The power-up sequence for the ADV7481 is as follows: - 1. Assert $\overline{RESET}$ (pull the pin low). - 2. Power up the 3.3 V supplies ( $D_{VDDIO}$ and $T_{VDD}$ ). These supplies must be powered up simultaneously. - 3. Power up the 1.8 V supplies (D<sub>VDD</sub>, C<sub>VDD</sub>, P<sub>VDD</sub>, M<sub>VDD</sub>, and A<sub>VDD</sub>). These supplies must be powered up simultaneously. - 4. RESET can be deasserted (pulled high) 5 ms after all supplies are fully powered up. - 5. After all power supplies and the $\overline{RESET}$ pin are powered up and stable, wait an additional 5 ms before initiating I<sup>2</sup>C communication with the ADV7481. ### **POWER-DOWN SEQUENCE** The ADV7481 power supplies can be deasserted simultaneously as long as a higher rated supply (for example, $D_{VDDIO}$ ) does not fall to a voltage level less than a lower rated supply (for example, $D_{VDD}$ ), and the absolute maximum ratings specifications are followed. Figure 13. Supply Power-Up Sequence # THEORY OF OPERATION ### **COMBINED HDMI/MHL RECEIVER** The ADV7481 features a combined HDMI/MHL receiver. This single receiver port is capable of accepting both HDMI and MHL electrical signals. Automatic detection between HDMI and MHL is achieved by using cable impedance detection through the CD\_SENSE pin. Both MHL and HDMI interfaces of the ADV7481 allow authentication of a video receiver, decryption of encoded data at the receiver, and renewability of that authentication during transmission, as specified by the HDCP 1.4 protocol. Dual extended display identification data (EDID) support is provided via an on-chip 512-byte EDID RAM. The EDID RAM must be programmed at power-up. It can be configured as two 256-byte EDIDs for dual mode operation (one 256-byte EDID for the HDMI receiver, and one 256-byte EDID for the MHL receiver), or as a single 512-byte EDID for single mode operation. The ADV7481 has a synchronization regeneration block used to regenerate the data enable (DE) signal based on the measurement of the video format being displayed and to filter the horizontal and vertical synchronization signals to prevent glitches. The combined HDMI/MHL receiver also supports TMDS error reduction coding, 4-bit (TERC4) error detection, used for the detection of corrupted HDMI or MHL packets. ### **MHL RECEIVER** The MHL receiver supports video formats ranging from 480i to 720p/1080i, and display resolutions from VGA ( $640 \times 480$ at 60 Hz) to XGA ( $1024 \times 768$ at 60 Hz). The MHL receiver allows programmable equalization of the MHL data signals. This equalization compensates for the high frequency losses inherent in MHL cabling, especially at longer lengths and higher frequencies. The receiver is capable of equalizing for cable lengths of up to 2 meters to achieve robust receiver performance. The MHL receiver includes the following pins: - RX0N and RX0P. In MHL mode, this differential pair receives the data transmitted as a differential signal and the clock transmitted on the common mode. - HPD/CBUS. In MHL mode, this pin is used for CBUS communication. - VBUS\_EN. This pin provides an enable signal for an external source providing 5 V of power to the MHL source on VBUS. - RX\_5V/VBUS. In MHL mode, this pin is an input monitoring the VBUS signal provided by an external source enabled by VBUS\_EN. - CD\_SENSE. This pin detects whether the signals provided to the HDMI/MHL receiver are HDMI signals or MHL signals. A high level indicates MHL, and a low level indicates HDMI. The implementation of the MSC commands by the system processor can be handled either through the I<sup>2</sup>C bus, or via a dedicated SPI bus. A dedicated interrupt pin (INTRQ3) is available to indicate that events related to the CBUS have occurred. The main MHL receiver features include - Support for a pixel clock up to 75 MHz in 24-bit mode, allowing support for video formats up to 720p/1080i and display resolutions up to XGA in either RGB, YCbCr 4:4:4, or YCbCr 4:2:2 formats. - Integrated fully adaptive equalizer for cable lengths up to 2 meters. - HDCP 1.4 support - Internal HDCP keys. - HDCP repeater support, up to 25 key selection vectors (KSVs) supported. - Pulse code modulation (PCM) audio packet support. - Support for 8-channel TDM output data up to 48 kHz. - Repeater support. - Internal EDID RAM (512-byte for single mode, and 256-byte for dual mode operation). - Scratchpad register support with a size of 64 bytes. ### **HDMI RECEIVER** The HDMI receiver supports video formats ranging from 480i to 1080p, and display resolutions from VGA ( $640 \times 480$ at 60 Hz) to UXGA ( $1600 \times 1200$ at 60 Hz). The HDMI receiver allows programmable equalization of the HDMI data signals. This equalization compensates for the high frequency losses inherent in HDMI and DVI cabling, especially at longer lengths and higher frequencies. The receiver is capable of equalizing for cable lengths up to 30 meters to achieve robust receiver performance. The main HDMI receiver features include - 162.0 MHz (UXGA at 24 BPP) maximum TMDS clock frequency. - Integrated fully adaptive equalizer for cable lengths up to 30 meters. - HDCP 1.4 support. - Internal HDCP keys. - HDCP repeater support, up to 25 key selection vectors (KSVs) supported. - PCM audio packet support. - Support for 8-channel TDM output data up to 48 kHz. - Repeater support. - Internal EDID RAM (512-byte for single mode, and 256-byte for dual mode operation). - Hot Plug assert output pin (HPD/CBUS). - CEC controller. ### COMPONENT PROCESSOR The ADV7481 has one any-to-any $3 \times 3$ CSC matrix. The CSC block is located in the processing path before the CP section. CSC enables YCbCr-to-RGB and RGB-to-YCbCr conversions. Many other standards of color space can be implemented using the color space converter. ### CP features include - Support for all video modes supported by the HDMI/MHL receiver. These include 525i, 625i, 525p, 625p, 1080i, 1080p, and display resolutions from VGA ( $640 \times 480$ at 60 Hz) to UXGA ( $1600 \times 1200$ at 60 Hz). - Manual adjustments including gain (contrast), offset (brightness), hue, and saturation. - Free run output mode that provides stable timing when no video input is present. - Timing adjustments controls for HS/VS/DE timing. ### **ANALOG FRONT END** The ADV7481 AFE comprises a single high speed, 10-bit ADC that digitizes the analog video signal before applying it to the SDP. The AFE uses differential channels to the ADC to ensure high performance in mixed-signal applications and to enable differential CVBS to be connected directly to the ADV7481. Up to eight analog inputs can be connected to the AFE. The front end also includes an 8-channel input mux that enables different configurations of single-ended CVBS (up to eight), pseudo differential or fully differential CVBS (up to four), Y/C (up to four), and YPbPr (up to two) analog inputs. Current clamps are positioned in front of the ADC to ensure that the video signal remains within the range of the converter. A resistor divider network is required before each analog input channel to ensure that the input signal is within the range of the ADC. Figure 14 shows a typical voltage divider network for single-ended inputs, Figure 15 shows a typical voltage divider network for pseudo differential inputs, and Figure 16 shows a typical voltage divider network for fully differential inputs. The choice of the resistor divider shown in Figure 16 provides a common-mode range of up to 4 V in fully differential CVBS input mode. Fine clamping of the video signal is performed downstream by digital fine clamping within the ADV7481. Figure 14. Typical Single-Ended Input Voltage Divider Network Figure 15. Typical Pseudo Differential Input Resistor Divider Network Figure 16. Typical Fully Differential Input Resistor Divider Network The ADC features three clocking rates that allow 4× oversampling per channel for CVBS mode, Y/C mode, and YPbPr mode. The fully differential AFE of the ADV7481 provides inherent small and large signal noise rejection, improved electromagnetic interference (EMI) protection, and the ability to absorb ground bounce. Support is provided for both true differential and pseudo differential signals. The main AFE features include - A single 172 MHz, 10-bit ADC that enables true 8-bit video decoding. - 8-channel analog input mux that enables multiple source connections without the requirement of an external mux. - A current clamp control loop that ensures that any dc offsets are removed from the video signal entering the SDP. - Diagnostic capability on all differential inputs. - Support for 4 V common-mode input range. - Support for analog input signals up to 1 V p-p. - Support for single-ended, pseudo differential, and fully differential inputs. ### **SHORT TO BATTERY DIAGNOSTICS** In differential mode, the ADV7481 is protected against STB events by ac coupling capacitors (see Figure 15 and Figure 16). The input network resistors are sized to reduce the current flow during an STB event, thus preventing damage to the resistors. Note that the input network resistors and the ac coupling capacitors must be chosen with ratings guaranteeing they are able to withstand the high voltage of STB events. The four diagnostic inputs of the ADV7481 provide diagnostic capability for all differential inputs. The ADV7481 can detect an STB event on either the positive or the negative composite input and trigger an interrupt. The 75 $\Omega$ (pseudo differential) or 150 $\Omega$ (fully differential) parallel termination resistor enables one DIAGx pin to sense an STB event on either input, because there is a minimal voltage drop across the resistor. Figure 17. Diagnostic Connection for Differential Inputs Resistors R4 and R5 divide down the voltage at the input connector to protect the DIAGx pin from an STB event. The DIAGx pin circuitry compares this voltage to a programmable reference voltage, known as the diagnostic slice level. When the diagnostic slice level is exceeded, an STB event has occurred. R4 and R5 are sized to allow the use of low cost, small footprint resistors that are tolerant of STB events. Use the following equation to find the STB voltage for a selected diagnostic slice level. $$V_{\textit{STB\_TRIGGER}} = \frac{R5 + R4}{R5} \times DIAGNOSTIC\_SLICE\_LEVEL$$ ### where: $V_{STB\_TRIGGER}$ is the minimum voltage required at the input connector to trigger the STB interrupt on the ADV7481. DIAGNOSTIC\_SLICE\_LEVEL is the programmable reference voltage. For example, with a diagnostic slice level programmed to 1.125 V, an R4 value of 9.1 k $\Omega$ , and an R5 value of 1 k $\Omega$ , the minimum voltage required at the input connector to trigger the STB interrupt is approximately 11.4 V. When the DIAGx pin voltage exceeds the diagnostic slice level voltage, a hardware interrupt is triggered and indicated by one of the interrupt pins. A readback register specifies the input on which the STB event occurred. ### STANDARD DEFINITION PROCESSOR The ADV7481 is capable of decoding a large selection of baseband video signals in composite (both single-ended and differential), S-Video, and component formats. The video standards supported by the video processor include - PAL B, PAL D, PAL G, PAL H, PAL I, PAL M, PAL N, PAL Nc, and PAL 60 - NTSC J, NTSC M, and NTSC 4.43 - SECAM B, SECAM D, SECAM G, SECAM K, and SECAM L The ADV7481 can automatically detect the video standard and process it accordingly. The ADV7481 has a five-line adaptive 2D comb filter that provides superior chrominance and luminance separation when decoding a composite video signal. This highly adaptive filter automatically adjusts its processing mode according to the video standard and signal quality without requiring user intervention. Video user controls such as brightness, contrast, saturation, and hue are also available with the ADV7481. The ADV7481 implements the patented Adaptive Digital Line Length Tracking (ADLLT™) algorithm to track varying video line lengths from sources such as a VCR. ADLLT enables the ADV7481 to track and decode poor quality video sources such as VCRs and noisy sources from tuner outputs, VCD players, and camcorders. The ADV7481 contains a chroma transient improvement (CTI) processor that sharpens the edge rate of chroma transitions, resulting in sharper vertical transitions. The ACE of the ADV7481 offers improved visual detail using an algorithm that automatically varies contrast levels to enhance picture detail. ACE allows the contrast of an image to increase depending on the content of the picture. Typically, this allows bright areas to be made brighter and dark areas to be made darker. However, the ADV7481 ACE feature also allows the contrast within dark areas to increase without significantly affecting the bright areas of the picture. This feature is particularly useful in automotive applications, where it is important to discern objects in shaded areas. Downdithering converts the output of the ADV7481 from an 8-bit to a 6-bit output, enabling ease of design for standard LCD panels. The SDP can process a variety of VBI data services, such as closed captioning (CCAP), wide screen signaling (WSS), and copy generation management system (CGMS). The ADV7481 is fully Rovi® (Macrovision®) compliant; detection circuitry enables Type I, Type II, and Type III protection levels to be identified and reported to the user. The decoder is also fully robust to all Macrovision signal inputs. ### **8-BIT DIGITAL INPUT/OUTPUT PORT** The ADV7481 features an 8-bit digital bidirectional port. The following formats are supported both as input and output ports: - 8-bit interleaved 4:2:2 SDR input/output with embedded timing codes - 8-bit interleaved 4:2:2 DDR input/output with embedded timing codes The maximum input and output video resolution supported is 720p/1080i in both SDR and DDR modes. Video received on the 8-bit digital input port can be routed to the four-lane MIPI CSI-2 transmitter. Video sent on the 8-bit digital output port can be routed from either the SD core or the CP core. ### **AUDIO PROCESSING** The ADV7481 features an audio processor that handles the audio extracted from the MHL or HDMI stream by the HDMI/MHL receiver. It contains an audio mute controller that can detect a variety of conditions that may result in audible extraneous noise in the audio output. On detection of these conditions, a 2-channel linear PCM audio signal can be ramped down to a mute state to prevent audio clicks or pops. The audio is output on a single flexible serial digital audio output port supporting I<sup>2</sup>S-compatible, left justified, and right justified audio output modes in master mode only. TDM is also supported, allowing up to eight audio channels with a sample rate up to 48 kHz to be transmitted over the single serial digital audio interface. #### **MIPI CSI-2 TRANSMITTERS** The ADV7481 features two MIPI CSI-2 transmitters: a four-lane transmitter (Transmitter A) and a single lane transmitter (Transmitter B). The four-lane transmitter consists of four differential data lanes (DA0N, DA0P, DA1N, DA1P, DA2N, DA2P, DA3N, and DA3P), and a differential clock lane (CLKAN and CLKAP). It supports four data lanes, two data lanes, and one data lane muxing options, and can be used to transmit video received on either the HDMI/MHL receiver (processed through the CP), the 8-bit digital input port, or the AFE (processed through the SDP). The main features of the four-lane MIPI transmitter (Transmitter A) include - Support for 8-bit and 10-bit YCbCr 4:2:2 video modes. - Support for 24-bit RGB 4:4:4 (RGB888), 18-bit RGB 4:4:4 (RGB666), and 16-bit RGB 4:4:4 (RGB565) video modes. - Support for video formats ranging from 480i to 1080p, and display resolutions from VGA to UXGA (certain restrictions apply to the muxing option, video mode, and video format that can be selected). - Data lanes and clock lane remapping to ease PCB layout. The single lane transmitter consists of a single differential data lane (DB0N and DB0P) and a differential clock lane (CLKBN and CLKBP). It transmits video received on the AFE (processed through the SDP). The main features of the single lane MIPI transmitter (Transmitter B) include - Support for 8-bit YCbCr 4:2:2 video mode. - Support for 480i and 576i video formats. #### **INTERRUPTS** The ADV7481 features three interrupt request pins. INTRQ1 and INTRQ2 can be programmed to trigger interrupts based on various selectable events related to the HDMI/MHL receiver (video and audio related), the SDP, and the CP. INTRQ3 is dedicated to events related to the MHL CBUS. ### **OUTLINE DIMENSIONS** Figure 18. 100-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-100-4) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1, 2, 3</sup> | Temperature Range | Package Description | Package Option | |--------------------------|-------------------|-------------------------------------------------------|----------------| | ADV7481WBBCZ | −40°C to +85°C | 100-Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-100-4 | | ADV7481WBBCZ-RL | −40°C to +85°C | 100-Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-100-4 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. ### **AUTOMOTIVE PRODUCTS** The ADV7481W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors). www.analog.com $<sup>^{2}</sup>$ W = Qualified for Automotive Applications. <sup>&</sup>lt;sup>3</sup> This device is programmed with internal HDCP keys. Customer must have HDCP adopter status (consult Digital Protection, LLC, for licensing requirements) to purchase any components with internal HDCP keys