$\textbf{ADG3243-SPECIFICATIONS}^{1} \quad \text{($V_{\text{CC}} = 2.3$ V to $3.6$ V, $GND = 0$ V, all specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$, unless otherwise noted.)}$ | | | | B Version | | | | |------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------|------------------|-----|--------| | Parameter | Symbol | Conditions | Min | $\mathbf{Typ}^2$ | Max | Unit | | DC ELECTRICAL CHARACTERISTICS | | | | | | | | Input High Voltage | $V_{INH}$ | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2.0 | | | V | | | $V_{INH}$ | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | | V | | Input Low Voltage | V <sub>INL</sub> | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | 0.8 | V | | | $V_{INL}$ | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | | 0.7 | V | | Input Leakage Current | $I_{\rm I}$ | | | $\pm 0.01$ | ±1 | μA | | OFF State Leakage Current | $I_{OZ}$ | $0 \le A, B \le V_{CC}$ | | $\pm 0.01$ | ±1 | μA | | ON State Leakage Current | | $0 \le A, B \le V_{CC}$ | | $\pm 0.01$ | ±1 | μA | | Maximum Pass Voltage | $V_{P}$ | $V_A/V_B = V_{CC} = 3.3 \text{ V}, I_O = -5 \mu\text{A}$ | 2.0 | 2.5 | 2.9 | V | | | | $V_A/V_B = V_{CC} = 2.5 \text{ V}, I_O = -5 \mu A$ | 1.5 | 1.8 | 2.1 | V | | CAPACITANCE <sup>3</sup> | | | | | | | | A Port Off Capacitance | C <sub>A</sub> OFF | f = 1 MHz | | 3.5 | | pF | | B Port Off Capacitance | $C_B$ OFF | f = 1 MHz | | 3.5 | | pF | | A, B Port On Capacitance | $C_A$ , $C_B$ ON | f = 1 MHz | | 7 | | pF | | Control Input Capacitance | $C_{IN}$ | f = 1 MHz | | 4 | | pF | | SWITCHING CHARACTERISTICS <sup>3</sup> | | | | | | | | Propagation Delay A to B or B to A, t <sub>PD</sub> <sup>4</sup> | t <sub>PHI</sub> , t <sub>PLH</sub> | $C_L = 50 \text{ pF}, V_{CC} = 3 \text{ V}$ | | | 225 | ps | | Propagation Delay Matching <sup>5</sup> | 11125 1211 | 2 7 00 | | | 5 | ps | | Bus Enable Time $\overline{BEx}$ to A or $B^6$ | t <sub>PZH</sub> , t <sub>PZL</sub> | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | 1 | 3.2 | 4.6 | ns | | Bus Disable Time $\overline{BEx}$ to A or $B^6$ | $t_{PHZ}, t_{PLZ}$ | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | 1 | 3 | 4 | ns | | Bus Enable Time $\overline{BEx}$ to A or $B^6$ | t <sub>PZH</sub> , t <sub>PZL</sub> | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1 | 3 | 4 | ns | | Bus Disable Time $\overline{BEx}$ to A or $B^6$ | $t_{PHZ}$ , $t_{PLZ}$ | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1 | 2.5 | 3.4 | ns | | Maximum Data Rate | | $V_{CC} = 3.3 \text{ V}; V_A/V_B = 2 \text{ V}$ | | 1.5 | | Gbps | | Channel Jitter | | $V_{CC} = 3.3 \text{ V}; V_A/V_B = 2 \text{ V}$ | | 45 | | ps p-p | | DIGITAL SWITCH | | | | | | | | On Resistance | R <sub>ON</sub> | $V_{CC} = 3 \text{ V}, V_A = 0 \text{ V}, I_{BA} = 8 \text{ mA}$ | | 4.5 | 8 | Ω | | On resistance | TON | $V_{CC} = 3 \text{ V}, V_A = 1.7 \text{ V}, I_{BA} = 8 \text{ mA}$ | | 1.3 | 28 | Ω | | | | $V_{CC} = 2.3 \text{ V}, V_A = 0 \text{ V}, I_{BA} = 8 \text{ mA}$ | | 5 | 9 | Ω | | | | $V_{CC} = 2.3 \text{ V}, V_A = 1 \text{ V}, I_{BA} = 8 \text{ mA}$ | | 9 | 18 | Ω | | On Resistance Matching | $\Delta R_{\rm ON}$ | $V_{CC} = 3 \text{ V}, V_A = 0 \text{ V}, I_A = 8 \text{ mA}$ | | 0.1 | 0.5 | Ω | | POWER REQUIREMENTS | | | | | | | | V <sub>CC</sub> | | | 2.3 | | 3.6 | V | | Quiescent Power Supply Current | $I_{CC}$ | Digital Inputs = $0 \text{ V or V}_{CC}$ | 2.5 | 0.01 | 1 | μA | | Increase in $I_{CC}$ per Input <sup>7</sup> | $\Delta I_{CC}$ | $V_{CC} = 3.6 \text{ V}, \overline{\text{BE0}} = 3.0 \text{ V}, \overline{\text{BE1}} = V_{CC} \text{ or GND}$ | | 0.15 | 8 | μΑ | | | | 3.0 ., 220 3.0 ,, 221 | | | | h | ### NOTES Specifications subject to change without notice. -2-REV. 0 <sup>&</sup>lt;sup>1</sup>Temperature range is as follows: B Version: −40 °C to +85 °C. <sup>&</sup>lt;sup>2</sup>Typical values are at 25°C, unless otherwise stated. <sup>&</sup>lt;sup>3</sup>Guaranteed by design, not subject to production test. <sup>&</sup>lt;sup>4</sup>The digital switch contributes no propagation delay other than the RC delay of the typical R<sub>ON</sub> of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. <sup>&</sup>lt;sup>5</sup>Propagation delay matching between channels is calculated from the on resistance matching and load capacitance of 50 pF. <sup>&</sup>lt;sup>6</sup>See Timing Measurement Information section. $<sup>^{7}</sup>$ This current applies to the control pin $\overline{BEx}$ only. The A and B ports contribute no significant ac or dc currents as they transition. ### **ABSOLUTE MAXIMUM RATINGS\*** $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ | $V_{CC}$ to GND | |---------------------------------------------| | DC Input Voltage0.5 V to +4.6 V | | DC Output Current 25 mA per Channel | | Operating Temperature Range | | Industrial (B Version)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature | | $\theta_{IA}$ Thermal Impedance | | Lead Temperature, Soldering (10 sec) 300°C | | IR Reflow, Peak Temperature (<20 sec) 235°C | | | <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. ### PIN CONFIGURATION 8-Lead SOT-23 ### PIN FUNCTION DESCRIPTIONS | Pin No. | Mnemonic | Description | |---------|----------|-------------------------------| | 1 | BE0 | Bus Enable (Active Low) | | 2 | A0 | Port A0, Input or Output | | 3 | A1 | Port A1, Input or Output | | 4 | GND | Ground Reference | | 5 | B1 | Port B1, Input or Output | | 6 | B0 | Port B0, Input or Output | | 7 | BE1 | Bus Enable (Active Low) | | 8 | $V_{CC}$ | Positive Power Supply Voltage | Table I. Truth Table | BEx | Function | |-----|-------------------------------------------------------| | L | Ax = Bx, 3.3 V to 2.5 V/2.5 V to 1.8 V Level Shifting | | H | Disconnect | ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package | Branding | | |------------------|-------------------|-------------------------------------------|---------|----------|--| | ADG3243BRJ-R2 | -40°C to +85°C | SOT-23 (Small Outline Transistor Package) | RJ-8 | SFA | | | ADG3243BRJ-REEL | -40°C to +85°C | SOT-23 (Small Outline Transistor Package) | RJ-8 | SFA | | | ADG3243BRJ-REEL7 | -40°C to +85°C | SOT-23 (Small Outline Transistor Package) | RJ-8 | SFA | | ### **CAUTION** \_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG3243 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. 0 -3- ### **TERMINOLOGY** | $V_{CC}$ | Positive Power Supply Voltage. | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | Ground (0 V) Reference. | | $V_{INH}$ | Minimum Input Voltage for Logic 1. | | $V_{INL}$ | Maximum Input Voltage for Logic 0. | | $I_{I}$ | Input Leakage Current at the Control Inputs. | | $I_{OZ}$ | OFF State Leakage Current. It is the maximum leakage current at the switch pin in the OFF state. | | $I_{OL}$ | ON State Leakage Current. It is the maximum leakage current at the switch pin in the ON state. | | $V_P$ | Maximum Pass Voltage. The maximum pass voltage relates to the clamped output voltage of an NMOS device when the switch input voltage is equal to the supply voltage. | | R <sub>ON</sub> | Ohmic Resistance Offered by a Switch in the ON State. It is measured at a given voltage by forcing a specified amount of current through the switch. | | $\Delta R_{ON}$ | ON Resistance Match between Any Two Channels, i.e., $R_{ON}$ max – $R_{ON}$ min. | | C <sub>X</sub> OFF | OFF Switch Capacitance. | | C <sub>X</sub> ON | ON Switch Capacitance. | | $C_{IN}$ | Control Input Capacitance. This consists of BEx. | | $I_{CC}$ | Quiescent Power Supply Current. This current represents the leakage current between the $V_{CC}$ and ground pins. It is measured when all control inputs are at a logic high or low level and the switches are OFF. | | $\Delta I_{CC}$ | Extra power supply current component for the $\overline{\rm EN}$ control input when the input is not driven at the supplies. | | t <sub>PLH</sub> , t <sub>PHL</sub> | Data Propagation Delay through the Switch in the ON State. Propagation delay is related to the RC time constant $R_{ON} \times C_L$ , where $C_L$ is the load capacitance. | | $t_{PZH}$ , $t_{PZL}$ | Bus Enable Times. These are the times taken to cross the $V_T$ voltage at the switch output when the switch turns or in response to the control signal, $\overline{BEx}$ . | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Bus Disable Times. This is the time taken to place the switch in the high impedance OFF state in response to the control signal. It is measured as the time taken for the output voltage to change by $V_{\Delta}$ from the original quiescent level, with reference to the logic level transition at the control input. (Refer to Figure 3 for enable and disable times.) | | Max Data Rate | Maximum Rate at which Data Can Be Passed through the Switch. | | Channel Jitter | Peak-to-Peak Value of the Sum of the Deterministic and Random Jitter of the Switch Channel. | # **Typical Performance Characteristics—ADG3243** TPC 1. On Resistance vs. Input Voltage TPC 2. On Resistance vs. Input Voltage TPC 3. On Resistance vs. Input Voltage for Different Temperatures TPC 4. On Resistance vs. Input Voltage for Different Temperatures TPC 5. Pass Voltage vs. $V_{CC}$ TPC 6. Pass Voltage vs. V<sub>CC</sub> TPC 7. I<sub>CC</sub> vs. Enable Frequency TPC 8. Output Low Characteristic TPC 9. Output High Characteristic REV. 0 –5– TPC 10. Charge Injection vs. Source Voltage TPC 13. Off Isolation vs. Frequency TPC 16. Eye Width vs. Data Rate; PRBS 31 TPC 11. Bandwidth vs. Frequency TPC 14. Enable/Disable Time vs. Temperature TPC 17. Eye Pattern; 1.5 Gbps, $V_{CC} = 3.3 \text{ V}$ , PRBS 31 TPC 12. Crosstalk vs. Frequency TPC 15. Jitter vs. Data Rate; PRBS 31 TPC 18. Eye Pattern; 1.244 Gbps, $V_{CC} = 2.5 \text{ V}$ , PRBS 31 ### TIMING MEASUREMENT INFORMATION For the following load circuit and waveforms, the notation that is used is $V_{\mbox{\scriptsize IN}}$ and $V_{\mbox{\scriptsize OUT}}$ where $$V_{IN} = V_A$$ and $V_{OUT} = V_B$ or $V_{IN} = V_B$ and $V_{OUT} = V_A$ NOTES PULSE GENERATOR FOR ALL PULSES: $t_R \le$ 2.5ns, $t_F \le$ 2.5ns, FREQUENCY $\le$ 10MHz. C<sub>L</sub> INCLUDES BOARD, STRAY, AND LOAD CAPACITANCES. OF THE TERMINATION RESISTOR, SHOULD BE EQUAL TO Z<sub>OUT</sub> OF THE PULSE GENERATOR. Figure 1. Load Circuit Figure 2. Propagation Delay ### **Test Conditions** | Symbol | $V_{\rm CC}$ = 3.3 V $\pm$ 0.3 V | $V_{\rm CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | Unit | |-----------------------------------|----------------------------------|------------------------------------------------|------| | $\overline{R_L}$ | 500 | 500 | Ω | | $V_{\scriptscriptstyle \Delta}$ | 300 | 150 | mV | | $C_{\mathrm{L}}$ $V_{\mathrm{T}}$ | 50 | 30 | pF | | $V_{\rm T}$ | 1.5 | 0.9 | V | Table II. Switch Position | Test | S1 | |-------------------------------------------------------------------------|--------------------------------------------------------------| | $t_{\mathrm{PLZ}},t_{\mathrm{PZL}}$ $t_{\mathrm{PHZ}},t_{\mathrm{PZH}}$ | $\begin{array}{c} 2 \times V_{CC} \\ \text{GND} \end{array}$ | Figure 3. Enable and Disable Times ### **BUS SWITCH APPLICATIONS** ### Mixed Voltage Operation, Level Translation Bus switches can provide an ideal solution for interfacing between mixed voltage systems. The ADG3243 is suitable for applications where voltage translation from 3.3 V technology to a lower voltage technology is needed. This device can translate from 2.5 V to 1.8 V or bidirectionally from 3.3 V directly to 2.5 V. Figure 4 shows a block diagram of a typical application in which a user needs to interface between a 3.3 V ADC and a 2.5 V microprocessor. The microprocessor may not have 3.3 V tolerant inputs, therefore placing the ADG3243 between the two devices allows the devices to communicate easily. The bus switch directly connects the two blocks, thus introducing minimal propagation delay, timing skew, or noise. Figure 4. Level Translation between a 3.3 V ADC and a 2.5 V Microprocessor ### 3.3 V to 2.5 V Translation When $V_{CC}$ is 3.3 V and the input signal range is 0 V to $V_{CC}$ , the maximum output signal will be clamped to within a voltage threshold below the $V_{CC}$ supply. Figure 5. 3.3 V to 2.5 V Voltage Translation In this case, the output will be limited to 2.5 V, as shown in Figure 6. This device can be used for translation from 2.5 V to 3.3 V devices and also between two 3.3 V devices. Figure 6. 3.3 V to 2.5 V Voltage Translation ### 2.5 V to 1.8 V Translation When $V_{CC}$ is 2.5 V and the input signal range is 0 V to $V_{CC}$ , the maximum output signal will, as before, be clamped to within a voltage threshold below the $V_{CC}$ supply. In this case, the output will be limited to approximately 1.8 V, as shown in Figure 8. Figure 7. 2.5 V to 1.8 V Voltage Translation Figure 8. 2.5 V to 1.8 V Voltage Translation #### **Bus Isolation** A common requirement of bus architectures is low capacitance loading of the bus. Such systems require bus bridge devices that extend the number of loads on the bus without exceeding the specifications. Because the ADG3243 is designed specifically for applications that do not need drive yet require simple logic functions, it solves this requirement. The device isolates access to the bus, thus minimizing capacitance loading. Figure 9. Location of Bus Switched in a Bus Isolation Application ### Hot Plug and Hot Swap Isolation The ADG3243 is suitable for hot swap and hot plug applications. The output signal of the ADG3243 is limited to a voltage that is below the $V_{\rm CC}$ supply, as shown in Figures 6 and 8. Therefore the switch acts like a buffer to take the impact from hot insertion, protecting vital and expensive chipsets from damage. In hot plug applications, the system cannot be shut down when new hardware is being added. To overcome this, a bus switch can be positioned on the backplane between the bus devices and the hot plug connectors. The bus switch is turned off during hot plug. Figure 10 shows a typical example of this type of application. Figure 10. ADG3243 in a Hot Plug Application There are many systems, such as docking stations, PCI boards for servers, and line cards for telecommunications switches, that require the ability to handle hot swapping. If the bus can be isolated prior to insertion or removal, there is more control over the hot swap event. This isolation can be achieved using bus switches. The bus switches are positioned on the hot swap card between the connector and the devices. During hot swap, the ground pin of the hot swap card must connect to the ground pin of the backplane before any other signal or power pins. #### **Analog Switching** Bus switches can be used in many analog switching applications, for example, video graphics. Bus switches can have lower on resistance, smaller ON and OFF channel capacitance, and thus improved frequency performance than their analog counterparts. The bus switch channel itself, consisting solely of an NMOS switch, limits the operating voltage (see TPC 1 for a typical plot), but in many cases, this does not present an issue. ### High Impedance during Power-Up/Power-Down To ensure the high impedance state during power-up or power-down, $\overline{BEx}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. REV. 0 –9– ### **OUTLINE DIMENSIONS** # 8-Lead Small Outline Transistor Package [SOT-23] (RJ-8) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-178BA