### **TABLE OF CONTENTS**

| Features                                           | I |
|----------------------------------------------------|---|
| Applications                                       | 1 |
| Functional Block Diagram                           | 1 |
| General Description                                | 1 |
| Revision History                                   | 2 |
| Specifications                                     | 3 |
| AC Performance Characteristics                     | 5 |
| Standalone Timing Characteristics                  | 5 |
| Daisy-Chaining and Readback Timing Characteristics | 6 |
| Absolute Maximum Ratings                           | 7 |
| ESD Caution                                        | 7 |
| Pin Configuration and Function Descriptions        | 8 |
| Typical Performance Characteristics                | 9 |
| Terminology                                        | 2 |
| Theory of Operation                                | 3 |
| DAC Architecture1                                  | 3 |
| Serial Interface                                   | 3 |
|                                                    |   |

| 1  | PD Function                                       | 13 |
|----|---------------------------------------------------|----|
| 1  | Readback Function                                 | 13 |
| 1  | CLR Function                                      | 13 |
| 1  | Output Voltage                                    | 14 |
| 2  | Bipolar Configuration                             | 14 |
| 3  | Microprocessor Interfacing                        | 15 |
| 5  | AD5530/AD5531 to ADSP-21xx                        | 15 |
| 5  | AD5530/AD5531 to 8051 Interface                   | 15 |
| 6  | AD5530/AD5531 to MC68HC11 Interface               | 15 |
| 7  | Applications Information                          | 17 |
| 7  | Optocoupler Interface                             | 17 |
| 8  | Serial Interface to Multiple AD5530s or AD5531s   | 17 |
| 9  | Daisy-Chaining Interface with Multiple AD5530s or |    |
| 2  | AD5531s                                           | 17 |
| .3 | Outline Dimensions                                | 18 |
| .3 | Ordering Guide                                    | 18 |

| REVISION HISTORY                 |          |
|----------------------------------|----------|
| 1/07—Rev. A to Rev. B            |          |
| Updated Format                   | Universa |
| Changes to Figure 28             | 17       |
| 3/06—Rev. 0 to Rev. A            |          |
| Change to Table 3                |          |
| Change to Figure 4               | 8        |
| Change to Output Voltage Section | 14       |
| Change to Ordering Guide         | 18       |
| 5/02—Revision 0: Initial Version |          |

### **SPECIFICATIONS**

 $V_{DD} = 15 \ V \pm 10\%; V_{SS} = -15 \ V \pm 10\%; GND = 0 \ V; R_L = 5 \ k\Omega \ \ and \ C_L = 220 \ pF \ to \ GND. \ All \ specifications \ T_{MIN} \ to \ T_{MAX}, unless \ otherwise \ noted.$ 

Table 1.

| Parameter <sup>1</sup>                           | AD5530   | AD5531   | Unit           | Test Conditions/Comments              |
|--------------------------------------------------|----------|----------|----------------|---------------------------------------|
| ACCURACY                                         |          |          |                |                                       |
| Resolution                                       | 12       | 14       | Bits           |                                       |
| Relative Accuracy                                | ±1       | ±2       | LSB max        |                                       |
| Differential Nonlinearity                        | ±1       | ±1       | LSB max        | Guaranteed monotonic over temperature |
| Zero-Scale Error                                 | ±2       | ±8       | LSB max        | Typically within ±1 LSB               |
| Full-Scale Error                                 | ±2       | ±8       | LSB max        | Typically within ±1 LSB               |
| Gain Error                                       | ±1       | ±4       | LSB typ        |                                       |
| Gain Temperature Coefficient <sup>2</sup>        | 0.5      | 0.5      | ppm FSR/°C typ |                                       |
|                                                  | 10       | 10       | ppm FSR/°C max |                                       |
| REFERENCE INPUTS <sup>2</sup>                    |          |          |                |                                       |
| Reference Input Range                            | 0 to 5   | 0 to 5   | V min to V max | Max output range ±10 V                |
| DC Input Resistance                              | 100      | 100      | MΩ typ         |                                       |
| Input Current                                    | ±1       | ±1       | μA max         | Per input, typically ±20 nA           |
| DUTGND INPUT <sup>2</sup>                        |          |          |                |                                       |
| DC Input Impedance                               | 60       | 60       | kΩ typ         |                                       |
| Max Input Current                                | ±0.3     | ±0.3     | mA typ         |                                       |
| Input Range                                      | -4 to +4 | -4 to +4 | V min to V max | Max output range ±10 V                |
| O/P CHARACTERISTICS <sup>2</sup>                 |          |          |                |                                       |
| Output Voltage Swing                             | ±10      | ±10      | V max          |                                       |
| Short-Circuit Current                            | 15       | 15       | mA max         |                                       |
| Resistive Load                                   | 5        | 5        | kΩ min         | To 0 V                                |
| Capacitive Load                                  | 1200     | 1200     | pF max         | To 0 V                                |
| DC Output Impedance                              | 0.5      | 0.5      | Ω max          |                                       |
| DIGITAL I/O                                      |          |          |                |                                       |
| V <sub>INH</sub> , Input High Voltage            | 2.4      | 2.4      | V min          |                                       |
| V <sub>INL</sub> , Input Low Voltage             | 0.8      | 0.8      | V max          |                                       |
| I <sub>INH</sub> , Input Current                 | ±10      | ±10      | μA max         | Total for all pins                    |
| C <sub>IN</sub> , Input Capacitance <sup>2</sup> | 10       | 10       | pF max         | 3 pF typical                          |
| SDO V <sub>OL</sub> , Output Low Voltage         | 0.4      | 0.4      | V max          | I <sub>SINK</sub> = 1 mA              |
| POWER REQUIREMENTS                               |          |          |                |                                       |
| $V_{DD}/V_{SS}$                                  | +15/-15  | +15/-15  | V nom          | ±10% for specified performance        |
| Power Supply Sensitivity                         |          |          |                |                                       |
| $\Delta$ Full Scale/ $\Delta$ V <sub>DD</sub>    | 110      | 110      | dB typ         |                                       |
| ΔFull Scale/ΔV <sub>SS</sub>                     | 100      | 100      | dB typ         |                                       |
| $I_{DD}$                                         | 2        | 2        | mA max         | Outputs unloaded                      |
| I <sub>SS</sub>                                  | 2        | 2        | mA max         | Outputs unloaded                      |
| I <sub>DD</sub> in Power-Down                    | 150      | 150      | μA max         | Typically 50 μA                       |

 $<sup>^{1}</sup>$  Temperature range for B Version:  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}.$ 

<sup>&</sup>lt;sup>2</sup> Guaranteed by design, not subject to production test.

 $V_{DD}=12~V~\pm~10\%;~V_{SS}=-12~V~\pm~10\%;~GND=0~V;~R_L=5~k\Omega~and~C_L=220~pF~to~GND;~T_A=T_{MIN}~to~T_{MAX},~unless~otherwise~noted.$ 

Table 2.

| Parameter <sup>1</sup>                           | AD5530 AD5531            |            | Unit             | Test Conditions/Comments              |  |
|--------------------------------------------------|--------------------------|------------|------------------|---------------------------------------|--|
| ACCURACY                                         |                          |            |                  |                                       |  |
| Resolution                                       | 12                       | 14         | Bits             |                                       |  |
| Relative Accuracy                                | ±1                       | ±2         | LSB max          |                                       |  |
| Differential Nonlinearity                        | ±1                       | ±1         | LSB max          | Guaranteed monotonic over temperature |  |
| Zero-Scale Error                                 | ±2                       | ±8         | LSB max          | Typically within ±1 LSB               |  |
| Full-Scale Error                                 | ±2                       | ±8         | LSB max          | Typically within ±1 LSB               |  |
| Gain Error                                       | ±1                       | ±4         | LSB typ          |                                       |  |
| Gain Temperature Coefficient <sup>2</sup>        | 0.5                      | 0.5        | ppm FSR/°C typ   |                                       |  |
|                                                  | 10                       | 10         | ppm FSR/°C max   |                                       |  |
| REFERENCE INPUTS <sup>2</sup>                    |                          |            |                  |                                       |  |
| Reference Input Range                            | 0 to 4.096               | 0 to 4.096 | V min to V max   | Max output range ±8.192 V             |  |
| DC Input Resistance                              | 100                      | 100        | MΩ typ           |                                       |  |
| Input Current                                    | ±1                       | ±1         | μA max           | Per input, typically ±20 nA           |  |
| DUTGND INPUT <sup>2</sup>                        |                          |            |                  |                                       |  |
| DC Input Impedance                               | 60                       | 60         | kΩ typ           |                                       |  |
| Max Input Current                                | ±0.3                     | ±0.3       | mA typ           |                                       |  |
| Input Range                                      | -3 to +3                 | -3 to +3   | V min to V max   | Max output range ±8.192 V             |  |
| O/P CHARACTERISTICS <sup>2</sup>                 |                          |            |                  |                                       |  |
| Output Voltage Swing                             | ±8.192                   | ±8.192     | V max            |                                       |  |
| Short-Circuit Current                            | 15                       | 15         | mA max           |                                       |  |
| Resistive Load                                   | 5                        | 5          | kΩ min           | To 0 V                                |  |
| Capacitive Load                                  | apacitive Load 1200 1200 |            | pF max           | To 0 V                                |  |
| DC Output Impedance                              | 0.5                      | 0.5 Ω max  |                  |                                       |  |
| DIGITAL I/O                                      |                          |            |                  |                                       |  |
| V <sub>INH</sub> , Input High Voltage            | 2.4                      | 2.4        | V min            |                                       |  |
| V <sub>INL</sub> , Input Low Voltage             | 0.8                      | 0.8        | V max            |                                       |  |
| I <sub>INH</sub> , Input Current                 | ±10                      | ±10        | μA max           | Total for all pins                    |  |
| C <sub>IN</sub> , Input Capacitance <sup>2</sup> | 10                       | 10         | pF max           | 3 pF typical                          |  |
| SDO V <sub>OL</sub> , Output Low Voltage         | 0.4                      | 0.4        | V max            | I <sub>SINK</sub> = 1 mA              |  |
| POWER REQUIREMENTS                               |                          |            |                  |                                       |  |
| $V_{DD}/V_{SS}$                                  | +12/-12                  | +12/-12    | V nom            | ±10% for specified performance        |  |
| Power Supply Sensitivity                         |                          |            |                  |                                       |  |
| ΔFull Scale/ΔV <sub>DD</sub>                     | 110                      | 110        | dB typ           |                                       |  |
| ΔFull Scale/ΔV <sub>SS</sub>                     |                          |            | dB typ           |                                       |  |
| I <sub>DD</sub>                                  | 2 2 mA max Outp          |            | Outputs unloaded |                                       |  |
| Iss                                              | 2                        | 2          | mA max           | Outputs unloaded                      |  |
| I <sub>DD</sub> in Power-Down                    | 150                      | 150        | μA max           | Typically 50 μA                       |  |

 $<sup>^{1}</sup>$  Temperature range for B Version: –40  $^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$  .

<sup>&</sup>lt;sup>2</sup> Guaranteed by design, not subject to production test.

#### **AC PERFORMANCE CHARACTERISTICS**

 $V_{DD} = 10.8 \text{ V}$  to 16.5 V,  $V_{SS} = -10.8 \text{ V}$  to -16.5 V; GND = 0 V;  $R_L = 5 \text{ k}\Omega$  and  $C_L = 220 \text{ pF}$  to GND. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 3.

| Parameter                             | <b>B</b> Version | Unit       | Test Conditions/Comments                                                                                  |
|---------------------------------------|------------------|------------|-----------------------------------------------------------------------------------------------------------|
| DYNAMIC PERFORMANCE                   |                  |            |                                                                                                           |
| Output Voltage Settling Time          | 20               | μs typ     | Full-scale change to $\pm \frac{1}{2}$ LSB. DAC latch contents alternately loaded with all 0s and all 1s. |
| Slew Rate                             | 1.3              | V/μs typ   |                                                                                                           |
| Digital-to-Analog Glitch Impulse      | 120              | nV-s typ   | DAC latch alternately loaded with 0x0FFF and 0x1000. Not dependent on load conditions.                    |
| Digital Feedthrough                   | 0.5              | nV-s typ   | Effect of input bus activity on DAC output under test.                                                    |
| Output Noise Spectral Density @ 1 kHz | 100              | nV/√Hz typ | All 1s loaded to DAC.                                                                                     |

#### STANDALONE TIMING CHARACTERISTICS

 $V_{DD}$  = 10.8 V to 16.5 V,  $V_{SS}$  = -10.8 V to -16.5 V; GND = 0 V;  $R_L$  = 5 k $\Omega$  and  $C_L$  = 220 pF to GND. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 4.

| Parameter <sup>1, 2</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit    | Description                           |
|---------------------------|----------------------------------------------|---------|---------------------------------------|
| f <sub>MAX</sub>          | 7                                            | MHz max | SCLK frequency                        |
| $t_1$                     | 140                                          | ns min  | SCLK cycle time                       |
| $t_2$                     | 60                                           | ns min  | SCLK low time                         |
| $t_3$                     | 60                                           | ns min  | SCLK high time                        |
| t <sub>4</sub>            | 50                                           | ns min  | SYNC to SCLK falling edge setup time  |
| <b>t</b> <sub>5</sub>     | 40                                           | ns min  | SCLK falling edge to SYNC rising edge |
| t <sub>6</sub>            | 50                                           | ns min  | Min SYNC high time                    |
| t <sub>7</sub>            | 40                                           | ns min  | Data setup time                       |
| t <sub>8</sub>            | 15                                           | ns min  | Data hold time                        |
| t <sub>9</sub>            | 5                                            | ns min  | SYNC high to LDAC low                 |
| t <sub>10</sub>           | 50                                           | ns min  | LDAC pulse width                      |
| t <sub>11</sub>           | 5                                            | ns min  | LDAC high to SYNC low                 |
| t <sub>12</sub>           | 50                                           | ns min  | CLR pulse width                       |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design, not subject to production test.

<sup>&</sup>lt;sup>2</sup> Sample tested during initial release and after any redesign or process change that can affect this parameter. All input signals are measured with  $t_R = t_F = 5$  ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ .



Figure 2. Timing Diagram for Standalone Mode

#### DAISY-CHAINING AND READBACK TIMING CHARACTERISTICS

 $V_{DD}$  = 10.8 V to 16.5 V,  $V_{SS}$  = -10.8 V to -16.5 V; GND = 0 V;  $R_L$  = 5 k $\Omega$  and  $C_L$  = 220 pF to GND. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 5.

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit                                        | Description                           |
|------------------------------|----------------------------------------------|---------------------------------------------|---------------------------------------|
| f <sub>MAX</sub>             | 2                                            | MHz max                                     | SCLK frequency                        |
| t <sub>1</sub>               | 500                                          | ns min                                      | SCLK cycle time                       |
| $t_2$                        | 200                                          | ns min                                      | SCLK low time                         |
| t <sub>3</sub>               | 200                                          | ns min                                      | SCLK high time                        |
| $t_4$                        | 50                                           | ns min                                      | SYNC to SCLK falling edge setup time  |
| $t_5$                        | 40                                           | ns min                                      | SCLK falling edge to SYNC rising edge |
| t <sub>6</sub>               | 50                                           | ns min                                      | Min SYNC high time                    |
| <b>t</b> <sub>7</sub>        | 40                                           | ns min                                      | Data setup time                       |
| t <sub>8</sub>               | 15                                           | ns min Data hold time                       |                                       |
| t <sub>12</sub>              | 50                                           | ns min CLR pulse width                      |                                       |
| t <sub>13</sub>              | 130                                          | ns min                                      | SCLK falling edge to SDO valid        |
| t <sub>14</sub>              | 50                                           | ns max SCLK falling edge to SDO invalid     |                                       |
| t <sub>15</sub>              | 50                                           | ns min RBEN to SCLK falling edge setup time |                                       |
| t <sub>16</sub>              | 50                                           | ns min RBEN hold time                       |                                       |
| t <sub>17</sub>              | 100                                          | ns min                                      | RBEN falling edge to SDO valid        |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design, not subject to production test.

 $<sup>^3</sup>$  SDO;  $R_{PULLUP} = 5~k\Omega,\, C_L = 15~pF$ 



Figure 3. Timing Diagram for Daisy-Chaining and Readback Mode

<sup>&</sup>lt;sup>2</sup> Sample tested during initial release and after any redesign or process change that can affect this parameter. All input signals are measured with  $t_R = t_F = 5$  ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ .

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 6.

| Parameter                                          | Rating                                              |
|----------------------------------------------------|-----------------------------------------------------|
| V <sub>DD</sub> to GND                             | −0.3 V to +17 V                                     |
| V <sub>SS</sub> to GND                             | +0.3 V to -17 V                                     |
| Digital Inputs to GND                              | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$          |
| SDO to GND                                         | -0.3 V to +6.5 V                                    |
| REFIN to REFAGND                                   | −0.3 V to +17 V                                     |
| REFIN to GND                                       | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$ |
| REFAGND to GND                                     | $V_{SS} - 0.3  V$ to $V_{DD} + 0.3  V$              |
| DUTGND to GND                                      | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$ |
| Operating Temperature Range                        |                                                     |
| Industrial (B Version)                             | -40°C to +85°C                                      |
| Storage Temperature Range                          | −65°C to +150°C                                     |
| Maximum Junction Temperature (T <sub>J MAX</sub> ) | 150°C                                               |
| Package Power Dissipation                          | $(T_{JMAX} - T_{A})/\theta_{JA}$                    |
| Thermal Impedance $\theta_{JA}$                    |                                                     |
| TSSOP (RU-16)                                      | 150.4°C/W                                           |
| Lead Temperature (Soldering 10 sec)                | 300°C                                               |
| IR Reflow, Peak Temperature (<20 sec)              | 235°C                                               |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

**Table 7. Pin Function Descriptions** 

| Pin No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                               |
|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | REFAGND          | For bipolar ±10 V output range, this pin should be tied to 0 V.                                                                                                                                                                                                                                                                                                           |
| 2       | REFIN            | This is the voltage reference input for the DAC. Connect to external 5 V reference for specified bipolar $\pm 10$ V output.                                                                                                                                                                                                                                               |
| 3       | LDAC             | Load DAC Logic Input (Active Low). When taken low, the contents of the shift register are transferred to the DAC register. LDAC can be tied permanently low, enabling the outputs to be updated on the rising edge of SYNC.                                                                                                                                               |
| 4       | SDIN             | Serial Data Input. This device accepts 16-bit words. Data is clocked into the input register on the falling edge of SCLK.                                                                                                                                                                                                                                                 |
| 5       | SYNC             | Active Low Control Input. Data is clocked into the shift register on the falling edges of SCLK.                                                                                                                                                                                                                                                                           |
| 6       | RBEN             | Active Low Readback Enable Function. This function allows the contents of the DAC register to be read. Data from the DAC register is shifted out on the SDO pin on each rising edge of SCLK.                                                                                                                                                                              |
| 7       | SCLK             | Clock Input. Data is clocked into the input register on the falling edge of SCLK.                                                                                                                                                                                                                                                                                         |
| 8       | SDO              | Serial Data Out. This pin is <u>used</u> to clock out the serial data previously written to the input shift register or can be used in conjunction with RBEN to read back the data from the DAC register. This is an open drain output; it should be pulled high with an external pull-up resistor. In standalone mode, SDO should be tied to GND or left high impedance. |
| 9       | CLR              | Level Sensitive, Active Low Input. A falling edge of CLR resets Vout to DUTGND. The contents of the registers are untouched.                                                                                                                                                                                                                                              |
| 10      | PD               | This allows the DAC to be put into a power-down state.                                                                                                                                                                                                                                                                                                                    |
| 11      | GND              | Ground Reference.                                                                                                                                                                                                                                                                                                                                                         |
| 12      | NC               | Do not connect anything to this pin.                                                                                                                                                                                                                                                                                                                                      |
| 13      | $V_{SS}$         | Negative Analog Supply Voltage. $-12 \text{ V} \pm 10\%$ or $-15 \text{ V} \pm 10\%$ , for specified performance.                                                                                                                                                                                                                                                         |
| 14      | DUTGND           | V <sub>OUT</sub> is referenced to the voltage applied to this pin.                                                                                                                                                                                                                                                                                                        |
| 15      | V <sub>OUT</sub> | DAC Output.                                                                                                                                                                                                                                                                                                                                                               |
| 16      | $V_{DD}$         | Positive Analog Supply Voltage. 12 V $\pm$ 10% or 15 V $\pm$ 10%, for specified performance.                                                                                                                                                                                                                                                                              |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. AD5530 Typical INL Plot



Figure 6. AD5530 Typical DNL Plot



Figure 7. AD5531 Typical INL Plot



Figure 8. AD5531 Typical DNL Plot



Figure 9. AD5531 Typical INL Error vs. Temperature



Figure 10. AD5531 Typical DNL Error vs. Temperature



Figure 11. AD5531 Typical INL Error vs. Reference Voltage



Figure 12. Typical Full-Scale and Offset Error vs. Temperature



Figure 13. I<sub>DD</sub> vs. V<sub>DD</sub>/V<sub>SS</sub>



Figure 14. IDD in Power-Down vs. Supply



Figure 15. Settling Time



Figure 16. Typical Digital-to-Analog Glitch Impulse



Figure 17. Typical Power-Down Time

### **TERMINOLOGY**

#### **Relative Accuracy**

Relative accuracy or endpoint linearity is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function.

#### **Differential Nonlinearity**

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity.

#### **Zero-Scale Error**

Zero-scale error is a measure of the output error when all 0s are loaded to the DAC latch.

#### **Full-Scale Error**

This is the error in DAC output voltage when all 1s are loaded into the DAC latch. Ideally the output voltage, with all 1s loaded into the DAC latch, should be  $2\,V_{REF}-1$  LSB.

#### **Gain Error**

Gain error is the difference between the actual and ideal analog output range, expressed as a percent of the full-scale range. It is the deviation in slope of the DAC transfer characteristic from ideal.

#### **Output Voltage Settling Time**

This is the amount of time it takes for the output to settle to a specified level for a full-scale input change.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the area of the glitch in nV-s and is measured when the digital input code is changed by 1 LSB at the major carry transition.

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-s and is measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

### THEORY OF OPERATION

#### **DAC ARCHITECTURE**

The AD5530/AD5531 are pin-compatible 12- and 14-bit DACs. The AD5530 consists of a straight 12-bit R-2R voltage mode DAC, and the AD5531 consists of a 14-bit R-2R section. Using a 5 V reference connected to the REFIN pin and REFAGND tied to 0 V, a bipolar ±10 V voltage output results. The DAC coding is straight binary.

#### **SERIAL INTERFACE**

Serial data on the SDIN input is loaded to the input register under the control of SCLK, SYNC, and LDAC. A write operation transfers a 16-bit word to the AD5530/AD5531. Figure 2 and Figure 3 show the timing diagrams. Figure 18 and Figure 19 show the contents of the input shift register. Twelve or 14 bits of the serial word are data bits; the rest are don't cares.



Figure 18. AD5530 Input Shift Register Contents



Figure 19. AD5531 Input Shift Register Contents

The serial word is framed by the signal, SYNC. After a high-to-low transition on SYNC, data is latched into the input shift register on the falling edges of SCLK. There are two ways the DAC register and output can be updated. The LDAC signal is examined on the falling edge of SYNC; depending on its status, either a synchronous or asynchronous update is selected. If LDAC is low, then the DAC register and output are updated on the low-to-high transition of SYNC. Alternatively, if LDAC is high upon sampling, the DAC register is not loaded with the new data on a rising edge of SYNC. The contents of the DAC register and the output voltage are updated by bringing LDAC low any time after the 16-bit data transfer is complete. LDAC can be tied permanently low if required. A simplified diagram of the input loading circuitry is illustrated in Figure 20.



Figure 20. Simplified Serial Interface

Data written to the part via SDIN is available on the SDO pin 16 clocks later if the readback function is not used. SDO data is clocked out on the falling edge of the serial clock with some delay.

#### **PD FUNCTION**

The  $\overrightarrow{PD}$  pin allows the user to place the device into power-down mode. While in this mode, power consumption is at a minimum; the device draws only 50  $\mu$ A of current. The  $\overline{PD}$  function does not affect the contents of the DAC register.

#### READBACK FUNCTION

The AD5530/AD5531 allows the data contained in the DAC register to be read back if required. The pins involved are the RBEN and SDO (serial data out). When RBEN is taken low, on the next falling edge of SCLK, the contents of the DAC register are transferred to the shift register. RBEN can be used to frame the readback data by leaving it low for 16 clock cycles, or it can be asserted high after the required hold time. The shift register contains the DAC register data and this is shifted out on the SDO line on each falling edge of SCLK with some delay. This ensures the data on the serial data output pin is valid for the falling edge of the receiving part. The two MSBs of the 16-bit word are 0s.

#### **CLR FUNCTION**

The falling edge of  $\overline{CLR}$  causes  $V_{OUT}$  to be reset to the same potential as DUTGND. The contents of the registers remain unchanged, so the user can reload the previous data with  $\overline{LDAC}$  after  $\overline{CLR}$  is asserted high. Alternatively, if  $\overline{LDAC}$  is tied low, the output is loaded with the contents of the DAC register automatically after  $\overline{CLR}$  is brought high.

#### **OUTPUT VOLTAGE**

The DAC transfer function is as follows:

$$V_{OUT} = 2 \times [2 \times ((REFIN - REFAGND) \times \frac{D}{2^N}) + 2 \times REFAGND - REFIN] - DUTGND$$

where:

*D* is the decimal data-word loaded to the DAC register. *N* is the resolution of the DAC.

#### **BIPOLAR CONFIGURATION**

Figure 21 shows the AD5530/AD5531 in a bipolar circuit configuration. REFIN is driven by the AD586, 5 V reference, and the REFAGND and DUTGND pins are tied to GND. This results in a bipolar output voltage ranging from  $-10~\rm V$  to  $+10~\rm V$ . Resistor R1 is provided (if required) for gain adjust. Figure 22 shows the transfer function of the DAC when REFAGND is tied to 0 V.



Figure 21. Bipolar ±10 V Operation



Figure 22. Output Voltage vs. DAC Input Codes (Hex)

### MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5530/AD5531 is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a synchronization signal. The AD5530/AD5531 requires a 16-bit data-word with data valid on the falling edge of SCLK.

For all the interfaces, the DAC output update can be done automatically when all the data is clocked in or asynchronously under the control of  $\overline{\text{LDAC}}$ .

The contents of the <u>DAC</u> register can be read using the readback function. RBEN is used to frame the readback data, which is clocked out on SDO. Figure 23, Figure 24, and Figure 25 show these DACs interfacing with a simple 4-wire interface. The serial interface of the AD5530/AD5531 can be operated from a minimum of three wires.

#### AD5530/AD5531 TO ADSP-21xx

An interface between the AD5530/AD5531 and the ADSP-21xx is shown in Figure 23. In the interface example shown, SPORT0 is used to transfer data to the DAC. The SPORT control register should be configured as follows: internal clock operation, alternate framing mode; active low framing signal.

Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. As the data is clocked out of the DSP on the rising edge of SCLK, no glue logic is required to interface the DSP to the DAC. In the interface shown, the DAC output is updated using the  $\overline{LDAC}$  pin via the DSP. Alternatively, the  $\overline{LDAC}$  input could be tied permanently low and then the update takes place automatically when TFS is taken high.



Figure 23. AD5530/AD5531 to ADSP-21xx Interface

### **AD5530/AD5531 TO 8051 INTERFACE**

A serial interface between the AD5530/AD5531 and the 8051 is shown in Figure 24. TxD of the 8051 drives SCLK of the AD5530/AD5531, while RxD drives the serial data line, SDIN. P3.3 and P3.4 are bit-programmable pins on the serial port and are used to drive  $\overline{\text{SYNC}}$  and  $\overline{\text{LDAC}}$ , respectively.

The 8051 provides the LSB of its SBUF register as the first bit in the data stream. The user has to ensure that the data in the SBUF register is arranged correctly because the DAC expects MSB first.



Figure 24. AD5530/AD5531 to 8051 Interface

When data is to be transmitted to the DAC, P3.3 is taken low. Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge. As a result no glue logic is required between this DAC and microcontroller interface.

The 8051 transmits data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. As the DAC expects a 16-bit word, P3.3 must be left low after the first 8 bits are transferred. After the second byte has been transferred, the P3.3 line is taken high. The DAC can be updated using  $\overline{\text{LDAC}}$  via P3.4 of the 8051.

#### AD5530/AD5531 TO MC68HC11 INTERFACE

Figure 25 shows an example of a serial interface between the AD5530/AD5531 and the MC68HC11 microcontroller. SCK of the MC68HC11 drives the SCLK of the DAC, and the MOSI output drives the serial data lines, SDIN. SYNC is driven from one of the port lines, in this case PC7.



Figure 25. AD5530/AD5531 to MC68HC11 Interface

The MC68HC11 is configured for master mode, MSTR = 1, CPOL = 0, and CPHA = 1. When data is transferred to the part, PC7 is taken low and data is transmitted MSB first. Data appearing on the MOSI output is valid on the falling edge of SCK. Eight falling clock edges occur in the transmit cycle, so to load the required 16-bit word, PC7 is not brought high until the second 8-bit word has been transferred to the DAC input shift register.

LDAC is controlled by the PC6 port output. The DAC can be updated after each 2-byte transfer by bringing LDAC low. This example does not show other serial lines for the DAC. If CLR were used, it could be controlled by port output PC5. To read

data back from the DAC register, the SDO line can be connected to MISO of the MC68HC11, with RBEN tied to another port output controlling and framing the readback data transfer.

### APPLICATIONS INFORMATION

#### **OPTOCOUPLER INTERFACE**

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled. Opto-isolators can provide voltage isolation in excess of 3 kV. The serial loading structure of the AD5530/ AD5531 makes it ideal for opto-isolated interfaces because the number of interface lines is kept to a minimum. Figure 26 shows a 4-channel isolated interface to the AD5530/AD5531. To reduce the number of opto-isolators, if simultaneous updating is not required, then the  $\overline{\rm LDAC}$  pin can be tied permanently low.



Figure 26. Opto-Isolated Interface

# SERIAL INTERFACE TO MULTIPLE AD5530s OR AD5531s

Figure 27 shows how the  $\overline{SYNC}$  pin is used to address multiple AD5530/AD5531s. All devices receive the same serial clock and serial data, but only one device receives the  $\overline{SYNC}$  signal at any one time. The DAC addressed is determined by the decoder. There is some feedthrough from the digital input lines, the effects of which can be minimized by using a burst clock.



Figure 27. Addressing Multiple AD5530/AD5531s

#### DAISY-CHAINING INTERFACE WITH MULTIPLE AD5530s OR AD5531s

A number of these DAC parts can be daisy-chained together using the SDO pin. Figure 28 illustrates such a configuration.



Figure 28. Daisy-Chaining Multiple AD5530/AD5531s

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153-AB

Figure 29. 16-Lead Thin Shrink Small Outline Package (TSSOP) (RU-16) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model                         | Temperature Range | Resolution | INL (LSBs) | DNL (LSBs) | Package Description | Package Option |
|-------------------------------|-------------------|------------|------------|------------|---------------------|----------------|
| AD5530BRU                     | -40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5530BRU-REEL                | -40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5530BRU-REEL7               | -40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5530BRUZ <sup>1</sup>       | −40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5530BRUZ-REEL <sup>1</sup>  | −40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5530BRUZ-REEL7 <sup>1</sup> | −40°C to +85°C    | 12         | ±1         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRU                     | -40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRU-REEL                | -40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRU-REEL7               | -40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRUZ <sup>1</sup>       | −40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRUZ-REEL <sup>1</sup>  | −40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |
| AD5531BRUZ-REEL71             | -40°C to +85°C    | 14         | ±2         | ±1         | 16-Lead TSSOP       | RU-16          |

<sup>&</sup>lt;sup>1</sup> Z = Pb-free part.

**NOTES** 

| AD5530/AD | 5531 |
|-----------|------|
|-----------|------|

NOTES

