### **Functional Block Diagram** 2 # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-------------------------------------------------------------|-------------| | 1. Electrical Specifications | | | 2. Functional Description | | | 2.1. Theory of Operation | | | 3. Technical Description | | | 3.1. Device Behavior | | | 3.2. Device Startup | | | 4. Applications | | | 4.1. Input Circuit Design | | | 4.2. Output Circuit Design and Power Supply Connections | | | 5. Pin Descriptions (SOIC-8, DIP8) Open Collector | | | 6. Pin Descriptions (SOIC-8, DIP8) Output Enable | | | 7. Pin Descriptions (SDIP6) Open Collector | | | 8. Pin Descriptions (SOIC-8, DIP8) 20 kW Pull-Up Resistor . | | | 9. Ordering Guide | | | 10. Package Outline: 8-Pin Narrow Body SOIC | | | 11. Land Pattern: 8-Pin Narrow Body SOIC | | | 12. Package Outline: DIP8 | | | 13. Land Pattern: DIP8 | | | 14. Package Outline: SDIP6 | | | 15. Land Pattern: SDIP6 | | | 16. Top Markings | | | 16.1. Top Marking (8-Pin Narrow Body SOIC) | | | 16.2. Top Marking Explanation (8-Pin Narrow Body SOIC) | | | 16.3. Top Marking (DIP8) | | | 16.4. Top Marking Explanation (DIP8) | | | 16.5. Top Marking (SDIP6) | | | 16.6. Top Marking Explanation (SDIP6) | | | Document Change List | | ## 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|--------------------------------------|-------------|-------------|----------------|----------------| | V <sub>DD</sub> Supply Voltage | $V_{DD}$ | 3 | _ | 30 | V | | Input Current Si87xxA Devices Si87xxB Devices Si87xxC Devices | I <sub>F(ON)</sub><br>(see Figure 1) | 3<br>6<br>3 | _<br>_<br>_ | 15<br>30<br>15 | mA<br>mA<br>mA | | Operating Temperature (Ambient) | T <sub>A</sub> | -40 | _ | 125 | °C | **Table 2. Electrical Characteristics** $V_{DD}$ = 5 V; GND = 0 V; $T_A$ = -40 to +125 °C; typical specs at 25 °C; $T_J$ = -40 to +140 °C | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|---------------------|---------------------------------------------------------|-----|------|-----|----------| | DC Parameters | I. | | | 1 | I | <u>'</u> | | Supply Voltage | $V_{DD}$ | (V <sub>DD</sub> –GND) | 3 | _ | 30 | V | | Supply Current | I <sub>DD</sub> | Output high or low (V <sub>DD</sub> = 5 to 30 V) | _ | _ | 1.7 | mA | | Input Current Threshold | I <sub>F(TH)</sub> | Si87xxA devices | _ | _ | 1.8 | mA | | | , , | Si87xxB devices | | _ | 3.6 | mA | | | | Si87xxC devices | _ | _ | 1.8 | mA | | Input Current Hystere- | I <sub>HYS</sub> | Si87xxA devices | _ | 0.17 | _ | mA | | sis | | Si87xxB devices | — | 0.34 | | mA | | | | Si87xxC devices | | 0.17 | _ | mA | | Input Forward Voltage (OFF) | V <sub>F(OFF)</sub> | Measured at ANODE with respect to CATHODE. | _ | _ | 1 | V | | Input Forward Voltage (ON) | V <sub>F(ON)</sub> | Measured at ANODE with respect to CATHODE. | 1.6 | _ | 2.8 | ٧ | | Input Capacitance | C <sub>I</sub> | f = 100 kHz | | | | | | | | $V_F = 0 V$ , | _ | 15 | | pF | | | | V <sub>F</sub> = 2 V | _ | 15 | _ | pF | | Logic Low Output | V <sub>OL</sub> | $I_{OL}$ = 3 mA, $V_{DD}$ = 3.3 or 5 V | _ | _ | 0.4 | V | | Voltage | | I <sub>OL</sub> = 13 mA, V <sub>DD</sub> = 5.5 V | _ | _ | 0.7 | V | | Logic High Output | I <sub>OH</sub> | V <sub>DD</sub> = V <sub>OUT</sub> = 5.5 V | _ | _ | 0.5 | μΑ | | Current | | V <sub>DD</sub> = V <sub>OUT</sub> = 24 V | _ | _ | 1 | μA | | Peak Output Current | I <sub>OPK</sub> | Peak DC collector current drive (V <sub>DD</sub> = 5 V) | _ | 50 | _ | mA | | Output Low Impedance | R <sub>OL</sub> | | _ | _ | 54 | Ω | | Pull-up Resistor | R <sub>PU</sub> | Using internal pull-up | _ | 20 | _ | kΩ | | Enable High Min | V <sub>EH</sub> | | 2 | _ | 30 | V | | Enable Low Max | V <sub>EL</sub> | | _ | _ | 0.8 | V | | Enable High Current<br>Draw | I <sub>EH</sub> | $V_{DD} = V_{EH} = 5 V$ | _ | 20 | _ | μA | | Enable Low Current<br>Draw | I <sub>EL</sub> | V <sub>DD</sub> = 5 V, V <sub>EL</sub> = 0 V | _ | -10 | 0 | μA | Table 2. Electrical Characteristics (Continued) $V_{DD}$ = 5 V; GND = 0 V; $T_A$ = -40 to +125 °C; typical specs at 25 °C; $T_J$ = -40 to +140 °C | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |---------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------------------|--| | AC Switching Parameters ( $V_{DD}$ = 5 V, $R_L$ = 350 $\Omega$ , $C_L$ = 15 pF) | | | | | | | | | Maximum Data Rate | F <sub>DATA</sub> | Si87xxA devices | DC | _ | 15 | M <sub>BPS</sub> | | | | | Si87xxB devices | DC | _ | 15 | $M_{BPS}$ | | | | | Si87xxC devices | DC | _ | 1 | $M_{BPS}$ | | | Minimum Pulse Width | MPW | Si87xxA devices | 66 | _ | _ | ns | | | | | Si87xxB devices | 66 | _ | | ns | | | | | Si87xxC devices | 1 | _ | _ | μs | | | Propagation Delay (Low-to-High) | t <sub>PLH</sub> | $C_L$ = 15 pF using 350 $\Omega$ pull-up | _ | _ | 60 | ns | | | Propagation Delay<br>(High-to-Low) | t <sub>PHL</sub> | $C_L$ = 15 pF using 350 $\Omega$ pull-up | _ | _ | 60 | ns | | | Pulse Width Distortion | PWD | t <sub>PLH</sub> - t <sub>PHL</sub> | _ | _ | 20 | ns | | | Propagation Delay<br>Skew | t <sub>PSK(p-p)</sub> | t <sub>PSK(P-P)</sub> is the magnitude of the difference in prop delays between different units operating at same supply voltage, load, and ambient temp. | _ | _ | 20 | ns | | | Rise Time | t <sub>R</sub> | $C_L$ = 15 pF using 350 $\Omega$ pull-up | _ | 15 | _ | ns | | | Fall Time | t <sub>F</sub> | $C_L$ = 15 pF using 350 $\Omega$ pull-up | _ | 5 | _ | ns | | | Device Startup Time | t <sub>START</sub> | | _ | _ | 40 | μs | | | Common Mode | CMTI | Output = low or high | | | | | | | Transient Immunity | | V <sub>CM</sub> = 1500 V (See Figure 2) | | | | | | | | | I <sub>F</sub> = 3 mA for Si87xxA devices | 20 | 35 | _ | kV/μs | | | | | I <sub>F</sub> = 6 mA for Si87xxB devices | 35 | 50 | _ | kV/μs | | | | | I <sub>F</sub> = 3 mA for Si87xxC devices | 20 | 35 | | kV/μs | | Figure 1. Diode Emulator Model and I-V Curve Figure 2. Common Mode Transient Immunity Characterization Circuit ### Table 3. Regulatory Information\* #### **CSA** The Si87xx is certified under CSA Component Acceptance Notice 5A. For more details, see Master Contract Number 232873. 60950-1: Up to 1000 $V_{RMS}$ reinforced insulation working voltage; up to 1000 $V_{RMS}$ basic insulation working voltage. 60601-1: Up to 250 V<sub>RMS</sub> working voltage and 2 MOPP (Means of Patient Protection). #### **VDE** The Si87xx is certified according to VDE0884-10. For more details, see certificate 40037519. VDE0884 Part 10: Up to 1414 V<sub>peak</sub> for reinforced insulation working voltage. #### UL The Si87xx is certified under UL1577 component recognition program. For more details, see File E257455. Rated up to 5000 V<sub>RMS</sub> isolation voltage for basic protection. #### CQC The Si87xx is certified under GB4943.1-2011. For more details, see certificates CQC15001121489, CQC15001121490, CQC15001121284, and CQC15001121315. Rated up to 1000 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage. \*Note: Regulatory Certifications apply to 3.75 kV<sub>RMS</sub> rated devices which are production tested to 4.5 kV<sub>RMS</sub> for 1 sec. Regulatory Certifications apply to 5.0 kV<sub>RMS</sub> rated devices which are production tested to 6.0 kV<sub>RMS</sub> for 1 sec. For more information, see "9.Ordering Guide" on page 22. Table 4. Insulation and Safety-Related Specifications | Parameter | Symbol Test Condition | | | Unit | | | |----------------------------------------------|-----------------------|----------------|------------------|------------------|------------------|-------| | raiailletei | Syllibol | rest Condition | SOIC-8 | DIP8 | SDIP6 | Offic | | Nominal External Air Gap<br>(Clearance) | CLR | | 4.7 min | 7.2 min | 9.6 min | mm | | Nominal External Tracking (Creepage) | CPG | | 3.9 min | 7.0 min | 8.3 min | mm | | Minimum Internal Gap<br>(Internal Clearance) | DTI | | 0.016 | 0.016 | 0.016 | mm | | Tracking Resistance | CTI or<br>PTI | IEC60112 | 600 | 600 | 600 | V | | Erosion Depth | ED | | 0.031 | 0.031 | 0.057 | mm | | Resistance (Input-Output)* | R <sub>IO</sub> | | 10 <sup>12</sup> | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω | | Capacitance (Input-Output)* | C <sub>IO</sub> | f = 1 MHz | 1 | 1 | 1 | pF | \*Note: To determine resistance and capacitance, the Si87xx is converted into a 2-terminal device. Pins 1–4 (1–3, SDIP6) are shorted together to form the first terminal, and pins 5–8 (4–6, SDIP6) are shorted together to form the second terminal. The parameters are then measured between these two terminals. Table 5. IEC 60664-1 Ratings | Parameter | Test Condition | | Specification | | | | |--------------------------------|----------------------------------------------|--------|---------------|-------|--|--| | Farameter | rest Condition | SOIC-8 | DIP8 | SDIP6 | | | | Basic Isolation Group | Material Group | I | I | I | | | | Installation<br>Classification | Rated Mains Voltages ≤ 150 V <sub>RMS</sub> | I-IV | I-IV | I-IV | | | | | Rated Mains Voltages ≤ 300 V <sub>RMS</sub> | I-IV | I-IV | I-IV | | | | | Rated Mains Voltages ≤ 450 V <sub>RMS</sub> | I-III | 1-111 | I-IV | | | | | Rated Mains Voltages ≤ 600 V <sub>RMS</sub> | I-III | 1-111 | I-IV | | | | | Rated Mains Voltages ≤ 1000 V <sub>RMS</sub> | I-II | I-II | 1-111 | | | Table 6. VDE 0884-10 Insulation Characteristics\* | Parameter | Cumbal | Test Condition | CI | Unit | | | |-------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|--------| | Parameter | Symbol | rest Condition | SOIC-8 | DIP8 | SDIP6 | Unit | | Maximum Working<br>Insulation Voltage | V <sub>IORM</sub> | | 630 | 891 | 1140 | V peak | | Input to Output Test<br>Voltage | V <sub>PR</sub> | Method b1 $(V_{IORM} \times 1.875 = V_{PR}, 100\%$ Production Test, $t_m = 1$ sec, Partial Discharge < 5 pC) | 1181 | 1671 | 2138 | V peak | | Transient Overvoltage | $V_{IOTM}$ | t = 60 sec | 6000 | 6000 | 8000 | V peak | | Surge Voltage | V <sub>IOSM</sub> | Tested per IEC 60065 with surge voltage of 1.2 μs/50 μs Si87xx tested with magnitude 6250 V x 1.6 = 10 kV | 6250 | 6250 | 6250 | V peak | | Pollution Degree<br>(DIN VDE 0110, Table 1) | | | 2 | 2 | 2 | | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | | >10 <sup>9</sup> | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω | \*Note: This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The Si87xx provides a climate classification of 40/125/21. **Table 7. IEC Safety Limiting Values** | Parameter | Symbol | Symbol Test Condition | | Max | | | | |--------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|------|--| | rarameter | Syllibol | rest Condition | SOIC-8 | DIP8 | SDIP6 | Unit | | | Case Temperature | T <sub>S</sub> | | 140 | 140 | 140 | °C | | | Input Current | I <sub>S</sub> | $\theta_{JA}$ = 110 °C/W (SOIC-8),<br>110 °C/W (DIP8),<br>105 °C/W (SDIP6),<br>$V_{F}$ = 2.8 V, $T_{J}$ = 140 °C,<br>$T_{A}$ = 25 °C | 370 | 370 | 390 | mA | | | Output Power | Ps | | 1 | 1 | 1 | W | | | Note: Maximum value allowed in the event of a failure; also see the thermal derating curve in Figures 3, 4, and 5. | | | | | | | | **Table 8. Thermal Characteristics** | Parameter | Symbol | | | Unit | | |---------------------------------------|-------------------|--------|------|-------|------| | r arameter | | SOIC-8 | DIP8 | SDIP6 | Onit | | IC Junction-to-Air Thermal Resistance | $\theta_{\sf JA}$ | 110 | 110 | 105 | °C/W | Figure 3. (SOIC-8) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE0884 part 10 Figure 4. (DIP8) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE0884 part 10 Figure 5. (SDIP6) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE0884 part 10 **Table 9. Absolute Maximum Ratings\*** | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------|---------------------|-------------|----------------------|------------------| | Storage Temperature | T <sub>STG</sub> | -65 | +150 | °C | | Operating Temperature | T <sub>A</sub> | -40 | +125 | °C | | Junction Temperature | TJ | _ | +140 | °C | | Average Forward Input Current Si87xxA Devices Si87xxB Devices Si87xxC Devices | I <sub>F(AVG)</sub> | _<br>_<br>_ | 15<br>30<br>15 | mA<br>mA<br>mA | | Peak Transient Input Current (< 1 µs pulse width, 300 ps) | I <sub>FTR</sub> | _ | 1 | А | | Reverse Input Voltage | V <sub>R</sub> | _ | 0.3 | V | | Supply Voltage | V <sub>DD</sub> | -0.5 | 36 | V | | Output Voltage | V <sub>OUT</sub> | -0.5 | 36 | V | | Enable Voltage | V <sub>OUT</sub> | -0.5 | V <sub>DD</sub> +0.5 | V | | Output Sink Current | I <sub>SINK</sub> | _ | 15 | mA | | Average Output Current | I <sub>O(AVG)</sub> | _ | 8 | mA | | Peak Output Current (V <sub>DD</sub> = 5 V) | I <sub>OPK</sub> | | 75 | mA | | Input Power Dissipation | P <sub>I</sub> | _ | 90 | mW | | Output Power Dissipation | P <sub>O</sub> | _ | 50 | mW | | Total Power Dissipation | P <sub>T</sub> | _ | 140 | mW | | Lead Solder Temperature (10 s) | | _ | 260 | °C | | HBM Rating ESD | | 3 | _ | kV | | Machine Model ESD | | 200 | _ | V | | CDM | | 500 | _ | V | | Maximum Isolation Voltage (1 s) SOIC-8 | | _ | 4500 | V <sub>RMS</sub> | | Maximum Isolation Voltage (1 s) DIP8 | | _ | 4500 | V <sub>RMS</sub> | | Maximum Isolation Voltage (1 s) SDIP6 | | _ | 6500 | V <sub>RMS</sub> | | | L | I | 1 | | \*Note: Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions specified in the operational sections of this data sheet. ### 2. Functional Description ### 2.1. Theory of Operation The Si87xx are pin-compatible, one-channel, drop-in replacements for popular optocouplers with data rates up to 15 Mbps. The operation of an Si87xx channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for the Si87xx is shown in Figure 6. Figure 6. Simplified Channel Diagram ### 3. Technical Description ### 3.1. Device Behavior Truth tables for the Si87xx are summarized in Table 10. Table 10. Si87xx Truth Table Summary<sup>1</sup> | Input | V <sub>DD</sub> | EN <sup>2</sup> | V <sub>O</sub> <sup>3</sup> | |-------|-----------------|-----------------|-----------------------------| | OFF | > UVLO | Н | HIGH | | OFF | > UVLO | L | HIGH | | OFF | < UVLO | Н | HIGH | | OFF | < UVLO | L | HIGH | | ON | > UVLO | Н | LOW | | ON | > UVLO | L | HIGH | | ON | < UVLO | Н | HIGH | | ON | < UVLO | L | HIGH | #### Notes: - 1. This truth table assumes V<sub>DD</sub> is powered. UVLO is typically 2.8 V. - 2. Si8712 only. - 3. The output voltage level is determined by the external pull-up supply. ### 3.2. Device Startup During start-up, Output $V_O$ floats and its voltage level is determined by the external pull-up until $V_{DD}$ rises above the UVLO+ threshold for a minimum time period of $t_{START}$ . Following this, the output is low when the current flowing from anode to cathode is > $I_{F(ON)}$ . Device startup, normal operation, and shutdown behavior is shown in Figure 7. Figure 7. Si87xx Operating Behavior $(I_F \ge I_{F(MIN)})$ when $V_F \ge V_{F(MIN)}$ ### 4. Applications The following sections detail the input and output circuits necessary for proper operation of the Si87xx family. ### 4.1. Input Circuit Design Opto coupler manufacturers typically recommend the circuits shown in Figures 8 and 9. These circuits are specifically designed to improve opto-coupler input common-mode rejection and increase noise immunity. Figure 8. Si87xx Input Circuit Figure 9. High CMR Si87xx Input Circuit The optically-coupled circuit of Figure 8 turns the LED on when the control input is high. However, internal capacitive coupling from the LED to the power and ground conductors can momentarily force the LED into its off state when the anode and cathode inputs are subjected to a high common-mode transient. The circuit shown in Figure 9 addresses this issue by using a value of R1 sufficiently low to overdrive the LED, ensuring it remains on during an input common-mode transient. Q1 shorts the LED off in the low output state, again increasing common-mode transient immunity. Some opto coupler applications recommend reverse-biasing the LED when the control input is off to prevent coupled noise from energizing the LED. The Si87xx input circuit requires less current and has twice the off-state noise margin compared to opto couplers. However, high CMR opto coupler designs that overdrive the LED (see Figure 9) may require increasing the value of R1 to limit input current $I_F$ to its maximum rating when using the Si87xx. In addition, there is no benefit in driving the Si87xx input diode into reverse bias when in the off state. Consequently, opto coupler circuits using this technique should either leave the negative bias circuitry unpopulated or modify the circuitry (e.g., add a clamp diode or current limiting resistor) to ensure that the anode pin of the Si87xx is no more than -0.3 V with respect to the cathode when reverse-biased. SILICON LARS New designs should consider the input circuit configurations of Figure 10, which are more efficient than those of Figures 8 and 9. As shown, S1 and S2 represent any suitable switch, such as a BJT or MOSFET, analog transmission gate, processor I/O, etc. Also, note that the Si87xx input can be driven from the I/O port of any MCU or FPGA capable of sourcing a minimum of 6 mA (see Figure 10B). Additionally, note that the Si87xx propagation delay and output drive do not significantly change for values of I<sub>F</sub> between I<sub>F(MIN)</sub> and I<sub>F(MAX)</sub>. Figure 10. Si87xx Other Input Circuit Configurations ### 4.2. Output Circuit Design and Power Supply Connections The speed of the open collector circuit is dependent upon the supply, VCC, the pullup resistor, $R_L$ , and the load modeled by $C_L$ . Figure 11 illustrates three common circuit output configurations. For $V_{DD}$ = 5 V operation, $R_L > 350~\Omega$ is recommended to ensure proper $V_{OL}$ levels. For $V_{DD}$ = 30 V operation, $R_L > 2.1~k\Omega$ is recommended to ensure proper $V_{OL}$ levels. If the enable pin is used (see Figure 11B) and two separate supplies power $V_{DD}$ and the $V_{OD}$ pullup resistor, the enable pin should be referenced to the $V_{DD}$ pin because $V_{OD}$ cannot exceed $V_{DD}$ by more than 0.5 V. Figure 11C illustrates a circuit using the internal 20 $k\Omega$ resistor. Note that GND can be biased at, above, or below ground as long as the voltage on $V_{DD}$ with respect to GND is a maximum of 30 V. $V_{DD}$ decoupling capacitors should be placed as close to the package pins as possible. The optimum values for these capacitors depend on load current and the distance between the chip and its power source. It is recommended that 0.1 and 1 $\mu$ F bypass capacitors be used to reduce high-frequency noise and maximize performance. Opto replacement applications should limit their supply voltages to 30 V or less. Figure 11. Si87xx Output Circuit Configurations ## 5. Pin Descriptions (SOIC-8, DIP8) Open Collector Figure 12. Pin Configuration Table 11. Pin Descriptions (SOIC-8, DIP8) Open Collector | Pin | Name | Description | |-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC* | No connect. | | 2 | ANODE | Anode of LED emulator. $V_{\rm O}$ follows the signal applied to this input with respect to the CATHODE input. | | 3 | CATHODE | Cathode of LED emulator. $V_{\rm O}$ follows the signal applied to ANODE with respect to this input. | | 4 | NC* | No connect. | | 5 | GND | External MOSFET source connection and ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | 6 | V <sub>O</sub> | Output signal. | | 7 | NC* | No connect. | | 8 | $V_{DD}$ | Output-side power supply input referenced to GND (30 V max). | \*Note: No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. ## 6. Pin Descriptions (SOIC-8, DIP8) Output Enable Figure 13. Pin Configuration Table 12. Pin Descriptions (SOIC-8, DIP8) Output Enable | Pin | Name | Description | |-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC* | No connect. | | 2 | ANODE | Anode of LED emulator. $V_{\rm O}$ follows the signal applied to this input with respect to the CATHODE input. | | 3 | CATHODE | Cathode of LED emulator. $V_O$ follows the signal applied to ANODE with respect to this input. | | 4 | NC* | No connect. | | 5 | GND | External MOSFET source connection and ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | 6 | V <sub>O</sub> | Output signal. | | 7 | V <sub>E</sub> | Output enable. Tied to V <sub>DD</sub> to enable output. | | 8 | $V_{DD}$ | Output-side power supply input referenced to GND (30 V max). | | | | | \*Note: No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. ## 7. Pin Descriptions (SDIP6) Open Collector Figure 14. Pin Configuration Table 13. Pin Descriptions (SDIP6) Open Collector | Name | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ANODE | Anode of LED emulator. $V_{\rm O}$ follows the signal applied to this input with respect to the CATHODE input. | | NC* | No connect. | | CATHODE | Cathode of LED emulator. $V_{\rm O}$ follows the signal applied to ANODE with respect to this input. | | GND | External MOSFET source connection and ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | V <sub>O</sub> | Output signal. | | $V_{DD}$ | Output-side power supply input referenced to GND (30 V max). | | | ANODE NC* CATHODE GND V <sub>O</sub> | \*Note: No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. ## 8. Pin Descriptions (SOIC-8, DIP8) 20 kΩ Pull-Up Resistor Figure 15. Pin Configuration Table 14. Pin Descriptions (SOIC-8, DIP8) 20 k $\Omega$ Pull-Up Resistor | Pin | Name | Description | |-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC* | No connect. | | 2 | ANODE | Anode of LED emulator. $V_{\rm O}$ follows the signal applied to this input with respect to the CATHODE input. | | 3 | CATHODE | Cathode of LED emulator. $V_O$ follows the signal applied to ANODE with respect to this input. | | 4 | NC* | No connect. | | 5 | GND | External MOSFET source connection and ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | 6 | V <sub>O</sub> | Output signal. | | 7 | V <sub>L</sub> | Output Pull-Up Load. Tie to V <sub>O</sub> to enable load. | | 8 | V <sub>DD</sub> | Output-side power supply input referenced to GND (30 V max). | \*Note: No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. ## 9. Ordering Guide Table 15. Si87xx Ordering Guide 1,2,3 | New Ordering | Ordering Options | | | | | |----------------------|----------------------------------------------|---------------------------------------------------------|----------------------|----------------|----------| | Part Number<br>(OPN) | Input/Output<br>Configuration | Data Rate<br>(Cross Reference) | Insulation<br>Rating | Temp Range | Pkg Type | | Open Collector C | output (Available in SO | IC-8, DIP8, and SDIP6 | ) | | | | Si8710AC-B-IS | LED input<br>Open collector output | 15 Mbps<br>ACPL-W611,<br>PS9303L2<br>(Functional Match) | 3.75 kVrms | –40 to +125 °C | SOIC-8 | | Si8710BC-B-IS | High CMTI LED input<br>Open collector output | 15 Mbps<br>ACPL-W611,<br>PS9303L2<br>(Functional Match) | 3.75 kVrms | –40 to +125 °C | SOIC-8 | | Si8710CC-B-IS | LED input<br>Open collector output | 1 Mbps<br>ACPL-W611,<br>PS9303L2<br>(Functional Match) | 3.75 kVrms | –40 to +125 °C | SOIC-8 | | Si8710AC-B-IP | LED input<br>Open collector output | 15 Mbps<br>HCPL-4502 | 3.75 kVrms | –40 to +125 °C | DIP8/GW | | Si8710BC-B-IP | High CMTI LED input<br>Open collector output | 15 Mbps<br>HCPL-4502 | 3.75 kVrms | –40 to +125 °C | DIP8/GW | | Si8710CC-B-IP | LED input<br>Open collector output | 1 Mbps<br>HCPL-4502 | 3.75 kVrms | –40 to +125 °C | DIP8/GW | | Si8710AD-B-IS | LED input<br>Open collector output | 15 Mbps<br>ACPL-W611,<br>PS9303L2 | 5.0 kVrms | -40 to +125 °C | SDIP6 | | Si8710BD-B-IS | High CMTI LED input<br>Open collector output | 15 Mbps<br>ACPL-W611,<br>PS9303L2 | 5.0 kVrms | -40 to +125 °C | SDIP6 | | Si8710CD-B-IS | LED input<br>Open collector output | 1 Mbps<br>ACPL-W611,<br>PS9303L2 | 5.0 kVrms | -40 to +125 °C | SDIP6 | ### Notes: - 1. All packages are RoHS-compliant with peak solder reflow temperatures of 260 °C according to the JEDEC industry standard classifications. - 2. "Si" and "SI" are used interchangeably. - 3. AEC-Q100 qualified. Table 15. Si87xx Ordering Guide<sup>1,2,3</sup> (Continued) | New Ordering | Ordering Options | | | | | |----------------------|------------------------------------------------------------------------|--------------------------------------------|----------------------|----------------|----------| | Part Number<br>(OPN) | Input/Output<br>Configuration | Data Rate<br>(Cross Reference) | Insulation<br>Rating | Temp Range | Pkg Type | | Open Collector O | utput with 20 kΩ Pullu | p Resistor (Available | in SOIC-8 and | d DIP8) | | | Si8711AC-B-IS | LED input Open collector output with integrated pullup | 15 Mbps<br>HCPL-4506<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8711BC-B-IS | High CMTI LED input<br>Open collector output<br>with integrated pullup | 15 Mbps<br>HCPL-4506<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8711CC-B-IS | LED input Open collector output with integrated pullup | 1 Mbps<br>HCPL-4506<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8711AC-B-IP | LED input Open collector output with integrated pullup | 15 Mbps<br>HCPL-4506 | 3.75 kVrms | -40 to +125 °C | DIP8/GW | | Si8711BC-B-IP | High CMTI LED input<br>Open collector output<br>with integrated pullup | 15 Mbps<br>HCPL-4506 | 3.75 kVrms | -40 to +125 °C | DIP8/GW | | Si8711CC-B-IP | LED input Open collector output with integrated pullup | 1 Mbps<br>HCPL-4506 | 3.75 kVrms | -40 to +125 °C | DIP8/GW | #### Notes - 1. All packages are RoHS-compliant with peak solder reflow temperatures of 260 °C according to the JEDEC industry standard classifications. - 2. "Si" and "SI" are used interchangeably. - 3. AEC-Q100 qualified. Table 15. Si87xx Ordering Guide<sup>1,2,3</sup> (Continued) | New Ordering | Ordering Options | | | | | |----------------------|-------------------------------------------------------------|-------------------------------------------------|----------------------|----------------|----------| | Part Number<br>(OPN) | Input/Output<br>Configuration | Data Rate<br>(Cross Reference) | Insulation<br>Rating | Temp Range | Pkg Type | | Open Collector O | utput with Output Ena | ble (Available in SOIC | -8 and DIP8) | | | | Si8712AC-B-IS | LED input<br>Open collector output<br>with enable | 15 Mbps<br>HCPL-261x/260x<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8712BC-B-IS | High CMTI LED input<br>Open collector output<br>with enable | 15 Mbps<br>HCPL-261x/260x<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8712CC-B-IS | LED input Open collector output with enable | 1 Mbps<br>HCPL-261x/260x<br>(Functional Match) | 3.75 kVrms | -40 to +125 °C | SOIC-8 | | Si8712AC-B-IP | LED input Open collector output with enable | 15 Mbps<br>HCPL-261x/260x | 3.75 kVrms | -40 to +125 °C | DIP8/GW | | Si8712BC-B-IP | High CMTI LED input<br>Open collector output<br>with enable | 15 Mbps<br>HCPL-261x/260x | 3.75 kVrms | -40 to +125 °C | DIP8/GW | | Si8712CC-B-IP | LED input Open collector output with enable | 1 Mbps<br>HCPL-261x/260x | 3.75 kVrms | -40 to +125 °C | DIP8/GW | #### Notes - 1. All packages are RoHS-compliant with peak solder reflow temperatures of 260 °C according to the JEDEC industry standard classifications. - 2. "Si" and "SI" are used interchangeably. - 3. AEC-Q100 qualified. ## 10. Package Outline: 8-Pin Narrow Body SOIC Figure 16 illustrates the package details for the Si87xx in an 8-pin narrow-body SOIC package. Table 16 lists the values for the dimensions shown in the illustration. Figure 16. 8-Pin Narrow Body SOIC Package **Table 16. 8-Pin Narrow Body SOIC Package Diagram Dimensions** | Symbol | Millimeters | | | |--------|-------------|----------|--| | Symbol | Min | Max | | | Α | 1.35 | 1.75 | | | A1 | 0.10 | 0.25 | | | A2 | 1.40 REF | 1.55 REF | | | В | 0.33 | 0.51 | | | С | 0.19 | 0.25 | | | D | 4.80 | 5.00 | | | E | 3.80 | 4.00 | | | е | 1.27 BSC | | | | Н | 5.80 | 6.20 | | | h | 0.25 | 0.50 | | | L | 0.40 | 1.27 | | | œ | 0° | 8° | | ### 11. Land Pattern: 8-Pin Narrow Body SOIC Figure 17 illustrates the recommended land pattern details for the Si87xx in an 8-pin narrow-body SOIC. Table 17 lists the values for the dimensions shown in the illustration. Figure 17. 8-Pin Narrow Body SOIC Land Pattern **Table 17. 8-Pin Narrow Body SOIC Land Pattern Dimensions** | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | #### Notes: - **1.** This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion). - 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. ### 12. Package Outline: DIP8 Figure 18 illustrates the package details for the Si87xx in a DIP8 package. Table 18 lists the values for the dimensions shown in the illustration. Figure 18. DIP8 Package **Table 18. DIP8 Package Diagram Dimensions** | Dimension | Min | Max | |-----------|--------|------| | A | _ | 4.19 | | A1 | 0.55 | 0.75 | | A2 | 3.17 | 3.43 | | b | 0.35 | 0.55 | | b2 | 1.14 | 1.78 | | b3 | 0.76 | 1.14 | | С | 0.20 | 0.33 | | D | 9.40 | 9.90 | | E | 7.37 | 7.87 | | E1 | 6.10 | 6.60 | | E2 | 9.40 | 9.90 | | е | 2.54 E | BSC. | | L | 0.38 | 0.89 | | aaa | _ | 0.25 | | Maria | • | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. ### 13. Land Pattern: DIP8 Figure 19 illustrates the recommended land pattern details for the Si87xx in a DIP8 package. Table 19 lists the values for the dimensions shown in the illustration. Figure 19. DIP8 Land Pattern Table 19. DIP8 Land Pattern Dimensions\* | | İ | |----------|--------------| | 8.85 | 8.90 | | 2.54 BSC | | | 0.60 | 0.65 | | 1.65 | 1.70 | | | 2.54<br>0.60 | \*Note: This Land Pattern Design is based on the IPC-7351 specification. ### 14. Package Outline: SDIP6 Figure 20 illustrates the package details for the Si87xx in an SDIP6 package. Table 20 lists the values for the dimensions shown in the illustration. Figure 20. SDIP6 Package Table 20. SDIP6 Package Diagram Dimensions | Min | Max | | |-----------|------------------------------------------------|--| | _ | 2.65 | | | 0.10 | 0.30 | | | 2.05 | _ | | | 0.31 | 0.51 | | | 0.20 | 0.33 | | | 4.58 BSC | | | | 11.50 BSC | | | | 7.50 BSC | | | | 1.27 BSC | | | | 0.40 | 1.27 | | | 0.25 | 0.75 | | | | 0.10 2.05 0.31 0.20 4.58 E 11.50 7.50 E 1.27 E | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. Table 20. SDIP6 Package Diagram Dimensions (Continued) | Dimension | Min | Max | |-----------|-----|------| | θ | 0° | 8° | | aaa | _ | 0.10 | | bbb | _ | 0.33 | | ccc | _ | 0.10 | | ddd | _ | 0.25 | | eee | _ | 0.10 | | fff | _ | 0.20 | ### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. ### 15. Land Pattern: SDIP6 Figure 21 illustrates the recommended land pattern details for the Si87xx in an SDIP6 package. Table 21 lists the values for the dimensions shown in the illustration. Figure 21. SDIP6 Land Pattern Table 21. SDIP6 Land Pattern Dimensions\* | Dimension | Min | Max | |-------------------------------------------------------------------------|----------|-------| | С | 10.45 | 10.50 | | E | 1.27 BSC | | | Х | 0.55 | 0.60 | | Y | 2.00 | 2.05 | | *Note: This Land Pattern Design is based on the IPC-7351 specification. | | | ## 16. Top Markings ### 16.1. Top Marking (8-Pin Narrow Body SOIC) ### 16.2. Top Marking Explanation (8-Pin Narrow Body SOIC) | Line 1 Marking: | Customer Part Number | Si871 = Isolator product series X = Output configuration 0 = open collector output only 1 = open collector output w/ internal pull-up 2 = open collector output w/ output enable S = Performance Grade: A = 15 Mbps, 20 kV/μs minimum CMTI B = 15 Mbps, 35 kV/μs minimum CMTI C = 1 Mbps, 20 kV/μs minimum CMTI V = Insulation rating C = 3.75 kV | |-----------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 2 Marking: | RTTTTT = Mfg Code | Manufacturing Code from the Assembly Purchase Order form. "R" indicates revision. | | Line 3 Marking: | Circle = 43 mils Diameter<br>Left-Justified | "e4" Pb-Free Symbol | | | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the mold date. | ## 16.3. Top Marking (DIP8) ## 16.4. Top Marking Explanation (DIP8) | Line 1 Marking: | Customer Part Number | Si871 = Isolator product series X = Output configuration 0 = open collector output only 1 = open collector output w/ internal pull-up 2 = open collector output w/ output enable S = Performance Grade: A = 15 Mbps, 20 kV/μs minimum CMTI B = 15 Mbps, 35 kV/μs minimum CMTI C = 1 Mbps, 20 kV/μs minimum CMTI V = Insulation rating C = 3.75 kV | |-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the mold date. | | | RTTTTT = Mfg Code | Manufacturing Code from the Assembly Purchase Order form. "R" indicates revision. | | Line 3 Marking: | Circle = 51 mils Diameter<br>Center-Justified | "e4" Pb-Free Symbol | | | Country of Origin<br>(Iso-Code Abbreviation) | CC | ## 16.5. Top Marking (SDIP6) ## 16.6. Top Marking Explanation (SDIP6) | Line 1 Marking: | Device | 871 = Isolator product series X = Output configuration 0 = open collector output only 1 = open collector output w/ internal pull-up 2 = open collector output w/ output enable S = Performance Grade: A = 15 Mbps, 20 kV/μs minimum CMTI B = 15 Mbps, 35 kV/μs minimum CMTI C = 1 Mbps, 20 kV/μs minimum CMTI V = Insulation rating C = 3.75 kV; D = 5.0 kV | |-----------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 2 Marking: | RTTTTT = Mfg Code | Manufacturing Code from the Assembly Purchase Order form. "R" indicates revision. | | Line 3 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the mold date. | | Line 4 Marking: | Country of Origin (Iso-Code Abbreviation) | CC | ### **DOCUMENT CHANGE LIST** ### **Revision 0.5 to Revision 1.0** - Updated various specs in Table 2 on page 4. - Added Figure 1 on page 6. - Added Figure 2 on page 7. - Added Figure 7 on page 15. - Updated various specs in Table 9 on page 16. - Removed "pending" throughout. - Added references to "CQC" throughout. - Added references to "AEC-Q100 qualified" throughout. - Updated all Top Marking figures and descriptions. #### **Revision 1.0 to Revision 1.1** - Updated Figure 1 on page 6. - Updated Ordering Guide Table 15 on page 22. - Removed references to moisture sensitivity levels from table note. #### Revision 1.1 to Revision 1.2 - Removed references to LGA8 throughout. - Deleted all IEC 60747-5 and IEC 61010 references throughout and added VDE 0884-10 references throughout. - Updated all certification body's certificate and file reference numbers throughout. #### **Revision 1.2 to Revision 1.3** - Updated "9.Ordering Guide" on page 22. - Updated Table 15. Products www.silabs.com/products **Quality** <u>www.silabs.com/quality</u> Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA http://www.silabs.com