





# **Pin Configuration**





MSOP-8 and SOIC-8

DFN2x3-8L(Top view)

# **Pin Description**

| Piı              | n #          |                    |                                      |  |  |
|------------------|--------------|--------------------|--------------------------------------|--|--|
| MSOP-8<br>SOIC-8 | DFN<br>2x3-8 | Name               | Description                          |  |  |
| 1                | 7            | $V_{CC(A)}$        | port A supply voltage (0.8 to 5.5 V) |  |  |
| 2                | 8            | SCLA               | serial clock port A bus              |  |  |
| 3                | 1            | SDAA               | serial data port A bus               |  |  |
| 4                | 2            | GND <sup>(1)</sup> | supply ground (0 V)                  |  |  |
| 5                | 3            | EN                 | active HIGH repeater enable input    |  |  |
| 6                | 4            | SDAB               | serial data port B bus               |  |  |
| 7                | 5            | SCLB               | serial clock port B bus              |  |  |
| 8                | 6            | $V_{CC(B)}$        | port B supply voltage (2.2 to 5.5 V) |  |  |

Note:

DFN8 package die supply ground is connected to both GND pin and exposed center pad. GND pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region





# **Block Diagram**



| EN | Function                     |
|----|------------------------------|
| Н  | SCLA = SCLB;<br>SDAA = SDAB; |
| L  | disabled                     |

Figure 1: Block Diagram







# **Maximum Ratings**

| Storage Temperature                                               | -55°C to +125°C |
|-------------------------------------------------------------------|-----------------|
| Supply Voltage port B                                             |                 |
| Supply Voltage port A                                             |                 |
| DC Input Voltage                                                  | -0.5V to +6.0V  |
| Control Input Voltage (EN)                                        | -0.5V to+6.0V   |
| Total Power Dissipation                                           |                 |
| Input/Output Current (portA&B)                                    | 50mA            |
| Input Current (EN, V <sub>CC(A)</sub> , V <sub>CC(B)</sub> , GND) | 50mA            |
| ESD: HBM Mode                                                     | 8000V           |
|                                                                   |                 |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Recommended operation conditions**

VCC = 2.2 V to 5.5 V; GND = 0 V; Tamb = -40 °C to +85 °C; unless otherwise specified

| Symbol             | Parameter                        | Test Conditions                                                                   |     | Typ. | Max. | Unit |
|--------------------|----------------------------------|-----------------------------------------------------------------------------------|-----|------|------|------|
| $V_{\text{CC(B)}}$ | Supply voltage port B            | -                                                                                 | 2.2 | -    | 5.5  | V    |
| $V_{CC(A)}$        | Supply voltage port A            | -                                                                                 | 0.8 | -    | 5.5  | V    |
| I <sub>CC(A)</sub> | Supply current on pin Vcc(A)     | -                                                                                 | 1   | 1    | 500  | μΑ   |
| ICCH               | HIGH-level supply current        | both channels HIGH; VCC = 5.5 V; SDAn = SCLn = VCC                                | -   | 0.5  | 2    | mA   |
| ICCL               | LOW-level supply current         | both channels LOW; VCC = 5.5 V; one SDA and one SCL = GND; other SDA and SCL open | -   | 0.5  | 2    | mA   |
| ICC(B)c            | Contention port B supply current | VCC = 5.5 V; SDAn = SCLn = VCC                                                    | -   | 0.5  | 2    | mA   |







#### **DC Electrical Characteristics**

 $V_{CC} = 2.2 \text{ V}$  to 5.5 V: GND = 0 V:  $T_{amb} = -40 \text{ °C}$  to  $\pm 85 \text{ °C}$ : unless otherwise specified

| Parameter                 | Description                                                                | Test Conditions <sup>(1)</sup>                                                                                               | Min.                  | Typ. (2) | Max.                   | Unit  |
|---------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------------------------|-------|
| Input and o               | output SDAB and SCLB                                                       |                                                                                                                              |                       |          |                        |       |
| $V_{IH}$                  | HIGH-level input voltage                                                   | -                                                                                                                            | 0.7V <sub>CC(B)</sub> | -        | 5.5                    |       |
| V <sub>IL</sub> (1)       | LOW-level input voltage                                                    | -                                                                                                                            | -0.5                  | -        | +0.3Vcc <sub>(B)</sub> | V     |
| $V_{\rm ILc}$             | Contention LOW-level input voltage                                         | -                                                                                                                            | -0.5                  | 0.4      | -                      |       |
| $V_{IK}$                  | Input clamping voltage                                                     | $I_I = -18 \text{ mA}$                                                                                                       | -                     | -        | -1.2                   | V     |
| $I_{LI}$                  | Input leakage current                                                      | $V_{\rm I} = 3.6 \text{ V}$                                                                                                  | -                     | -        | ±1                     | μΑ    |
| $I_{\mathrm{IL}}$         | LOW-level input current                                                    | SDA, SCL; $V_I = 0.2 \text{ V}$                                                                                              | -                     | 10       | -                      | μΑ    |
| $V_{OL}$                  | LOW-level output voltage                                                   | $I_{OL} = 100 \mu A$ or 6 mA                                                                                                 | 0.47                  | 0.52     | 0.6                    | V     |
| $ m V_{OL}	ext{-}V_{ILc}$ | Difference between LOW-level output and LOW-level input voltage contention | guaranteed by design                                                                                                         | -                     | 70       | -                      | mV    |
| $I_{LOH}$                 | HIGH-level output leakage current                                          | $V_0 = 3.6 \text{ V}$                                                                                                        | -                     | -        | 10                     | μА    |
| Cio                       | Input/output capacitance                                                   | $V_{I} = 3 \text{ V or } 0 \text{ V; } V_{CC} = 3.3 \text{ V} $ $V_{I} = 3 \text{ V or } 0 \text{ V; } V_{CC} = 0 \text{ V}$ | -                     | 6        | -                      | pF    |
| nput and o                | utput SDAA and SCLA                                                        |                                                                                                                              |                       |          |                        |       |
| $V_{\mathrm{IH}}$         | HIGH-level input voltage                                                   | -                                                                                                                            | $0.7V_{CC(A)}$        | -        | 5.5                    | V     |
| $V_{\rm IL}^{~(2)}$       | LOW-level input voltage                                                    | -                                                                                                                            | -0.5                  | -        | $+0.25V_{CC(A)}$       | •     |
| $V_{IK}$                  | Input clamping voltage                                                     | $I_I = -18 \text{ mA}$                                                                                                       | -                     | -        | -1.2                   | V     |
| $I_{LI}$                  | Input leakage current                                                      | $V_{\rm I} = 3.6 \text{ V}$                                                                                                  | -                     | -        | ±1                     | μΑ    |
| ${ m I}_{ m IL}$          | LOW-level input current                                                    | SDA, SCL; $V_I = 0.2 \text{ V}$                                                                                              | -                     | -        | 10                     | μΑ    |
| $V_{OL}$                  | LOW-level output voltage                                                   | $I_{OL} = 6 \text{ mA}$                                                                                                      | -                     | 0.1      | 0.2                    | V     |
| $I_{\rm LOH}$             | HIGH-level output leakage current                                          | $V_0 = 3.6 \text{ V}$                                                                                                        | -                     | -        | 10                     | μА    |
| Cio                       | Input/output capacitance                                                   | V <sub>I</sub> = 3 V or 0 V; V <sub>CC</sub> = 3.3 V<br>V <sub>I</sub> = 3 V or 0 V; V <sub>CC</sub> = 0 V                   | -                     | 6        | -                      | pF    |
| Enable                    |                                                                            |                                                                                                                              |                       |          |                        |       |
| $V_{\mathrm{IH}}$         | HIGH-level input voltage                                                   | -                                                                                                                            | 0.7V <sub>cc(B)</sub> | -        | 5.5                    | V     |
| $V_{\rm IL}$              | LOW-level input voltage                                                    | -                                                                                                                            | -0.5                  | -        | $+0.3V_{cc(B)}$        | V     |
| ${ m I}_{ m IL}$          | LOW-level input current                                                    | $V_{I} = 0.2 \text{ V, EN; } V_{CC} = 3.6 \text{ V}$                                                                         | -                     | -10      | -30                    | μΑ    |
|                           | Input leakage current                                                      | V <sub>I</sub> =Vcc(B)                                                                                                       | -1                    | -        | +1                     | μΑ    |
| $I_{LI}$                  | input leakage current                                                      | V <sub>1</sub> VCC(D)                                                                                                        | 1                     |          | · 1                    | Por 2 |
| I <sub>LI</sub> Ci lotes: | Input capacitance                                                          | $V_{I} = 3.0 \text{ V or } 0 \text{ V}$                                                                                      | -                     | 6        |                        | pF    |

Notes: 1.  $V_{IL}$  specification is for the first LOW level seen by the SDAB/SCLB lines.  $V_{IL}$ c is for the second and subsequent LOW levels seen by the SDAB/SCLB lines. 2.  $V_{IL}$  for port A with envelope noise must be below  $0.3V_{CC(A)}$  for stable performance.





#### **Dynamic Characteristics**

 $V_{CC} = 2.2 \text{ V to } 5.5 \text{ V}$ ; GND = 0 V;  $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ ; unless otherwise specified. (1)(2)

| Symbol           | Parameter                      | <b>Test Conditions</b>                          | Min. | Тур. | Max. | Unit |
|------------------|--------------------------------|-------------------------------------------------|------|------|------|------|
| $t_{\rm PLH}$    | LOW-to-HIGH propagation delay  | B-side to A-side                                | -    | 169  | 255  | ns   |
| +                | HIGH-to-LOW propagation delay  | B-side to A-side, $V_{CC(A)} \le 2.7 \text{ V}$ | 15   | 68   | 110  | ns   |
| $t_{ m PHL}$     | Thori-to-Low propagation delay | B-side to A-side, $V_{CC(A)} \ge 3 \text{ V}$   | 10   | 103  | 300  | ns   |
| $t_{ m TLH}$     | LOW-to-HIGH transition time    | A-side                                          | -    | 50   | 60   | ns   |
| t IIICII to I OX | HIGH-to-LOW transition time    | A-side, $V_{CC(A)} \le 2.7 \text{ V}$           | 1    | 3    | 105  | ns   |
| $t_{THL}$        | HIGH-to-LOW transition time    | A-side, $V_{CC(A)} \ge 3 \text{ V}$             | 1    | 25   | 175  | ns   |
| $t_{ m PLH}$     | LOW-to-HIGH propagation delay  | A-side to B-side                                | 25   | 67   | 110  | ns   |
| $t_{ m PHL}$     | HIGH-to-LOW propagation delay  | A-side to B-side                                | -    | 118  | 230  | ns   |
| $t_{ m TLH}$     | LOW-to-HIGH transition time    | B-side                                          | -    | 140  | 170  | ns   |
| $t_{ m THL}$     | HIGH-to-LOW transition time    | B-side                                          | -    | 40   | 105  | ns   |
| $t_{ m SU}$      | Set-up time                    | EN HIGH before START condition                  | 100  | -    | -    | ns   |
| $t_{ m H}$       | Hold time                      | EN HIGH after STOP condition                    | 100  | -    | -    | ns   |

#### Notes:

- 1. Times are specified with loads of  $1.35 k\Omega$  pull-up resistance and 57 pF load capacitance on port B, and  $167\Omega$  pull-up resistance and 57 pF load capacitance on port A. Different load resistance and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times.
- 2. Pull-up voltages are  $V_{\text{CC(A)}}$  on port A and  $V_{\text{CC(B)}}$  on port B.
- 3. Typical values were measured with  $V_{CC(A)} = 3.3 \text{ V}$  at Tamb = 25  $^{\perp}$ , unless otherwise noted.



Figure 2: Propagation Delay and Transition Times B→A



Figure 3: Propagation Delay and Transition Times A→B



Figure 4: Propagation Delay



 $R_L{=}Load$  resistor:  $1.35k\Omega$  on port  $B;\,167\Omega$  on port A(0.8V to 2.7V) and  $450\Omega$  on port A (3.0V to 5.5V)

 $C_L$  = Load capacitance includes jig and probe capacitance: 57pF  $R_T$  = Termination resistance should be equal to Z of pulse generators

Figure 5: Test Circuit





### **Functional Description**

The PI6ULS5V9517A is a CMOS integrated circuit intended for I<sup>2</sup>C-bus or SMBus applications. It can provide level shifting between low voltage (down to 0.8 V) and higher voltage (2.2 V to 5.5 V) in mixed-mode applications. And it enables I<sup>2</sup>C and similar bus system to be extended, without degradation of performance even during level shifting.

The PI6ULS5V9517A enables the system designer to isolate two halves of a bus for both voltage and capacitance, accommodating more I2C devices or longer trace length. It also permits extension of the I<sup>2</sup>C-bus by providing bidirectional buffering for both the data (SDA) and the clock (SCL) lines, thus allowing two buses of 400 pF to be connected in an I<sup>2</sup>C application.

The B-side drivers operate from 2.2 V to 5.5 V. The output low level of port B internal buffer is approximately 0.5 V, while the input voltage must be 70mV lower (0.43V) or even more lower. The nearly 0.5V low signal is called a buffered low. When the B-side I/O is driven low internally, the low is not recognized as a low by the input. This feature prevents a lockup condition from occurring when the input low condition is released. This type of design on B port prevents it from being used in series with another PI6ULS5V9517A (B side) or similar devices, because they don't recognize buffer low signals as a valid low.

The A-side drivers operate from 0.8 V to 5.5 V. The output low level of port A internal buffer is nearly 0V, while the input low level is set at 0.3Vcc(A) to accommodate the need for a lower LOW level in systems where the low voltage side supply voltage is as low as 0.8 V. Port A of two or more PI6ULS5V9517As can be connected together to allow a star topography with port A on the common bus. And port A can be connected directly to any other buffer with static or dynamic offset voltage. Multiple PI6ULS5V9517As can be connected in series, port A to port B, with no build-up in offset voltage with only time off light delays to consider.

The EN pin can also be used to turn the drivers on and off. This can be used to isolate a badly behaved slave on power-up until after the system power-up reset. It should never change state during an I<sup>2</sup>C-bus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I<sup>2</sup>C-bus parts being enabled. The enable pin should only change state when the global bus and the repeater port are in an idle state to prevent system failures.

After power-up and with the EN HIGH, a LOW level on port A (below 0.3Vcc(A)) turns the corresponding port B driver (either SDA or SCL) on and drives port B down to about 0.5 V. When port A rises above 0.3Vcc(A), the port B pull-down driver is turned off and the external pull-up resistor pulls the pin HIGH. When port B falls first and goes below 0.3Vcc(B) the port A driver is turned on and port A pulls down to 0 V. The port B pull-down is not enabled unless the port B voltage goes below 0.4 V. If the port B low voltage does not go below 0.5 V, the port A driver will turn off when port B voltage is above 0.7Vcc(B). If the port B low voltage goes below 0.4 V, the port B pull-down driver is enabled and port B will only be able to rise to 0.5 V until port A rises above 0.3Vcc(A). Then port B will continue to rise being pulled up by the external pull-up resistor. The Vcc(A) is only used to provide the 0.3Vcc(A) reference to the port A input comparators and for the power good detect circuit. The PI6ULS5V9517A logic and all I/Os are powered by the Vcc(B) pin.

The EN pin is active high and allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up until after the system power-up reset. It should never change state during an I<sup>2</sup>C-bus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I<sup>2</sup>C-bus parts being enabled. The enable pin should only change state when the global bus and the repeater port are in an idle state to prevent system failures.

As with the standard I<sup>2</sup>C system, pullup resistors are required to provide the logic-high levels on the buffered bus. The PI6ULS5V9517A has standard open-collector configuration of the I<sup>2</sup>C bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with Standard mode and Fast mode I<sup>2</sup>C devices in addition to SMBus devices. Standard mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system, where Standard mode devices and multiple masters are possible. Under certain conditions, higher termination currents can be used.





### **Application Information**

A typical application is shown in Figure 6. In this example, the system master is running on a 3.3 V I<sup>2</sup>C-bus while the slave is connected to a 1.2 V bus. Both buses run at 400 kHz.Master devices can be placed on either bus.

The PI6ULS5V9517A is 5V tolerant, so it does not require any additional circuitry to translate between 0.8V to 5.5V bus voltages and 2.2V to 5.5V bus voltages.



Figure 6: Typical Application

When port A of the PI6ULS5V9517A is pulled LOW by a driver on the I<sup>2</sup>C-bus, a comparator detects the falling edge when it goes below 0.3 Vcc(A) and causes the internal driver on port B to turn on, causing port B to pull down to about 0.5 V. When port B of the PI6ULS5V9517A falls, first a CMOS hysteresis type input detects the falling edge and causes the internal driver on port A to turn on and pull the port A pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figure 9 and Figure 10. If the bus master in Figure 6 were to write to the slave through the PI6ULS5V9517A, waveforms shown in Figure 9 would be observed on the A bus. This looks like a normal I<sup>2</sup>C-bus transmission except that the HIGH level may be as low as 0.8V, and the turn on and turn off of the acknowledge signals are slightly delayed.

On the B-side bus of the PI6ULS5V9517A, the clock and data lines would have a positive offset from ground equal to the VOL of the PI6ULS5V9517A. After the eighth clock pulse, the data line is pulled to the VOL of the slave device, which is very close to ground in this example. At the end of the acknowledge, the level rises only to the low level set by the driver in the PI6ULS5V9517A for a short delay, while the A-bus side rises above 0.3 Vcc(A) and then it continues high.

Multiple PI6ULS5V9517A port A sides can be connected in a star configuration (Figure 7), allowing all nodes to communicate with each other.

Multiple PI6ULS5V9517As can be connected in series (Figure 8) as long as port A is connected to port B. I<sup>2</sup>C-bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements.





Figure 7: Typical Star Application



Figure 8: Typical Series Application





Figure 9: Bus A (0.8V to 5.5V Bus) Waveform



Figure 10: Bus B (2.2V to 5.5V Bus) Waveform

### **Part Marking**

# **U** Package

ULS5V9 **517AUE**  $YYWX\overline{X}$  $\circ$ 

1st Y: Die Rev 2nd Y: Year W: Workweek

1st X: Assembly Site Code 2nd X: Fab Site Code

Bar above "L" means Fab3 of MGN

#### **ZE Package**

rV = PI6ULS5V9517AZEE rV YXX JG

Y: Die Rev

XX: Date Code (Year & Workweek)

J: Assembly Site Code

G: Fab Site Code

Bar above "V" means Fab3 of MGN

#### W Package

PI6ULS5V 9517AWE **YYWXX**  $\circ$ 

1st Y: Die Rev 2nd Y: Year W: Workweek

1st X: Assembly Site Code 2nd X: Fab Site Code

Bar above "I" means Fab3 of MGN







# **Packaging Mechanical**

MSOP-8 (U)









### TDFN-8 (ZE)







# Recommended Land Pattern for TDFN2\*3-8L









#### SOIC-8 (W)



For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

### **Ordering Information**

| Part Numbers      | Package Code | Package Description                                      |
|-------------------|--------------|----------------------------------------------------------|
| PI6ULS5V9517AUEX  | U            | 8-pin, Mini Small Outline Package (MSOP)                 |
| PI6ULS5V9517AZEEX | ZE           | 8-pin, 2x3 (TDFN)                                        |
| PI6ULS5V9517AWEX  | W            | 8-pin, 150mil-Wide (SOIC) (Not Recommend for New Design) |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- E = Pb-free and Green
- $_{5.}$  X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION)

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2020, Diodes Incorporated www.diodes.com