

# **Pin Description**

Table 1: Pin Description

| Pi      |        | Name  | Type | Decorintion                  |
|---------|--------|-------|------|------------------------------|
| TSSOP24 | TQFN24 | Name  | Type | Description                  |
| 1       | 22     | INT   | О    | Interrupt input (open-drain) |
| 2       | 23     | A1    | I    | Address input 1              |
| 3       | 24     | A2    | I    | Address input 2              |
| 4       | 1      | IO0_0 | I/O  | Port 0 input/output 0        |
| 5       | 2      | IO0_1 | I/O  | Port 0 input/output 1        |
| 6       | 3      | IO0_2 | I/O  | Port 0 input/output 2        |
| 7       | 4      | IO0_3 | I/O  | Port 0 input/output 3        |
| 8       | 5      | IO0_4 | I/O  | Port 0 input/output 4        |
| 9       | 6      | IO0_5 | I/O  | Port 0 input/output 5        |
| 10      | 7      | IO0_6 | I/O  | Port 0 input/output 6        |
| 11      | 8      | IO0_7 | I/O  | Port 0 input/output 7        |
| 12      | 9      | GND   | G    | Ground                       |
| 13      | 10     | IO1_0 | I/O  | Port 1 input/output 0        |
| 14      | 11     | IO1_1 | I/O  | Port 1 input/output 1        |
| 15      | 12     | IO1_2 | I/O  | Port 1 input/output 2        |
| 16      | 13     | IO1_3 | I/O  | Port 1 input/output 3        |
| 17      | 14     | IO1_4 | I/O  | Port 1 input/output 4        |
| 18      | 15     | IO1_5 | I/O  | Port 1 input/output 5        |
| 19      | 16     | IO1_6 | I/O  | Port 1 input/output 6        |
| 20      | 17     | IO1_7 | I/O  | Port 1 input/output 7        |
| 21      | 18     | A0    | I    | Address input 0              |
| 22      | 19     | SCL   | I    | Serial clock line input      |
| 23      | 20     | SDA   | I    | Serial data line open-drain  |
| 24      | 21     | VCC   | P    | Supply voltage               |

<sup>\*</sup> I = Input; O = Output; P = Power; G = Ground







## **Maximum Ratings**

|   | Power supply                           | 0.5V to +6.0V     |
|---|----------------------------------------|-------------------|
| l | Voltage on an I/O pin                  | GND-0.5V to +6.0V |
| l | Input current                          | ±20mA             |
| l | Output current on an I/O pin           | ±50mA             |
| l | Supply current                         |                   |
| l | Ground supply current                  |                   |
| l | Total power dissipation                |                   |
| l | Operation temperature                  | -40~85°C          |
|   | Storage temperature                    | -65~150°C         |
|   | Maximum Junction temperature, T j(max) | 125°C             |
| Т |                                        |                   |

### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Static characteristics**

VCC = 2.3 V to 5.5 V; GND = 0 V; Tamb= -40  $^{\circ}$ C to +85  $^{\circ}$ C; unless otherwise specified.

Table 2: Static characteristics

| Symbol          | Parameter                             | Conditions                                                                 | Min.   | Typ. | Max.    | Unit |
|-----------------|---------------------------------------|----------------------------------------------------------------------------|--------|------|---------|------|
| Power supp      | oly                                   |                                                                            |        |      |         |      |
| VCC             | Supply voltage                        |                                                                            | 2.3    | -    | 5.5     | V    |
| $I_{CC}$        | Supply current                        | Operating mode; VCC = 5.5 V; no load; fSCL= 100 kHz                        | -      | 135  | 200     | μΑ   |
| Ţ               | Chan illus assessed                   | Standby mode; VCC = 5.5 V; no load;<br>VI = GND; fSCL= 0 kHz; I/O = inputs | -      | 1.1  | 1.5     | mA   |
| $I_{stb}$       | Standby current                       | Standby mode; VCC = 5.5 V; no load;<br>VI = VCC; fSCL= 0 kHz; I/O = inputs | -      | 0.25 | 1       | μΑ   |
| $V_{POR}$       | Power-on reset voltage <sup>[1]</sup> |                                                                            | -      | 1.16 | 1.41    | V    |
| Input SCL,      | input/output SDA                      |                                                                            |        |      |         |      |
| $V_{I\!L}$      | Low level input voltage               |                                                                            | -0.5   | -    | +0.3VCC | V    |
| $V_{ m IH}$     | High level input voltage              |                                                                            | 0.7VCC | -    | 5.5     | V    |
| I <sub>OL</sub> | Low level output current              | V <sub>OL</sub> =0.4V                                                      | 3      | -    | -       | mA   |
| $I_{\rm L}$     | Leakage current                       | V <sub>I</sub> =VCC=GND                                                    | -1     | =    | 1       | μΑ   |
| $C_{i}$         | Input capacitance                     | $V_{I}$ =GND                                                               | -      | 6    | 10      | pF   |





| Symbol          | Parameter                        | Conditions                                                            | Min. | Тур. | Max.  | Unit |
|-----------------|----------------------------------|-----------------------------------------------------------------------|------|------|-------|------|
| I/Os            | 1                                | -                                                                     |      | l    | 1     |      |
| VIL             | Low level input voltage          |                                                                       | -0.5 | -    | +0.81 | V    |
| VIH             | High level input voltage         |                                                                       | +1.8 | -    | 5.5   | V    |
| T.              | T 1 1                            | $VCC = 2.3 \text{ V to } 5.5 \text{ V}; V_{OL} = 0.5 \text{ V}^{[2]}$ | 8    | -    | 20    | mA   |
| $I_{OL}$        | Low level output current         | $VCC = 2.3 \text{ V to } 5.5 \text{ V}; V_{OL} = 0.7 \text{ V}^{[2]}$ | 10   | -    | 24    | mA   |
|                 |                                  | I <sub>OH</sub> =-8mA;VCC=2.3V <sup>[3]</sup>                         | 1.8  | -    | -     | V    |
|                 |                                  | I <sub>OH</sub> =-10mA;VCC=2.3V <sup>[3]</sup>                        | 1.7  | -    | -     | V    |
| *7              |                                  | I <sub>OH</sub> =-8mA;VCC=3.0V <sup>[3]</sup>                         | 2.6  | -    | -     | V    |
| $V_{OH}$        | High level output voltage        | I <sub>OH</sub> =-10mA;VCC=3.0V <sup>[3]</sup>                        | 2.5  | -    | -     | V    |
|                 |                                  | I <sub>OH</sub> =-8mA;VCC=4.75V <sup>[3]</sup>                        | 4.1  | -    | -     | V    |
|                 |                                  | I <sub>OH</sub> =-10mA;VCC=4.75V <sup>[3]</sup>                       | 4.0  | -    | -     | V    |
| $I_{LIH}$       | High level input leakage current | VCC=5.5V; V <sub>I</sub> =VCC                                         | -    | -    | 1     | μΑ   |
| $I_{LIL}$       | Low level input leakage current  | VCC=5.5V; V <sub>I</sub> =GND                                         | -    | -    | -100  | μΑ   |
| $C_{i}$         | Input capacitance                |                                                                       | -    | 3.7  | 10    | pF   |
| Co              | Output capacitance               |                                                                       | -    | 3.7  | 10    | pF   |
| Interrupt 3     | INT                              | •                                                                     |      |      |       |      |
| $I_{OL}$        | Low level output current         | V <sub>OL</sub> =0.4V                                                 | 3    | -    | -     | mA   |
| Select inpu     | ts A0,A1,A2                      | •                                                                     | •    |      | •     |      |
| V <sub>IL</sub> | Low level input voltage          |                                                                       | -0.5 | -    | +0.81 | V    |
| $V_{IH}$        | High level input voltage         |                                                                       | +1.8 | -    | 5.5   | V    |
| $I_{L}$         | Input leakage current            |                                                                       | -1   |      | 1     | μΑ   |

#### Note:

<sup>[1]:</sup> VCC must be lowered to 0.2 V for at least 20 us in order to reset part.

<sup>[2]:</sup> Each I/O must be externally limited to a maximum of 25 mA and each octal (IOO\_0 to IOO\_7 and IO1\_0 to IO1\_7) must be limited to a maximum current of 100 mA for a device total of 200 mA.

<sup>[3]:</sup> The total current sourced by all I/Os must be limited to 160 mA.







# **Dynamic Characteristics**

Table 3: Dynamic characteristics

| Symbol                      | Parameter                                                         | Test Conditions |     | dard<br>e I <sup>2</sup> C | Fast mod | e I <sup>2</sup> C | Unit |
|-----------------------------|-------------------------------------------------------------------|-----------------|-----|----------------------------|----------|--------------------|------|
| Symbol                      | 1 at anteter                                                      | Test Conditions | Min | Max                        | Min      | Max                |      |
| $f_{SCL}$                   | SCL clock frequency                                               |                 | 0   | 100                        | 0        | 400                | kHz  |
| $t_{\mathrm{BUF}}$          | bus free time between a STOP and START condition                  |                 | 4.7 | -                          | 1.3      | -                  | μs   |
| $t_{\rm HD;STA}$            | hold time (repeated) START condition                              |                 | 4.0 | -                          | 0.6      | -                  | μs   |
| $t_{\mathrm{SU;STA}}$       | set-up time for a repeated START condition                        |                 | 4.7 | -                          | 0.6      | -                  | μs   |
| $t_{\rm SU;STO}$            | set-up time for STOP condition                                    |                 | 4.0 | -                          | 0.6      | -                  | μs   |
| $t_{VD;ACK}^{[1]}$          | data valid acknowledge time                                       |                 | -   | 3.45                       | -        | 0.9                | μs   |
| $t_{\mathrm{HD;DAT}}^{[2]}$ | data hold time                                                    |                 | 0   | -                          | 0        | -                  | ns   |
| $t_{VD;DAT}$                | data valid time                                                   |                 | -   | 3.45                       | 1        | 0.9                | μs   |
| $t_{SU;DAT} \\$             | data set-up time                                                  |                 | 250 | -                          | 100      | -                  | ns   |
| $t_{LOW}$                   | LOW period of the SCL clock                                       |                 | 4.7 | -                          | 1.3      | -                  | μs   |
| $t_{HIGH}$                  | HIGH period of the SCL clock                                      |                 | 4.0 | -                          | 0.6      | -                  | μs   |
| $t_{\mathrm{f}}$            | fall time of both SDA and SCL signals                             |                 | -   | 300                        | -        | 300                | ns   |
| $t_r$                       | rise time of both SDA and SCL signals                             |                 | -   | 1000                       | -        | 300                | ns   |
| $t_{SP}$                    | pulse width of spikes that must be suppressed by the input filter |                 | -   | 50                         | -        | 50                 | ns   |
| Port timin                  | g                                                                 |                 |     |                            |          |                    |      |
| $t_{v(Q)}$                  | Data output valid time <sup>[3]</sup>                             |                 | -   | 200                        | -        | 200                | ns   |
| t <sub>su(D)</sub>          | Data input set-up time                                            |                 | 150 | -                          | 150      | -                  | ns   |
| $T_{h(D)}$                  | Data input hold time                                              |                 | 1   | -                          | 1        | -                  | μs   |
| Interrupt t                 | iming                                                             |                 |     |                            |          |                    |      |
| t <sub>v(INT)</sub>         | Valid time on pin INT                                             |                 | -   | 4                          | -        | 4                  | μs   |
| T <sub>rst(INT)</sub>       | Reset time on pin INT                                             |                 | -   | 4                          | -        | 4                  | μs   |

#### Note:

[1]:  $t_{VD;ACK}$  = time for acknowledgement signal from SCL LOW to SDA (out) LOW.

[2]:  $t_{VD;DAT}$  = minimum time for SDA data out to be valid following SCL LOW.

[3]:  $t_{\nu \left( Q\right) }measured$  from 0.7VCC on SCL to 50% I/O output.





Figure 3: timing parameters for INT signal

# PI4IOE5V9555 Block Diagram









# **Details Description**

### a. Device address

|              | b7(MSB) | b6 | b5 | b4 | b3 | b2 | b1 | b0  |
|--------------|---------|----|----|----|----|----|----|-----|
| Address Byte | 0       | 1  | 0  | 0  | A2 | A1 | A0 | R/W |

Note: Read "1", Write "0"

## b. Registers

### i. Command byte

The command byte is the first byte to follow the address byte during a write transmission. It is used as a pointer to determine which of the following registers will be written or read.

Table 4: Command byte

| Command | Register                  |
|---------|---------------------------|
| 0       | Input port 0              |
| 1       | Input port 1              |
| 2       | Output port 0             |
| 3       | Output port 1             |
| 4       | Polarity inversion port 0 |
| 5       | Polarity inversion port 1 |
| 6       | Configuration port 0      |
| 7       | Configuration port 1      |

## ii. Register 0 and 1: input port registers

This register is a read-only port. It reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by Register 3. Writes to this register have no effect.

The default value 'X' is determined by the externally applied logic level.

Table 5: Input port 0 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | I0.7 | I0.6 | I0.5 | I0.4 | I0.3 | I0.2 | I0.1 | I0.0 |
| Default | X    | X    | X    | X    | X    | X    | X    | X    |

Table 6: Input port 1 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | I1.7 | I1.6 | I1.5 | I1.4 | I1.3 | I1.2 | I1.1 | I1.0 |
| Default | X    | X    | X    | X    | X    | X    | X    | X    |





### iii. Register 2 and 3:Output port registers

This register is an output-only port. It reflects the outgoing logic levels of the pins defined as outputs by Registers 6 and 7. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, **not** the actual pin value.

Table 7: Output port 0 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | O0.7 | O0.6 | O0.5 | O0.4 | O0.3 | O0.2 | O0.1 | 0.00 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Table 8: Output port 1 register

|         | F 7  |      |      |      |      |      |      |      |
|---------|------|------|------|------|------|------|------|------|
| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Symbol  | O1.7 | O1.6 | 01.5 | O1.4 | O1.3 | O1.2 | O1.1 | O1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### iv. Register 4 and 5: Polarity inversion registers

This register allows the user to invert the polarity of the Input port register data. If a bit in this register is set (written with '1'), the Input port data polarity is inverted. If a bit in this register is cleared (written with a '0'), the Input port data polarity is retained.

Table 9: Polarity Inversion port 0 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 10: Polarity Inversion port 1 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### v. Register 6 and 7: Configuration registers

This register configures the directions of the I/O pins. If a bit in this register is set (written with '1'), the corresponding port pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared (written with '0'), the corresponding port pin is enabled as an output. Note that there is a high value resistor tied to VCC at each pin. At reset, the IOs are configured as inputs with a pull-up to VCC.





Table 11: Configuration port 0 register

| Bit     | 7    | 6    | 5    | 4    | 3   | 2    | 1    | 0    |
|---------|------|------|------|------|-----|------|------|------|
| Symbol  | C0.7 | C0.6 | C0.5 | C0.4 | C.3 | C0.2 | C0.1 | C0.0 |
| Default | 1    | 1    | 1    | 1    | 1   | 1    | 1    | 1    |

Table 12: Configuration port 1 register

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### c. Power-on reset

When power is applied to VCC, an internal power-on reset holds the PI4IOE5V9555 in a reset condition until VCC has reached VPOR. At that point, the reset condition is released and thePI4IOE5V9555 registers and SMBus state machine will initialize to their default states. The power-on reset typically completes the reset and enables the part by the time the power supply is above VPOR. However, when it is required to reset the part by lowering the power supply, it is necessary to lower it below 0.2 V.

### d. I/O port

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input with a weak pull-up to VCC. The input voltage may be raised above VCC to a maximum of 5.5 V.

If the I/O is configured as an output, then either Q1 or Q2 is on, depending on the state of the Output Port register. Care should be exercised if an external voltage is applied to an I/O configured as an output because of the low-impedance path that exists between the pin and either VCC or GND.





### e. Bus Transaction

#### i. Writing to the port registers

Data is transmitted to the PI4IOE5V9555 by sending the device address and setting the least significant bit to a logic 0. The command byte is sent after the address and determines which register will receive the data following the command byte. The eight registers within the PI4IOE5V9555 are configured to operate as four register pairs. The four pairs are Input Ports, Output Ports, Polarity Inversion Ports, and Configuration Ports. After sending data to one register, the next data byte will be sent to the other register in the pair. For example, if the first byte is sent to Output Port 1 (register 3), the next byte will be stored in Output Port 0 (register 2). There is no limitation on the number of data bytes sent in one write transmission. In this way, each 8-bit









#### ii. Reading the port registers

In order to read data from the PI4IOE5V9555, the bus master must first send the PI4IOE5V9555address with the least significant bit set to a logic 0. The command byte is sent after the address and determines which register will be accessed. After a restart, the device address is sent again, but this time the least significant bit is set to a logic 1. Data from the register defined by the command byte will then be sent by the PI4IOE5V9555. Data is clocked into the register on the falling edge of the acknowledge clock pulse. After the first byte is read, additional bytes may be read but the data will now reflect the information in the other register in the pair. For example, if you read Input Port 1, then the next byte read would be Input Port 0. There is no limitation on the number of data bytes received in one read transmission but the final byte received, the bus master must not acknowledge the data.







**Note:** Transfer of data can be stopped at any moment by a STOP condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte has previously been set to '00' (read Input Port register).

### iii. Interrupt output

The open-drain interrupt output is activated when one of the port pins changes state and the pin is configured as an input. The interrupt is deactivated when the input returns to its previous state or the Input Port register is read. A pin configured as an output cannot cause an interrupt. Since each 8-bit port is read independently, the interrupt caused by Port 0 will not be cleared by a read of Port 1 or the other way around.

**Note:** Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.



# **Application design-in information**









## **Mechanical Information**

TSSOP-24(L)









#### **TQFN 4x4-24(ZD)**



# **Ordering Information**

| Part No.         | Package Code | Package                                                     |
|------------------|--------------|-------------------------------------------------------------|
| PI4IOE5V9555LE   | L            | 24-pin,173mil Wide (TSSOP)                                  |
| PI4IOE5V9555LEX  | L            | 24-pin,173mil Wide (TSSOP), Tape & Reel                     |
| PI4IOE5V9555ZDEX | ZD           | 24-contact, Very Thin Quad Flat No-Lead (TQFN), Tape & Reel |

#### Note:

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- E = Pb-free and Green
- X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated www.diodes.com



www.diodes.com

1/18/2017 PT0551-5