## Pin Assignment (TQFN-32)



| Truth | n Ta | ble |
|-------|------|-----|
|       |      |     |

| ŌĒ   | SS_SEL | HS_SEL | Function                            |
|------|--------|--------|-------------------------------------|
| Low  | Low    | Low    | Port A active for all channels      |
| Low  | Low    | High   | Port A for SS, port B for HS and ID |
| Low  | High   | Low    | Port B for SS, port A for HS and ID |
| Low  | High   | High   | Port B active for all channels      |
| High | х      | х      | I/O's are hi-z and IC is power down |

## Pin Description

| pin# | pin Name | Signal Type | Description                                                                                                                      |
|------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1    | Tx+      | I/O         | positive differential USB3.0 Tx signal for COM port                                                                              |
| 2    | Tx-      | I/O         | negative differential USB3.0 Tx signal for COM port                                                                              |
| 3    | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
| 4    | Rx+      | I/O         | positive differential USB3.0 Rx signal for COM port                                                                              |
| 5    | Rx-      | I/O         | negative differential USB3.0 Rx signal for COM port                                                                              |
| 6    | D+       | I/O         | positive differential USB2.0 signal for COM port                                                                                 |
| 7    | D-       | I/O         | negative differential USB2.0 signal for COM port                                                                                 |
| 8    | USB_ID   | I/O         | USB_ID for COM port                                                                                                              |
| 9    | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
|      |          |             | switch logic control for SuperSpeed Path                                                                                         |
| 10   | SS_SEL   | Ι           | If HIGH, then path B is selected for SuperSpeed channels only<br>If LOW, then path A is selected for SuperSpeed channels only    |
| 11   | ŌĒ       | Ι           | Output enable. if $\overline{OE}$ is low, IC is enabled. If $\overline{OE}$ is high, then IC is power down and all I/Os are hi-z |
| 12   | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
| 13   | USB_IDB  | I/O         | USB_ID for port B                                                                                                                |
| 14   | D-B      | I/O         | negative differential USB2.0 signal for port B                                                                                   |
| 15   | D+B      | I/O         | positive differential USB2.0 signal for port B                                                                                   |
| 16   | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
| 17   | USB_IDA  | I/O         | USB_ID for port A                                                                                                                |
| 18   | D-A      | I/O         | negative differential USB2.0 signal for port A                                                                                   |
| 19   | D+A      | I/O         | positive differential USB2.0 signal for port A                                                                                   |
| 20   | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
| 21   | GND      | Ground      | Ground                                                                                                                           |
| 22   | Rx-B     | I/O         | negative differential USB3.0 Rx signal for port B                                                                                |
| 23   | Rx+B     | I/O         | positive differential USB3.0 Rx signal for port B                                                                                |
| 24   | Tx-B     | I/O         | negative differential USB3.0 Tx signal for port B                                                                                |
| 25   | Tx+B     | I/O         | positive differential USB3.0 Tx signal for port B                                                                                |
| 26   | Rx-A     | I/O         | negative differential USB3.0 Rx signal for port A                                                                                |
| 27   | Rx+A     | I/O         | positive differential USB3.0 Rx signal for port A                                                                                |
| 28   | GND      | Ground      | Ground                                                                                                                           |
| 29   | VDD      | Power       | 3.3V +/-10% power supply                                                                                                         |
| 30   | Tx-A     | I/O         | negative differential USB3.0 Tx signal for port A                                                                                |
| 31   | Tx+A     | I/O         | positive differential USB3.0 Tx signal for port A                                                                                |
|      |          |             | switch logic control for USB2.0 (D+/-) and USB_ID path                                                                           |
| 32   | HS_SEL   | Ι           | If High, path B is selected                                                                                                      |
|      |          |             | If LOW, path A is selected                                                                                                       |



## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | 65°C to +150°C    |
|------------------------------------|-------------------|
| Supply Voltage to Ground Potential | -0.5V to +4.2V    |
| DC Input Voltage                   | –0.5V to $V_{DD}$ |
| DC Output Current                  | 120mA             |
| Power Dissipation                  |                   |
|                                    |                   |

**Note:** Stresses greater than those listed under MAXI-MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **DC Electrical Characteristics for Switching over Operating Range**

 $(TA = -40^{\circ}C \text{ to } +85^{\circ}C, VDD = 3.3V \pm 10\%)$ 

| Parameter                                                                                                                                 | Description                                                        | Test Conditions <sup>(1)</sup>                                                | Min | Typ <sup>(1)</sup> | Max  | Units |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|--------------------|------|-------|
| V <sub>IH</sub>                                                                                                                           | Input HIGH Voltage                                                 | Guaranteed HIGH level                                                         | 1.5 |                    |      |       |
| VIL                                                                                                                                       | Input LOW Voltage                                                  | Guaranteed LOW level                                                          |     |                    | 0.75 | V     |
| VIK                                                                                                                                       | Clamp Diode Voltage, Dx                                            | $V_{DD} = Max., I_{IN} = -18mA$                                               |     | -0.8               | -1.1 |       |
| IIH                                                                                                                                       | Input HIGH Current                                                 | $V_{DD} = Max., V_{IN} = V_{DD}$                                              |     |                    | ±5   |       |
| IIL                                                                                                                                       | Input LOW Current                                                  | $V_{DD} = Max., V_{IN} = GND$                                                 |     |                    | ±5   | μΑ    |
| I <sub>OFF_HS/ID</sub>                                                                                                                    | I/O leakage when part is off for D+,<br>D- and USB_ID signals only | $V_{DD} = 0V, V_{INPUT} = 0V$ to 3.6V                                         |     |                    | 20   |       |
| $R_{ON\_SS}$ On resistance between input to out-<br>put for SuperSpeed signals $V_{DD} = 3.3V$ , Vinput = 0V to 1V,<br>$I_{INPUT} = 20mA$ |                                                                    |                                                                               | 10  | 13                 | Ohm  |       |
| RON_FSOn resistance between input to output for USB2.0 FS signals (D+/D-)                                                                 |                                                                    | $V_{DD} = 3.3V$ , Vinput = 0 to 3.3V,<br>$I_{INPUT} = 20mA$                   |     | 7                  | 9    | Ohm   |
| KON HC                                                                                                                                    |                                                                    | V <sub>DD</sub> = 3.3V, Vinput = -0.4V to<br>+0.4V, I <sub>INPUT</sub> = 20mA |     | 4                  | 6    | Ohm   |
| USB_ID_I Input voltage tolerance on USB_ID<br>path                                                                                        |                                                                    |                                                                               |     |                    | 5.5  | V     |
| USB_ID_O                                                                                                                                  | Output voltage on USB_ID path                                      | USB_ID input from 0V to 5.25V                                                 |     |                    | 3.6  | V     |

## **Power Supply Characteristics** (TA = $-40^{\circ}C$ to $+85^{\circ}C$ )

| Parameter       | Description                    | Test Conditions <sup>(1)</sup>              | Min | Typ <sup>(1)</sup> | Max | Units |
|-----------------|--------------------------------|---------------------------------------------|-----|--------------------|-----|-------|
| I <sub>CC</sub> | Quiescent Power Supply Current | $V_{DD}$ = Max., $V_{IN}$ = GND or $V_{DD}$ |     |                    | 2   | mA    |

| Parameter         | Description                                                  | Test Conditions                      |            | Тур.  | Max | Units |
|-------------------|--------------------------------------------------------------|--------------------------------------|------------|-------|-----|-------|
| X <sub>TALK</sub> | Crosstalk on SuperSpeed Channels                             | See Fig. 1 for Measurement<br>Setup  | f= 2.5 GHz | -25dB |     | П     |
| O <sub>IRR</sub>  | OFF Isolation on SuperSpeed Channels                         | See Fig. 2 for Measurement<br>Setup, | f= 2.5 GHz | -22dB |     | dB    |
| I <sub>LOSS</sub> | Differential Insertion Loss on SuperSpeed<br>Channels        | @5.0Gbps (see figure 3)              |            | -1.7  |     | dB    |
| R <sub>loss</sub> | Differential Return Loss on SuperSpeed channels              | @ 2.5GHz                             |            | -16   |     | dB    |
| BW_SS             | Bandwidth -3dB for SuperSpeed path<br>(Tx±/ Rx±)             | See figure 3                         |            | 4.7   |     | GHz   |
| BW_HS             | -3dB BW for USB high speed path (D+/-)                       | See figure 3                         |            | 1.5   |     | GHz   |
| Tsw a-b           | time it takes to switch from port A to port B                |                                      |            |       | 1   | us    |
| Tsw b-a           | time it takes to switch from port B to port<br>A             |                                      |            |       | 1   | us    |
| Tstartup          | Vdd valid to channel enable                                  |                                      |            |       | 10  | us    |
| Twakeup           | Enabling output by changing $\overline{OE}$ from low to High |                                      |            |       | 10  | us    |

## **Dynamic Electrical Characteristics over Operating Range** ( $TA = -40^{\circ}$ to $+85^{\circ}C$ , $VDD = 3.3V \pm 10\%$ )

1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type.

2. Typical values are at  $V_{\rm DD}$  = 3.3V,  $T_{\rm A}$  = 25°C ambient and maximum loading.

## Switching Characteristics (T<sub>A</sub>= -40° to +85°C, $V_{DD}$ = 3.3V±10%)

| Parameter          | Description                                       | Min. | Тур. | Max. | Units |
|--------------------|---------------------------------------------------|------|------|------|-------|
| T <sub>pd</sub>    | Propagation delay (input pin to output pin)       |      | 80   |      | ps    |
| t <sub>b-b</sub>   | Bit-to-bit skew within the same differential pair |      | 5    |      | ps    |
| t <sub>ch-ch</sub> | Channel-to-channel skew                           |      |      | 35   | ps    |



## Fig 1. Crosstalk Setup



Fig 2. Off-isolation setup



Fig 3. Differential Insertion Loss set up



Fig 4. Xtalk for SuperSpeed channels (Tx/Rx)



Fig 5. Off Isolation for SuperSpeed channels (Tx/Rx). Red is for path B and Blue is for path A



Fig 6. Insertion Loss for SuperSpeed channels (Tx/Rx). Red is for path B and Blue is for path A

## **Test Circuit for Electrical Characteristics(1-5)**



#### Notes:

- 1.  $C_L$  = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator
- 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
- 4. Output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 5. All input impulses are supplied by generators having the following characteristics: PRR  $\leq$  MHz, Z<sub>O</sub> = 50 $\Omega$ , t<sub>R</sub>  $\leq$  2.5ns, t<sub>F</sub>  $\leq$  2.5ns.
- 6. The outputs are measured one at a time with one transition per measurement.

### Switching Waveforms



#### **Voltage Waveforms Enable and Disable Times**

### **Switch Positions**

| Test                                                   | Switch  |
|--------------------------------------------------------|---------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> (output on B-side) | 2 * Vdd |
| t <sub>PHZ</sub> , t <sub>PZH</sub> (output on B-side) | GND     |
| Prop Delay                                             | Open    |

## **Test Circuit for Dynamic Electrical Characteristics**



## Packaging Mechanical: 32-Contact TQFN (ZL)



09-0125

Note:

For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php

## **Ordering Information**

| Ordering Code    | Package Code | Package Description                           |
|------------------|--------------|-----------------------------------------------|
| PI3USB3102ZLE    | ZL           | Pb-free & Green, 32-contact TQFN, Copper Wire |
| PI3USB3102ZLE+DA | ZL           | Pb-free & Green, 32-contact TQFN, Gold Wire   |

#### Notes:

• Thermal characteristics can be found on the company web site at www.pericom.com/packaging/

• "E" denotes Pb-free and Green

- Adding an "X" at the end of the ordering code denotes tape and reel packaging