# **Table of Contents** | 1 | MC5 | 6F8006/MC56F8002 Family Configuration | | 8.1 | General Characte | |---|------|-------------------------------------------------|-------|--------|--------------------| | 2 | Bloc | k Diagram | | 8.2 | Absolute Maximu | | 3 | Ove | rview4 | | 8.3 | Thermal Characte | | | 3.1 | 56F8006/56F8002 Features | | 8.4 | Recommended C | | | 3.2 | Award-Winning Development Environment8 | | 8.5 | DC Electrical Cha | | | 3.3 | Architecture Block Diagram9 | | 8.6 | Supply Current C | | | 3.4 | Product Documentation | | 8.7 | Flash Memory Ch | | 4 | Sign | al/Connection Descriptions | | 8.8 | External Clock O | | | 4.1 | Introduction | | 8.9 | Phase Locked Lo | | | 4.2 | Pin Assignment13 | | 8.10 | Relaxation Oscilla | | | 4.3 | 56F8006/56F8002 Signal Pins | | 8.11 | Reset, Stop, Wait | | 5 | Men | nory Maps29 | | 8.12 | External Oscillato | | | 5.1 | Introduction | | 8.13 | AC Electrical Cha | | | 5.2 | Program Map | | 8.14 | COP Specification | | | 5.3 | Data Map30 | | | PGA Specification | | | 5.4 | Interrupt Vector Table and Reset Vector | | | ADC Specification | | | 5.5 | Peripheral Memory-Mapped Registers | | | HSCMP Specifica | | | 5.6 | EOnCE Memory Map33 | | | Optimize Power C | | 6 | Gen | eral System Control Information | 9 | | n Considerations | | | 6.1 | Overview | | 9.1 | Thermal Design ( | | | 6.2 | Power Pins | | 9.2 | Electrical Design | | | 6.3 | Reset | | 9.3 | Ordering Informati | | | 6.4 | On-chip Clock Synthesis | 10 | | age Mechanical O | | | 6.5 | Interrupt Controller | | | 28-pin SOIC Pack | | | 6.6 | System Integration Module (SIM) | | | 32-pin LQFP | | | 6.7 | PWM, PDB, PGA, and ADC Connections | | | 48-pin LQFP | | | 6.8 | Joint Test Action Group (JTAG)/Enhanced On-Chip | | | 32-Pin PSDIP | | | 0.0 | Emulator (EOnCE) | 11 | | sion History | | 7 | Seci | urity Features | | pendix | , | | | 7.1 | Operation with Security Enabled | | | upt Vector Table . | | | 7.2 | Flash Access Lock and Unlock Mechanisms | Anı | pendix | • | | | 7.3 | Product Analysis | , .pi | | heral Register Mei | | 8 | | cifications | | · Onp | riogiotor Moi | | - | CPO | | | | | | | 8.2 | Absolute Maximum Ratings | 42 | | | | | | | | | | |-------------|------------|-------------------------------------------------------|----|--|--|--|--|--|--|--|--|--| | | 8.3 | Thermal Characteristics | 43 | | | | | | | | | | | | 8.4 | Recommended Operating Conditions | 45 | | | | | | | | | | | | 8.5 | DC Electrical Characteristics | 46 | | | | | | | | | | | | 8.6 | Supply Current Characteristics | 51 | | | | | | | | | | | | 8.7 | Flash Memory Characteristics | 53 | | | | | | | | | | | | 8.8 | External Clock Operation Timing | | | | | | | | | | | | | 8.9 | Phase Locked Loop Timing | 54 | | | | | | | | | | | | 8.10 | Relaxation Oscillator Timing | | | | | | | | | | | | | 8.11 | Reset, Stop, Wait, Mode Select, and Interrupt Timing. | 56 | | | | | | | | | | | | 8.12 | External Oscillator (XOSC) Characteristics | 56 | | | | | | | | | | | | 8.13 | AC Electrical Characteristics | 57 | | | | | | | | | | | | 8.14 | COP Specifications | 65 | | | | | | | | | | | | 8.15 | PGA Specifications | 65 | | | | | | | | | | | | 8.16 | ADC Specifications | 66 | | | | | | | | | | | | 8.17 | HSCMP Specifications | 68 | | | | | | | | | | | | 8.18 | Optimize Power Consumption | 68 | | | | | | | | | | | 9 | Desig | n Considerations | 70 | | | | | | | | | | | | 9.1 | Thermal Design Considerations | 70 | | | | | | | | | | | | 9.2 | Electrical Design Considerations | 71 | | | | | | | | | | | | 9.3 | Ordering Information | 72 | | | | | | | | | | | 10 | Packa | age Mechanical Outline Drawings | 73 | | | | | | | | | | | | 10.1 | 28-pin SOIC Package | 73 | | | | | | | | | | | | 10.2 | 32-pin LQFP | | | | | | | | | | | | | 10.3 | 48-pin LQFP | 79 | | | | | | | | | | | | 10.4 | 32-Pin PSDIP | 81 | | | | | | | | | | | 11 | Revis | ion History | 83 | | | | | | | | | | | <b>Ap</b> p | endix | | | | | | | | | | | | | | Interr | upt Vector Table | 83 | | | | | | | | | | | <b>Ap</b> p | Appendix B | | | | | | | | | | | | | | Peripl | heral Register Memory Map and Reset Value | 86 | | | | | | | | | | # 1 MC56F8006/MC56F8002 Family Configuration MC56F8006/MC56F8002 device comparison in Table 1. Table 1. MC56F8006 Series Device Comparison | Freture | | MC56F8002 | | | |----------------------------------------------------------------------------------------|--------|-----------|----------|--------| | Feature | 28-pin | 32-pin | 48-pin | 28-pin | | Flash memory size (Kbytes) | | 16 | <u> </u> | 12 | | RAM size (Kbytes) | | | 2 | | | Analog comparators (ACMP) | | | 3 | | | Analog-to-digital converters (ADC) | | | 2 | | | Unshielded ADC inputs | 6 | 7 | 7 | 6 | | Shielded ADC inputs | 9 | 11 | 17 | 9 | | Total number of ADC input pins <sup>1</sup> | 15 | 18 | 24 | 15 | | Programmable gain amplifiers (PGA) | | | 2 | | | Pulse-width modulator (PWM) outputs | | | 6 | | | PWM fault inputs | 3 | 4 | 4 | 3 | | Inter-integrated circuit (IIC) | | | 1 | | | Serial peripheral interface (SPI) | | | 1 | | | High speed serial communications interface (SCI) | | | 1 | | | Programmable interrupt timer (PIT) | | | 1 | | | Programmable delay block (PDB) | | | 1 | | | 16-bit multi-purpose timers (TMR) | | | 2 | | | Real-time counter (RTC) | | | 1 | | | Computer operating properly (COP) timer | | Y | 'es | | | Phase-locked loop (PLL) | | Y | 'es | | | 1 kHz on-chip oscillator | | Y | 'es | | | 8 MHz (400 kHz at standby mode) on-chip ROSC | | Y | 'es | | | Crystal oscillator | | Y | es es | | | Power management controller (PMC) | | Y | 'es | | | IEEE 1149.1 Joint Test Action Group (JTAG) interface | | Y | es es | | | Enhanced on-chip emulator (EOnCE) IEEE 1149.1 Joint Test Action Group (JTAG) interface | | Y | es es | | <sup>&</sup>lt;sup>1</sup> Some ADC inputs share the same pin. See Table 4. **Block Diagram** # 2 Block Diagram Figure 1 shows a top-level block diagram of the MC56F8006/MC56F8002 digital signal controller. Package options for this family are described later in this document. Italics indicate a 56F8002 device parameter. Figure 1. MC56F8006/MC56F8002 Block Diagram # 3 Overview # 3.1 56F8006/56F8002 Features #### 3.1.1 Core - Efficient 16-bit 56800E family digital signal controller (DSC) engine with dual Harvard architecture - As many as 32 million instructions per second (MIPS) at 32 MHz core frequency - 155 basic instructions in conjunction with up to 20 address modes - Single-cycle 16 × 16-bit parallel multiplier-accumulator (MAC) - Four 36-bit accumulators, including extension bits - 32-bit arithmetic and logic multi-bit shifter MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 - Parallel instruction set with unique DSP addressing modes - Hardware DO and REP loops - Three internal address buses - Four internal data buses - Instruction set supports DSP and controller functions - Controller-style addressing modes and instructions for compact code - Efficient C compiler and local variable support - Software subroutine and interrupt stack with depth limited only by memory - JTAG/enhanced on-chip emulation (EOnCE) for unobtrusive, processor speed-independent, real-time debugging ## 3.1.2 Operation Range - 1.8 V to 3.6 V operation (power supplies and I/O) - From power-on-reset: approximately 1.9 V to 3.6 V - Ambient temperature operating range: - -40 °C to 125 °C # **3.1.3 Memory** - Dual Harvard architecture permits as many as three simultaneous accesses to program and data memory - Flash security and protection that prevent unauthorized users from gaining access to the internal flash - · On-chip memory - 16 KB of program flash for 56F8006 and 12 KB of program flash for 56F8002 - 2 KB of unified data/program RAM - EEPROM emulation capability using flash # 3.1.4 Interrupt Controller - Five interrupt priority levels - Three user programmable priority levels for each interrupt source: Level 0, 1, 2 - Unmaskable level 3 interrupts include: illegal instruction, hardware stack overflow, misaligned data access, SWI3 instruction. Maskable level 3 interrupts include: EOnCE step counter, EOnCE breakpoint unit, EOnCE trace buffer - Lowest-priority software interrupt: level LP - Allow nested interrupt that higher priority level interrupt request can interrupt lower priority interrupt subroutine - The masking of interrupt priority level is managed by the 56800E core - One programmable fast interrupt that can be assigned to any interrupt source - Notification to system integration module (SIM) to restart clock out of wait and stop states - Ability to relocate interrupt vector table # 3.1.5 Peripheral Highlights - One multi-function, six-output pulse width modulator (PWM) module - Up to 96 MHz PWM operating clock - 15 bits of resolution - Center-aligned and edge-aligned PWM signal mode - Phase shifting PWM pulse generation MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### Overview - Four programmable fault inputs with programmable digital filter - Double-buffered PWM registers - Separate deadtime insertions for rising and falling edges - Separate top and bottom pulse-width correction by means of software - Asymmetric PWM output within both Center Aligned and Edge Aligned operation - Separate top and bottom polarity control - Each complementary PWM signal pair allows selection of a PWM supply source from: - PWM generator - Internal timers - Analog comparator outputs - Two independent 12-bit analog-to-digital converters (ADCs) - 2 x 14 channel external inputs plus seven internal inputs - Support simultaneous and software triggering conversions - ADC conversions can be synchronized by PWM and PDB modules - Sampling rate up to 400 KSPS for 10- or 12-bit conversion result; 470 KSPS for 8-bit conversion result - Two 16-word result registers - Two programmable gain amplifier (PGAs) - Each PGA is designed to amplify and convert differential signals to a single-ended value fed to one of the ADC inputs - 1X, 2X, 4X, 8X, 16X, or 32X gain - Software and hardware triggers are available - Integrated sample/hold circuit - Includes additional calibration features: - Offset calibration eliminates any errors in the internal reference used to generate the VDDA/2 output center point - Gain calibration can be used to verify the gain of the overall datapath - Both features require software correction of the ADC result - Three analog comparators (CMPs) - Selectable input source includes external pins, internal DACs - Programmable output polarity - Output can drive timer input, PWM fault input, PWM source, external pin output, and trigger ADCs - Output falling and rising edge detection able to generate interrupts - One dual channel 16-bit multi-purpose timer module (TMR) - Two independent 16-bit counter/timers with cascading capability - Up to 96 MHz operating clock - Each timer has capture and compare and quadrature decoder capability - Up to 12 operating modes - Four external inputs and two external outputs - One serial communication interface (SCI) with LIN slave functionality - Up to 96 MHz operating clock - Full-duplex or single-wire operation - Programmable 8- or 9- bit data format - Two receiver wakeup methods: - Idle line - Address mark MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Freescale Semiconductor 6 7 - 1/16 bit-time noise detection - One serial peripheral interface (SPI) - Full-duplex operation - Master and slave modes - Programmable length transactions (2 to 16 bits) - Programmable transmit and receive shift order (MSB as first or last bit transmitted) - Maximum slave module frequency = module clock frequency/2 - One inter-integrated Circuit (I<sup>2</sup>C) port - Operates up to 400 kbps - Supports master and slave operation - Supports 10-bit address mode and broadcasting mode - Supports SMBus, Version 2 - One 16-bit programmable interval timer (PIT) - 16 bit counter with programmable counter modulo - Interrupt capability - One 16-bit programmable delay block (PDB) - 16 bit counter with programmable counter modulo and delay time - Counter is initiated by positive transition of internal or external trigger pulse - Supports two independently controlled delay pulses used to synchronize PGA and ADC conversions with input trigger event - Two PDB outputs can be ORed together to schedule two conversions from one input trigger event - PDB outputs can be can be used to schedule precise edge placement for a pulsed output that generates the control signal for the CMP windowing comparison - Supports continuous or single shot mode - Bypass mode supported - Computer operating properly (COP)/watchdog timer capable of selecting different clock sources - Programmable prescaler and timeout period - Programmable wait, stop, and partial powerdown mode operation - Causes loss of reference reset 128 cycles after loss of reference clock to the PLL is detected - Choice of clock sources from four sources in support of EN60730 and IEC61508: - On-chip relaxation oscillator - External crystal oscillator/external clock source - System clock (IPBus up to 32 MHz) - On-chip low power 1 kHz oscillator - Real-timer counter (RTC) - 8-bit up-counter - Three software selectable clock sources - External crystal oscillator/external clock source - On-chip low-power 1 kHz oscillator - System bus (IPBus up to 32 MHz) - Can signal the device to exit power down mode - Phase lock loop (PLL) provides a high-speed clock to the core and peripherals - Provides 3x system clock to PWM and dual timer and SCI - Loss of lock interrupt Freescale Semiconductor Loss of reference clock interrupt MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### Overview - · Clock sources - On-chip relaxation oscillator with two user selectable frequencies: 400 kHz for low speed mode, 8 MHz for normal operation - On-chip low-power 1 kHz oscillator can be selected as clock source to the RTC and/or COP - External clock: crystal oscillator, ceramic resonator, and external clock source - Power management controller (PMC) - On-chip regulator for digital and analog circuitry to lower cost and reduce noise - Integrated power-on reset (POR) - Low-voltage interrupt with a user selectable trip voltage of 1.81 V or 2.31 V - User selectable brown-out reset - Run, wait, and stop modes - Low-power run, wait, and stop modes - Partial power down mode - Up to 40 general-purpose I/O (GPIO) pins - Individual control for each pin to be in peripheral or GPIO mode - Individual input/output direction control for each pin in GPIO mode - Hysteresis and configurable pullup device on all input pins - Configurable slew rate and drive strength and optional input low pass filters on all output pins - 20 mA sink/source current - JTAG/EOnCE debug programming interface for real-time debugging - IEEE 1149.1 Joint Test Action Group (JTAG) interface - EOnCE interface for real-time debugging ## 3.1.6 Power Saving Features - Three low power modes - Low-speed run, wait, and stop modes: 200 kHz IP bus clock provided by ROSC - Low-power run, wait, and stop modes: clock provided by external 32–38.4 kHz crystal - Partial power down mode - Low power external oscillator can be used in any low-power mode to provide accurate clock to active peripherals - Low power real time counter for use in run, wait, and stop modes with internal and external clock sources - 32 µs typical wakeup time from partial power down modes - · Each peripheral can be individually disabled to save power # 3.2 Award-Winning Development Environment Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system. The CodeWarrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs), demonstration board kit, and development system cards support concurrent engineering. Together, PE, CodeWarrior, and EVMs create a complete, scalable tools solution for easy, fast, and efficient development. A full set of programmable peripherals — PWM, PGAs, ADCs, SCI, SPI, I<sup>2</sup>C, PIT, timers, and analog comparators — supports various applications. Each peripheral can be independently shut down to save power. Any pin in these peripherals can also be used as general-purpose input/outputs (GPIOs). MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Freescale Semiconductor 8 # 3.3 Architecture Block Diagram The 56F8006/56F8002's architecture is shown in Figure 2 and Figure 3. Figure 2 illustrates how the 56800E system buses communicate with internal memories and the IPBus interface and the internal connections among each unit of the 56800E core. Figure 3 shows the peripherals and control blocks connected to the IPBus bridge. Please see the system integration module (SIM) section in the *MC56F8006 Reference Manual* for information about which signals are multiplexed with those of other peripherals. Figure 2. 56800E Core Block Diagram #### Overview Figure 3. Peripheral Subsystem #### 3.4 Product Documentation The documents listed in Table 2 are required for a complete description and proper design with the 56F8006/56F8002. Documentation is available from local Freescale distributors, Freescale Semiconductor sales offices, Freescale Literature Distribution Centers, or online at http://www.freescale.com. **Order Number** Description **Topic** Detailed description of the 56800E family architecture, DSP56800E Reference DSP56800ERM 16-bit digital signal controller core processor, and the Manual instruction set 56F800x Peripheral Detailed description of peripherals of the 56F8006 and MC56F8006RM 56F8002 devices Reference Manual 56F80x Serial Bootloader Detailed description of the Serial Bootloader in the **TBD** User Guide 56F800x family of devices 56F8006/56F8002 Electrical and timing specifications, pin descriptions, and MC56F8006 Technical Data Sheet package descriptions (this document) 56F8006/56F8002 Errata Details any chip issues that might be present MC56F8006E Table 2. 56F8006/56F8002 Device Documentation # 4 Signal/Connection Descriptions ### 4.1 Introduction The input and output signals of the 56F8006/56F8002 are organized into functional groups, as detailed in Table 3. Table 4 summarizes all device pins. In Table 4, each table row describes the signal or signals present on a pin, sorted by pin number. | Functional Group | Number of Pins in 28 SOIC | Number of Pins in 32 LQFP | Number of Pins in 32 PSDIP | Number of Pins in 48 LQFP | |--------------------------------------------------------------------------|---------------------------|---------------------------|----------------------------|---------------------------| | Power Inputs (V <sub>DD</sub> , V <sub>DDA</sub> ) | 2 | 2 | 2 | 4 | | Ground (V <sub>SS</sub> , V <sub>SSA</sub> ) | 3 | 3 | 3 | 4 | | Reset <sup>1</sup> | 1 | 1 | 1 | 1 | | Pulse Width Modulator (PWM) Ports <sup>1</sup> | 10 | 12 | 12 | 12 | | Serial Peripheral Interface (SPI) Ports <sup>1</sup> | 5 | 7 | 7 | 7 | | Serial Communications Interface 0 (SCI) Ports <sup>1</sup> | 4 | 5 | 5 | 5 | | Inter-Integrated Circuit Interface (I <sup>2</sup> C) Ports <sup>1</sup> | 6 | 7 | 7 | 7 | | Analog-to-Digital Converter (ADC) Inputs <sup>1</sup> | 16 | 18 | 18 | 24 | | High Speed Analog Comparator Inputs <sup>1</sup> | 13 | 15 | 15 | 25 | | Programmable Gain Amplifiers (PGA) <sup>1</sup> | 4 | 4 | 4 | 4 | | Dual Timer Module (TMR) Ports <sup>1</sup> | 8 | 10 | 10 | 10 | | Programmable Delay Block (PDB) <sup>1</sup> | _ | _ | _ | 1 | | Clock <sup>1</sup> | 5 | 5 | 5 | 5 | | JTAG/Enhanced On-Chip Emulation (EOnCE <sup>1</sup> ) | 4 | 4 | 4 | 4 | **Table 3. Functional Group Pin Allocations** #### MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 <sup>&</sup>lt;sup>1</sup> Pins may be shared with other peripherals. See Table 4. In Table 4, peripheral pins in bold identify reset state. ## Table 4. 56F8006/56F8002 Pins | | Pin N | umber | | | | | | | | Po | eripherals | | | | | | |------------|------------|-------------|------------|----------------------------------------------------|------|------------------|-----|------|-----------------------------------------------|-------|----------------------|---------------|--------|------------------------|------|--------| | 28<br>SOIC | 32<br>LQFP | 32<br>PSDIP | 48<br>LQFP | Pin Name | GPIO | I <sup>2</sup> C | SCI | SPI | ADC | PGA | СОМР | Dual<br>Timer | PWM | Power<br>and<br>Ground | JTAG | Misc. | | 26 | 1 | 29 | 1 | GPIOB6/RXD/SDA/ANA13<br>and CMP0_P2/CLKIN | В6 | SDA | RXD | | ANA13 <sup>1</sup> | | CMP0_P2 | | | | | CLKIN | | 27 | 2 | 30 | 2 | GPIOB1/SS/SDA/ANA12<br>andCMP2_P3 | B1 | SDA | | SS | ANA12 <sup>1</sup> | | CMP2_P3 | | | | | | | | 3 | 31 | 3 | GPIOB7/TXD/SCL/ANA11<br>and CMP2_M3 | B7 | SCL | TXD | | ANA11 <sup>1</sup> | | CMP2_M3 | | | | | | | | 4 | 32 | 4 | GPIOB5/T1/FAULT3/SCLK | B5 | | | SCLK | | | | T1 | FAULT3 | | | | | | | | 5 | GPIOE0 | E0 | | | | | | | | | | | | | | | | 6 | GPIOE1/ANB9 and<br>CMP0_P1 | E1 | | | | ANB9 <sup>1</sup> | | CMP0_P1 | | | | | | | 28 | 5 | 1 | 7 | ANB8 and PGA1+ and CMP0_M2/GPIOC4 | C4 | | | | ANB8 <sup>1</sup> | PGA1+ | CMP0_M2 | | | | | | | | | | 8 | GPIOE2/ANB7 and<br>CMP0_M1 | E2 | | | | ANB7 <sup>1</sup> | | CMP0_M1 | | | | | | | 1 | 6 | 2 | 9 | ANB6 and PGA1- and CMP0_P4/GPIOC5 | C5 | | | | ANB6 <sup>1</sup> | PGA1- | CMP0_P4 | | | | | | | | | | 10 | GPIOC7/ANB5 and<br>CMP1_M2 | C7 | | | | ANB5 <sup>1</sup> | | CMP1_M2 | | | | | | | 2 | 7 | 3 | 11 | ANB4 and CMP1_P1/GPIOC6/PWM2 | C6 | | | | ANB4 <sup>1</sup> | | CMP1_P1 | | PWM2 | | | | | 3 | 8 | 4 | 12 | $V_{\mathrm{DDA}}$ | | | | | | | | | | $V_{DDA}$ | | | | 4 | 9 | 5 | 13 | V <sub>SSA</sub> | | | | | | | | | | $V_{SSA}$ | | | | | | | 14 | GPIOE3/ANA10 and<br>CMP2_M1 | E3 | | | | ANA10 <sup>1</sup> | | CMP2_M1 | | | | | | | 5 | 10 | 6 | 15 | ANA9 and PGA0- and<br>CMP2_P4/ <i>GPIOC2</i> | C2 | | | | ANA9 <sup>1</sup> | PGA0- | CMP2_P4 | | | | | | | | | | 16 | GPIOE5/ANA8 and<br>CMP2_P1 | E5 | | | | ANA8 <sup>1</sup> | | CMP2_P1 | | | | | | | 6 | 11 | 7 | 17 | ANA7 and PGA0+ and CMP2_M2/ <i>GPIOC1</i> | C1 | | | | ANA7 <sup>1</sup> | PGA0+ | CMP2_M2 | | | | | | | | | | 18 | GPIOE4/ANA6 and<br>CMP2_P2 | E4 | | | | ANA6 <sup>1</sup> | | CMP2_P2 | | | | | | | 7 | 12 | 8 | 19 | ANA5 and CMP1_M1/GPIOC0/FAULT0 | C0 | | | | ANA5 <sup>1</sup> | | CMP1_M1 | | FAULT0 | | | | | 8 | 13 | 9 | 20 | V <sub>SS</sub> | | | | | | | | | | $V_{SS}$ | | | | | | | 21 | $V_{DD}$ | | | | | | | | | | $V_{DD}$ | | | | 9 | 14 | 10 | 22 | TCK/GPIOD2/ANA4 and<br>CMP1_P2/CMP2_OUT | D2 | | | | ANA4 <sup>1</sup> | | CMP1_P2,<br>CMP2_OUT | | | | TCK | | | 10 | 15 | 11 | 23 | RESET/GPIOA7 | A7 | | | | | | | | | | | RESET | | 11 | 16 | 12 | 24 | GPIOB3/MOSI/TIN3/ANA3<br>and<br>ANB3/PWM5/CMP1_OUT | B3 | | | MOSI | ANA3 <sup>1</sup><br>and<br>ANB3 <sup>1</sup> | | CMP1_OUT | TIN3 | PWM5 | | | | | | 17 | 13 | 25 | GPIOB2/MISO/TIN2/ANA2<br>and ANB2/CMP0_OUT | B2 | | | MISO | ANA2<br>and<br>ANB2 | | CMP0_OUT | TIN2 | | | | | | 12 | 18 | 14 | 26 | GPIOA6/FAULT0/ANA1 and<br>ANB1/SCL/TXD/CLKO_1 | A6 | SCL | TXD | | ANA1<br>and<br>ANB1 | | | | FAULT0 | | | CLKO_1 | | 13 | 19 | 15 | 27 | GPIOB4/T0/CLKO_0/MISO/<br>SDA/RXD/ANA0 and ANB0 | B4 | SDA | RXD | MISO | ANA0<br>and<br>ANB0 | | | T0 | | | | CLKO_0 | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### Table 4. 56F8006/56F8002 Pins (continued) | | Pin N | umber | | | | | | | | P | eripherals | | | | | | |------------|------------|-------------|------------|-----------------------------------------|------|------------------|-----|------|-------|-----|------------|---------------|------------------------------------|------------------------|------|----------------| | 28<br>SOIC | 32<br>LQFP | 32<br>PSDIP | 48<br>LQFP | Pin Name | GPIO | I <sup>2</sup> C | SCI | SPI | ADC | PGA | СОМР | Dual<br>Timer | PWM | Power<br>and<br>Ground | JTAG | Misc. | | | | | 28 | GPIOE6 | E6 | | | | | | | | | | | | | 14 | 20 | 16 | 29 | GPIOA5/PWM5/FAULT2 or<br>EXT_SYNC/TIN3 | A5 | | | | | | | TIN3 | PWM5,<br>FAULT2<br>or EXT_<br>SYNC | | | | | | | | 30 | V <sub>SS</sub> | | | | | | | | | | V <sub>SS</sub> | | | | | | | 31 | $V_{DD}$ | | | | | | | | | | $V_{DD}$ | | | | 15 | 21 | 17 | 32 | GPIOB0/SCLK/SCL/ANB13/<br>PWM3/T1 | В0 | SCL | | SCLK | ANB13 | | | T1 | PWM3 | | | | | 16 | 22 | 18 | 33 | GPIOA4/ <i>PWM4/SDA/FAULT1</i><br>/TIN2 | A4 | SDA | | | | | | TIN2 | PWM4,<br>FAULT1 | | | | | | | | 34 | GPIOE7/CMP1_M3 | E7 | | | | | | CMP1_M3 | | | | | | | | 23 | 19 | 35 | GPIOA2/PWM2 | A2 | | | | | | | | PWM2 | | | | | 17 | 24 | 20 | 36 | GPIOA3/PWM3/TXD/EXTAL | А3 | | TXD | | | | | | PWM3 | | | EXTAL | | 18 | 25 | 21 | 37 | GPIOF0/XTAL | F0 | | | | | | | | | | | XTAL | | 19 | 26 | 22 | 38 | $V_{DD}$ | | | | | | | | | | $V_{DD}$ | | | | 20 | 27 | 23 | 39 | V <sub>SS</sub> | | | | | | | | | | $V_{SS}$ | | | | | | | 40 | GPIOF1/CMP1_P3 | F1 | | | | | | CMP1_P3 | | | | | | | | | | 41 | GPIOF2/CMP0_M3 | F2 | | | | | | CMP0_M3 | | | | | | | | | | 42 | GPIOF3/CMP0_P3 | F3 | | | | | | CMP0_P3 | | | | | | | 21 | 28 | 24 | 43 | GPIOA1/PWM1 | A1 | | | | | | | | PWM1 | | | | | 22 | 29 | 25 | 44 | GPIOA0/PWM0 | A0 | | | | | | | | PWM0 | | | | | 23 | 30 | 26 | 45 | TDI/GPIOD0/ANB12/SS/<br>TIN2/CMP0_OUT | D0 | | | SS | ANB12 | | CMP0_OUT | TIN2 | | | TDI | | | | | | 46 | GPIOC3/EXT_TRIGGER | СЗ | | | | | | | | | | | EXT_<br>TRGGER | | 24 | 31 | 27 | 47 | TMS/GPIOD3/ANB11/T1/<br>CMP1_OUT | D3 | | | | ANB11 | | CMP1_OUT | T1 | | | TMS | | | 25 | 32 | 28 | 48 | TDO/GPIOD1/ANB10/T0/<br>CMP2_OUT | D1 | | | | ANB10 | | CMP2_OUT | T0 | | | TDO | | Shielded ADC input. # 4.2 Pin Assignment MC56F8006 and MC56F8002 28-pin small outline IC (28SOIC) assignment is shown in Figure 4; MC56F8006 32-pin low-profile quad flat pack (32LQFP) is shown in Figure 5; MC56F8006 32-pin plastic shrink dual in-line package (PSDIP) is shown in Figure 6; MC56F8006 48-pin low-profile quad flat pack (48LQFP) is shown in Figure 7. Figure 4. Top View, MC56F8006/MC56F8002 28-Pin SOIC Package Figure 5. Top View, MC56F8006 32-Pin LQFP Package Figure 6. Top View, MC56F8006 32-Pin PSDIP Package Figure 7. Top View, MC56F8006 48-Pin LQFP Package # 4.3 56F8006/56F8002 Signal Pins After reset, each pin is configured for its primary function (listed first). Any alternate functionality must be programmed via the GPIO module's peripheral enable registers (GPIO\_x\_PER) and SIM module's (GPS\_xn) GPIO peripheral select registers. If CLKIN or XTAL is selected as device external clock input, the CLK\_MOD bit in the OCCS oscillator control register (OSCTL) needs to be set too. EXT\_SEL bit in OSCTL selects CLKIN or XTAL. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ## Table 5. 56F8006/56F8002 Signal and Package Information | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |-------------------|------------|------------|-----------------|------------|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | | | | 21 | Supply | Supply | I/O Power — This pin supplies 3.3 V power to the chip I/O interface. | | $V_{\mathrm{DD}}$ | | | | 31 | | | | | $V_{\mathrm{DD}}$ | 19 | 26 | 22 | 38 | | | | | $V_{SS}$ | 8 | 13 | 9 | 20 | Supply | Supply | I/O Ground — These pins provide ground for chip I/O interface. | | $V_{SS}$ | | | | 30 | | | | | $V_{SS}$ | 20 | 27 | 23 | 39 | | | | | $V_{DDA}$ | 3 | 8 | 4 | 12 | Supply | Supply | Analog Power — This pin supplies 3.3 V power to the analog modules. It must be connected to a clean analog power supply. | | V <sub>SSA</sub> | 4 | 9 | 5 | 13 | Supply | Supply | Analog Ground — This pin supplies an analog ground to the analog modules. It must be connected to a clean power supply. | | RESET | 10 | 15 | 11 | 23 | Input | Input,<br>internal<br>pullup<br>enabled | Reset — This input is a direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the reset state. A Schmitt-trigger input is used for noise immunity. The internal reset signal is deasserted synchronous with the internal clocks after a fixed number of internal clocks. | | (GPIOA7) | | | | | Input/<br>Output | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. RESET functionality is disabled in this mode and the chip can be reset only via POR, COP reset, or software reset. After reset, the default state is RESET. | | GPIOA0 | 22 | 29 | 25 | 44 | Input/ | Input, | Port A GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal<br>pullup<br>enabled | an input or output pin. | | (PWM0) | | | | | Output | enabled | PWM0 — The PWM channel 0. | | | | | | | • | | | | | | | | | | | After reset, the default state is GPIOA0. | | GPIOA1 | 21 | 28 | 24 | 43 | Input/<br>Output | Input,<br>internal<br>pullup | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM1) | | | | | Output | enabled | PWM1 — The PWM channel 1. | | | | | | | | | After reset, the default state is GPIOA1. | | GPIOA2 | | 23 | 19 | 35 | Input/<br>Output | Input,<br>internal<br>pullup<br>enabled | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM2) | | | | | Output | | PWM2 — The PWM channel 2. After reset, the default state is GPIOA2. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ## Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |-----------------------|------------|------------|-----------------|------------|--------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOA3 | 17 | 24 | 20 | 36 | Input/<br>Output | Input,<br>internal<br>pullup<br>enabled | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM3) | | | | | Output | criabica | PWM3 — The PWM channel 3. | | (TXD) | | | | | Output | | TXD — The SCI transmit data output or transmit/receive in single wire operation. | | (EXTAL) | | | | | Analog<br>Input | | EXTAL — External Crystal Oscillator Input. This input can be connected to a 32.768 kHz or 1–16 MHz external crystal or ceramic resonator. When used to supply a source to the internal PLL, the crystal/resonator must be in the 4 MHz to 8 MHz range. Tie this pin low or configure as GPIO if XTAL is being driven by an external clock source. If using a 32.768 kHz crystal, place the crystal as close as possible | | | | | | | | | to device pins to speed startup. | | | | | | | | | After reset, the default state is GPIOA3. | | GPIOA4 | 16 | 22 | 18 | 33 | Input/<br>Output | Input,<br>internal<br>pullup | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM4) | | | | | Output | enabled | PWM4 — The PWM channel 4. | | (SDA) | | | | | Input/Open-<br>drain<br>Output | | SDA — The I <sup>2</sup> C serial data line. | | (FAULT1) | | | | | Input | | FAULT1 — PWM fault input 1used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | (TIN2) | | | | | Input | | TIN2 — Dual timer module channel 2 input | | | | | | | | | After reset, the default state is GPIOA4. | | GPIOA5 | 14 | 20 | 16 | 29 | Input/<br>Output | Input,<br>internal | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM5) | | | | | Output | pullup<br>enabled | PWM5 — The PWM channel 5. | | (FAULT2/<br>EXT_SYNC) | | | | | Input/<br>Output | | FAULT2 — PWM fault input 2 used for disabling selected PWM outputs in cases where fault conditions originate off-chip. EXT_SYNC — When not being used as a fault input, this pin can be used to receive a pulse to reset the PWM counter or to generate a positive pulse at the start of every PWM cycle. | | (TIN3) | | | | | Input | | TIN3 — Dual timer module channel 3 input After reset, the default state is GPIOA5. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |------------------|------------|------------|-----------------|------------|--------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOA6 | 12 | 18 | 14 | 26 | Input/<br>Output | Input,<br>internal | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (FAULT0) | | | | | Input | pullup<br>enabled | FAULTO — PWM fault input 0 used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | (ANA1 &<br>ANB1) | | | | | Analog<br>Input | | ANA1 and ANB1 — Analog input to channel 1 of ADCA and ADCB. | | (SCL) | | | | | Input/Open-<br>drain<br>Output | | SCL — The I <sup>2</sup> C serial clock | | (TXD) | | | | | Output | | TXD — The SCI transmit data output or transmit/receive in single wire operation. | | (CLKO_1) | | | | | Output | | CLKO_1 — This is a buffered clock output; the clock source is selected by clockout select (CLKOSEL) bits in the clock output select register (CLKOUT) in the SIM. | | | | | | | | | When used as an analog input, the signal goes to the ANA1 and ANB1. | | | | | | | | | After reset, the default state is GPIOA6. | | GPIOB0 | 15 | 21 | 17 | 32 | Input/<br>Output | Input,<br>internal | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (SCLK) | | | | | Input/<br>Output | pullup<br>enabled | SCLK — The SPI serial clock. In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | (SCL) | | | | | Input/Open-<br>drain<br>Output | | SCL — The I <sup>2</sup> C serial clock. | | (ANB13) | | | | | Analog<br>Input | | ANB13 — Analog input to channel 13 of ADCB | | (PWM3) | | | | | Output | | PWM3 — The PWM channel 3. | | (T1) | | | | | Input/<br>Output | | T1 — Dual timer module channel 1 input/output. | | | | | | | Cuipui | | After reset, the default state is GPIOB0. | ## Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |---------------------|------------|------------|-----------------|------------|--------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOB1 | 27 | 2 | 30 | 2 | Input/ | Input, | Port B GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal | an input or output pin. | | ( <del>SS</del> ) | | | | | Input/<br>Output | pullup<br>enabled | $\overline{\text{SS}}$ — $\overline{\text{SS}}$ is used in slave mode to indicate to the SPI module that the current transfer is to be received. | | (SDA) | | | | | Input/Open-<br>drain<br>Output | | SDA — The I <sup>2</sup> C serial data line. | | (ANA12 and CMP2_P3) | | | | | Analog<br>input | | ANA12 and CMP2_P3 — Analog input to channel 12 of ADCA and Positive input 3 of analog comparator 2. | | | | | | | | | When used as an analog input, the signal goes to the ANA12 and CMP2_P3. | | | | | | | | | After reset, the default state is GPIOB1. | | GPIOB2 | | 17 | 13 | 25 | Input/ | Input, | Port B GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal<br>pullup | an input or output pin. | | (MISO) | | | | | Input/ | enabled | MISO — Master in/slave out. In master mode, this pin serves as the | | (25) | | | | | Output | | data input. In slave mode, this pin serves as the data output. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. | | (TIN2) | | | | | Input/<br>Output | | TIN2 — Dual timer module channel 2 input. | | (ANA2 and ANB2) | | | | | Analog<br>Input | | ANA2 and ANB2 — Analog input to channel 2 of ADCA and ADCB. | | ANDE) | | | | | iiiput | | CMP0_OUT— Analog comparator 0 output. | | (CMP0_<br>OUT) | | | | | Output | | When used as an analog input, the signal goes to the ANA2 and ANB2. | | | | | | | | | After reset, the default state is GPIOB2. | Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |--------------------|------------|------------|-----------------|------------|--------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOB3 | 11 | 16 | 12 | 24 | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (MOSI) | | | | | Input/<br>Output | enabled | MOSI — Master out/slave in. In master mode, this pin serves as the data output. In slave mode, this pin serves as the data input. | | (TIN3) | | | | | Input/<br>Output | | TIN3 — Dual timer module channel 3 input. | | (ANA3 and<br>ANB3) | | | | | Input | | ANA3 and ANB3 — Analog input to channel 3 of ADCA and ADCB. | | (PWM5) | | | | | Output | | PWM5 — The PWM channel 5. | | (CMP1_ | | | | | Output | | CMP1_OUT— Analog comparator 1 output. | | OUT | | | | | | | When used as an analog input, the signal goes to the ANA3 and ANB3. | | | | | | | | | After reset, the default state is GPIOB3. | | GPIOB4 | 13 | 19 | 15 | 27 | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (T0) | | | | | Input/<br>Output | enabled | T0 — Dual timer module channel 0 input/output. | | (CLKO_0) | | | | | Output | | CLKO_0 — This is a buffered clock output; the clock source is selected by clockout select (CLKOSEL) bits in the clock output select register (CLKOUT) of the SIM. | | (MISO) | | | | | Input/<br>Output | | MISO — Master in/slave out. In master mode, this pin serves as the data input. In slave mode, this pin serves as the data output. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. | | (SDA) | | | | | Input/Open-<br>drain<br>Output | | SDA — The I <sup>2</sup> C serial data line. | | (RXD) | | | | | Input | | RXD — The SCI receive data input. | | (ANA0 and<br>ANB0) | | | | | Analog<br>Input | | ANA0 and ANB0 — Analog input to channel 0 of ADCA and ADCB. | | , | | | | | , , | | When used as an analog input, the signal goes to the ANA0 and ANB0. | | | | | | | | | After reset, the default state is GPIOB4. | ## Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |---------------------|------------|------------|-----------------|------------|--------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOB5 | | 4 | 32 | 4 | Input/<br>Output | Input,<br>internal | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (T1) | | | | | Input/<br>Output | pullup<br>enabled | T1 — Dual timer module channel 1 input/output. | | (FAULT3) | | | | | Input | | FAULT3 — PWM fault input 3 used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | (SCLK) | | | | | Input | | SCLK — SPI serial clock. In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | | | | | | | | After reset, the default state is GPIOB5. | | GPIOB6 | 26 | 1 | 29 | 1 | Input/<br>Output | Input,<br>internal | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (SDA) | | | | | Input/Open-<br>drain<br>Output | pullup<br>enabled | SDA — The I <sup>2</sup> C serial data line. | | (ANA13 and CMP0_P2) | | | | | Analog<br>Input | | ANA13 and CMP0_P2 — Analog input to channel 13 of ADCA and positive input 2 of analog comparator 0. | | (CLKIN) | | | | | Input | | External Clock Input — This pin serves as an external clock input. | | | | | | | | | When used as an analog input, the signal goes to the ANA13 and CMP0_P2. | | | | | | | | | After reset, the default state is GPIOB6. | | GPIOB7 | | 3 | 31 | 3 | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (TXD) | | | | | Input/<br>Output | enabled | TXD — The SCI transmit data output or transmit/receive in single wire operation. | | (SCL) | | | | | Input/Open-<br>drain<br>Output | | SCL — The I <sup>2</sup> C serial clock. | | (ANA11 and CMP2_M3) | | | | | Analog<br>Input | | ANA11 and CMP2_M3 — Analog input to channel 11 of ADCA and negative input 3 of analog comparator 2. | | | | | | | | | When used as an analog input, the signal goes to the ANA11 and CMP2_M3. | | | | | | | | | After reset, the default state is GPIOB7. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ## Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |----------------------------------|------------|------------|-----------------|------------|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | ANA5 and<br>CMP1_M1 | 7 | 12 | 8 | 19 | Analog<br>Input | Analog<br>Input | ANA5 and CMP1_M1— Analog input to channel 5 of ADCA and negative input 1 of analog comparator 1. | | (GPIOC0) | | | | | Analog<br>Input | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (FAULT0) | | | | | Input | | FAULT0 — PWM fault input 0 is used for disabling selected PWM outputs in cases where fault conditions originate off-chip. | | | | | | | | | When used as an analog input, the signal goes to the ANA5 and CMP1_M1. | | | | | | | | | After reset, the default state is ANA5 and CMP1_M1. | | ANA7 and<br>PGA0+ and<br>CMP2_M2 | 6 | 11 | 7 | 17 | Analog<br>Input | Analog<br>Input | ANA7 and PGA0+ and CMP2_M2 — Analog input to channel 7 of ADCA and PGA0 positive input and negative input 2 of analog comparator 2. | | (GPIOC1) | | | | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | | When used as an analog input, The signal goes to the ANA7 and PGA0+ and CMP2_M2. | | | | | | | | | After reset, the default state is ANA7 and PGA0+ and CMP2_M2. | | ANA9 and<br>PGA0- and<br>CMP2_P4 | 5 | 10 | 6 | 15 | Analog<br>Input | Analog<br>Input | ANA9 and PGA0– and CMP2_P4 — Analog input to channel 9 of ADCA and PGA0 negative input and positive input 4 of analog comparator 2. | | (GPIOC2) | | | | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | | When used as an analog input, The signal goes to the ANA9 and PGA0- and CMP2_P4. | | | | | | | | | After reset, the default state is ANA9 and PGA0- and CMP2_P4. | | GPIOC3 | | | | 46 | Input/<br>Output | Input,<br>internal<br>pullup | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (EXT_ | | | | | Input | enabled | EXT_TRIGGER — PDB external trigger input. | | TRIGGER) | | | | | | | After reset, the default state is GPIOC3. | ## Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |----------------------------------|------------|------------|-----------------|------------|------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | ANB8 and<br>PGA1+ and<br>CMP0_M2 | 28 | 5 | 1 | 7 | Analog<br>Input | Analog<br>Input | ANB8 and PGA1+ and CMP0_M2 — Analog input to channel 8 of ADCB and PGA1 positive input and negative input 2 of analog comparator 0. | | (GPIOC4) | | | | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | | When used as an analog input, the signal goes to the ANB8 and PGA1+ and CMP0_M2. | | | | | | | | | After reset, the default state is ANB8 and PGA1+ and CMP0_M2. | | ANB6 and<br>PGA1- and<br>CMP0_P4 | 1 | 6 | 2 | 9 | Input/<br>Output | Analog<br>Input | ANB6 and PGA1– and CMP0_P4 — Analog input to channel 6 of ADCB and PGA1 negative input and positive input 4 of analog comparator 0. | | (GPIOC5) | | | | | Analog<br>Input | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | | | When used as an analog input, the signal goes to the ANB6 and PGA1- and CMP0_P4. | | | | | | | | | After reset, the default state is ANB6 and PGA1- and CMP0_P4. | | ANB4 and<br>CMP1_P1 | 2 | 7 | 3 | 11 | Analog<br>Input | Analog<br>Input | ANB4 and CMP1_P1 — Analog input to channel 4 of ADCB and positive input 1 of analog comparator 1. | | (GPIOC6) | | | | | Input/<br>Output | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (PWM2) | | | | | Output | | PWM2 — The PWM channel 2. | | | | | | | | | When used as an analog input, the signal goes to the ANB4 and CMP1_P1. | | | | | | | | | After reset, the default state is ANB4 and CMP1_P1. | | GPIOC7 | | | | 10 | Input/<br>Output | Input,<br>internal<br>pullup<br>enabled | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANB5 and CMP1_M2) | | | | | Analog<br>Input | | ANB5 and CMP1_M2 — Analog input to channel 5 of ADCB and negative input 2 of analog comparator 1. | | | | | | | | | After reset, the default state is GPIOC7. | Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |--------------------|------------|------------|-----------------|------------|------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDI | 23 | 30 | 26 | 45 | Input | Input,<br>internal<br>pullup<br>enabled | Test Data Input — This input pin provides a serial input data stream to the JTAG/EOnCE port. It is sampled on the rising edge of TCK and has an on-chip pullup resistor. | | (GPIOD0) | | | | | Input/<br>Output | 0.100.00 | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANB12) | | | | | Analog<br>Input | | ANB12 — Analog input to channel 12 of ADCB | | ( <del>SS</del> ) | | | | | Input | | $\overline{\text{SS}}$ — $\overline{\text{SS}}$ is used in slave mode to indicate to the SPI module that the current transfer is to be received. | | (TIN2) | | | | | Input | | TIN2 — Dual timer module channel 2 input. | | (CMP0_<br>OUT) | | | | | Output | | CMP1_OUT — Analog comparator 1 output. | | | | | | | | | After reset, the default state is TDI. | | TDO | 25 | 32 | 28 | 48 | Output | Output,<br>tri-stated,<br>internal<br>pullup<br>enabled | Test Data Output — This three-stateable output pin provides a serial output data stream from the JTAG/EOnCE port. It is driven in the shift-IR and shift-DR controller states, and changes on the falling edge of TCK. | | (GPIOD1) | | | | | Input/<br>Output | onasioa | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANB10) | | | | | Analog<br>Input | | ANB10 — Analog input to channel 10 of ADCB. | | (T0) | | | | | Input/<br>Output | | T0 — Dual timer module channel 0 input/output. | | (CMP2_ | | | | | Output | | CMP2_OUT — Analog comparator 2 output. | | OUT) | | | | | | | After reset, the default state is TDO. | | TCK | 9 | 14 | 10 | 22 | Input | Input,<br>internal<br>pullup<br>enabled | Test Clock Input — This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/EOnCE port. The pin is connected internally to a pullup resistor. A Schmitt-trigger input is used for noise immunity. | | (GPIOD2) | | | | | Input/<br>Output | | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANA4 and CMP1_P2) | | | | | Analog<br>Input | | ANA4 and CMP1_P2 — Analog input to channel 4 of ADCA and positive input 2 of analog comparator 1. | | (CMP2_<br>OUT) | | | | | Output | | CMP2_OUT — Analog comparator 2 output. | | ( 001) | | | | | | | After reset, the default state is TCK. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |--------------------|------------|------------|-----------------|------------|------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TMS | 24 | 31 | 27 | 47 | Input | Input,<br>internal<br>pullup<br>enabled | Test Mode Select Input — This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pullup resistor. | | (GPIOD3) | | | | | Input/<br>Output | Chabica | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANB11) | | | | | Analog<br>Input | | ANB11 — Analog input to channel 11 of ADCB. | | (T1) | | | | | Input/<br>Output | | T1 — Dual timer module channel 1 input/output. | | (CMP1_<br>OUT) | | | | | Output | | CMP1_OUT — Analog comparator 2 output. | | | | | | | | | After reset, the default state is TMS. | | | | | | | | | Always tie the TMS pin to VDD through a 2.2 $k\Omega$ resistor. | | GPIOE0 | | | | 5 | Input/ | Input, | Port E GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal | an input or output pin. | | | | | | | | pullup<br>enabled | After reset, the default state is GPIOE0. | | GPIOE1 | | | | 6 | Input/ | Input, | Port E GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal | an input or output pin. | | (AND) and | | | | | Analaa | pullup | ANDO and CMDO D1 Analog input to channel 0 of ADCP and | | (ANB9 and CMP0_P1) | | | | | Analog<br>Input | enabled | ANB9 and CMP0_P1 — Analog input to channel 9 of ADCB and positive input 1 of analog comparator 0. | | | | | | | | | | | | | | | _ | | _ | After reset, the default state is GPIOE1. | | GPIOE2 | | | | 8 | Input/<br>Output | Input,<br>internal<br>pullup | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANB7 and | | | | | Analog | enabled | ANB7 and CMP0_M1 — Analog input to channel 7 of ADCB and | | CMP0_M1) | | | | | Input | | negative input 1 of analog comparator 0. | | | | | | | | | After reset, the default state is GPIOE2. | | GPIOE3 | | | | 14 | Input/ | Input, | Port E GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal | an input or output pin. | | (ANA10 and | | | | | Analog | pullup<br>enabled | ANA10 and CMP2_M1 — Analog input to channel 10 of ADCA and | | CMP2_M1) | | | | | Input | Chabica | negative input 1 of analog comparator 2. | | | | | | | | | After react the default state is CDIOE2 | | GPIOE4 | | | | 18 | Input/ | Input, | After reset, the default state is GPIOE3. Port E GPIO — This GPIO pin can be individually programmed as | | GFIUE4 | | | | 10 | Output | internal<br>pullup | an input or output pin. | | (ANA6 and CMP2_P2) | | | | | Analog<br>Input | enabled | ANA6 and CMP2_P2 — Analog input to channel 6 of ADCA and positive input 2 of analog comparator 2. | | | | | | | | | After reset, the default state is GPIOE4. | | | | | | | | j | Third reset, the delault state is at IOL4. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Table 5. 56F8006/56F8002 Signal and Package Information (continued) | Signal<br>Name | 28<br>SOIC | 32<br>LQFP | 32<br>PSDI<br>P | 48<br>LQFP | Туре | State<br>During<br>Reset | Signal Description | |-----------------------|------------|------------|-----------------|------------|----------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOE5 | | | | 16 | Input/<br>Output | Input,<br>internal | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (ANA8 and<br>CMP2_P1) | | | | | Analog<br>Input | pullup<br>enabled | ANA8 and CMP2_P1— Analog input to channel 8 of ADCA and positive input 1 of analog comparator 2. | | | | | | | | | After reset, the default state is GPIOE5. | | GPIOE6 | | | | 28 | Input/<br>Output | Input,<br>internal<br>pullup<br>enable | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. After reset, the default state is GPIOE6. | | GPIOE7 | | | | 34 | Input/ | Input, | Port E GPIO — This GPIO pin can be individually programmed as | | | | | | | Output | internal<br>pullup | an input or output pin | | (CMP1_M3) | | | | | Analog<br>Input | enabled | CMP1_M3 — Analog input to both negative input 3 of analog comparator 1. | | | | | | | | | After reset, the default state is GPIOE7. | | GPIOF0 | 18 | 25 | 21 | 37 | Input/<br>Output | Input,<br>internal | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (XTAL) | | | | | Analog<br>Input/<br>Output | pullup<br>enabled | XTAL — External Crystal Oscillator Output. This output connects the internal crystal oscillator output to an external crystal or ceramic resonator. | | | | | | | | | After reset, the default state is GPIOF0. | | GPIOF1 | | | | 40 | Input/<br>Output | Input,<br>internal | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin | | (CMP1_P3) | | | | | Analog<br>Input | pullup<br>enabled | CMP1_P3 — Analog input to both positive input 3 of analog comparator 1. | | | | | | | | | After reset, the default state is GPIOF1 | | GPIOF2 | | | | 41 | Input/<br>Output | Input,<br>internal<br>pullup | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (CMP0_M3) | | | | | Analog<br>Input | enabled | CMP0_M3 — Analog input to both negative input 3 of analog comparator 0. | | | | | | | | | After reset, the default state is GPIOF2. | | GPIOF3 | | | | 42 | Input/<br>Output | Input,<br>internal | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | (CMP0_P3) | | | | | Analog<br>Input | pullup<br>enabled | CMP0_P3 — Analog input to both positive input 3 of analog comparator 0. | | | | | | | | | After reset, the default state is GPIOF3. | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 # 5 Memory Maps ### 5.1 Introduction The 56F8006/56F8002 device is based on the 56800E core. It uses a dual Harvard-style architecture with two independent memory spaces for Data and Program. On-chip RAM is shared by both data and program spaces and flash memory is used only in program space. This section provides memory maps for: - Program address space, including the interrupt vector table - Data address space, including the EOnCE memory and peripheral memory maps On-chip memory sizes for the device are summarized in Table 6. Flash memories' restrictions are identified in the "Use Restrictions" column of Table 6. | On-Chip Memory | 56F8006 | 56F8002 | Use Restrictions | |---------------------------|------------------------|------------------------|----------------------------------------------------------------| | Program Flash<br>(PFLASH) | 8K x 16<br>or<br>16 KB | 6K x 16<br>or<br>12 KB | Erase/program via flash interface unit and word writes to CDBW | | Unified RAM (RAM) | 1K x 16<br>or<br>2 KB | 1K x 16<br>or<br>2 KB | Usable by the program and data memory spaces | **Table 6. Chip Memory Configurations** # 5.2 Program Map The 56F8006/56F8002 series provide up to 16 KB on-chip flash memory. It primarily accesses through the program memory buses (PAB; PDB). PAB is used to select program memory addresses; instruction fetches are performed over PDB. Data can be read and written to program memory space through primary data memory buses: CDBW for data write and CDBR for data read. Accessing program memory space over the data memory buses takes longer access time compared to accessing data memory space. The special MOVE instructions are provided to support these accesses. The benefit is that non time critical constants or tables can be stored and accessed in program memory. The program memory map is shown in Table 7 and Table 8. Table 7. Program Memory Map<sup>1</sup> for 56F8006 at Reset | Begin/End Address | Memory Allocation | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P: 0x1F FFFF<br>P: 0x00 8800 | RESERVED | | P: 0x00 83FF<br>P: 0x00 8000 | On-Chip RAM <sup>2</sup> : 2 KB | | P: 0x00 7FFF<br>P: 0x00 2000 | RESERVED | | P: 0x00 1FFF<br>P: 0x00 0000 | <ul> <li>Internal program flash: 16 KB</li> <li>Interrupt vector table locates from 0x00 0000 to 0x00 0065</li> <li>COP reset address = 0x00 0002</li> <li>Boot location = 0x00 0000</li> </ul> | <sup>&</sup>lt;sup>1</sup> All addresses are 16-bit word addresses. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 <sup>&</sup>lt;sup>2</sup> This RAM is shared with data space starting at address X: 0x00 0000; see Figure 8. #### **Memory Maps** Table 8. Program Memory Map<sup>1</sup> for 56F8002 at Reset (continued) | Begin/End Address | Memory Allocation | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P: 0x1F FFFF<br>P: 0x00 8800 | RESERVED | | P: 0x00 83FF<br>P: 0x00 8000 | On-Chip RAM <sup>2</sup> : 2 KB | | P: 0x00 7FFF<br>P: 0x00 2000 | RESERVED | | P: 0x00 1FFF<br>P: 0x00 0800 | <ul> <li>Internal program flash: 12 KB</li> <li>Interrupt vector table locates from 0x00 0800 to 0x00 0865</li> <li>COP reset address = 0x00 0802</li> <li>Boot location = 0x00 0800</li> </ul> | | P: 0x00 07FF<br>P: 0x00 0000 | RESERVED | All addresses are 16-bit word addresses. # 5.3 Data Map The 56F8006/56F8002 series contain a dual access memory. It can be accessed from core primary data buses (XAB1; CDBW; CDBR) and secondary data buses (XAB2; XDB2). Addresses in data memory are selected on the XAB1 and XAB2 buses. Byte, word, and long data transfers occur on the 32-bit CDBR and CDBW buses. A second 16-bit read operation can be performed in parallel on the XDB2 bus. Peripheral registers and on-chip JTAG/EOnCE controller registers are memory-mapped into data memory access. A special direct address mode is supported for accessing a first 64-location in data memory by using a single word instruction. The data memory map is shown in Table 9. Table 9. Data Memory Map<sup>1</sup> | Begin/End Address | Memory Allocation | |-------------------|--------------------------| | X:0xFF FFFF | EOnCE | | X:0xFF FF00 | 256 locations allocated | | X:0xFF FEFF | RESERVED | | X:0x01 0000 | | | X:0x00 FFFF | On-Chip Peripherals | | X:0x00 F000 | 4096 locations allocated | | X:0x00 EFFF | RESERVED | | X:0x00 8800 | | | X:0x00 87FF | RESERVED | | X:0x00 8000 | | | X:0x00 7FFF | RESERVED | | X:0x00 0400 | | | X:0x00 03FF | On-Chip Data RAM | | X:0x00 0000 | 2 KB <sup>2</sup> | <sup>&</sup>lt;sup>1</sup> All addresses are 16-bit word addresses. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 <sup>&</sup>lt;sup>2</sup> This RAM is shared with data space starting at address X: 0x00 0000; see Figure 9. This RAM is shared with Program space starting at P: 0x00 8000. See Figure 8 and Figure 9. On-chip RAM is also mapped into program space starting at P: 0x00 8000. This makes for easier online reprogramming of on-chip flash. Figure 8. 56F8006 Dual Port RAM Map Figure 9. 56F8002 Dual Port RAM Map # 5.4 Interrupt Vector Table and Reset Vector The location of the vector table is determined by the vector base address register (VBA). The value in this register is used as the upper 14 bits of the interrupt vector VAB[20:0]. The lower seven bits are determined based on the highest priority interrupt and are then appended onto VBA before presenting the full VAB to the core. Please see the MC56F8006 Peripheral Reference Manual for detail. The reset startup addresses of 56F8002 and 56F8006 are different. - 56F8006 startup address is located at 0x00 0000. The reset value of VBA is reset to a value of 0x0000 that corresponds to address 0x00 0000 - 56F8002 startup address is located at 0x00 0800. The reset value of VBA is reset to a value of 0x0010 that corresponds to address 0x00 0800 By default, the chip reset address and COP reset address correspond to vector 0 and 1 of the interrupt vector table. In these instances, the first two locations in the vector table must contain branch or JMP instructions. All other entries must contain JSR instructions. The highest number vector, a user assignable vector USER6 (vector 50), can be defined as a fast interrupt if the instruction located in this vector location is not a JSR or BSR instruction. Please see section 9.3.3.3 of *DSP56800E 16-Bit Core Reference Manual* for detail. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### **Memory Maps** Table 43 provides the 56F8006/56F8002's reset and interrupt priority structure, including on-chip peripherals. # 5.5 Peripheral Memory-Mapped Registers The locations of on-chip peripheral registers are part of the data memory map on the 56800E series. These locations may be accessed with the same addressing modes used for ordinary data memory, except all peripheral registers should be read or written using word accesses only. Table 10 summarizes the base addresses for the set of peripherals on the 56F8006/56F8002 devices. Peripherals are listed in order of the base address. **Table 10. Data Memory Peripheral Base Address Map Summary** | Peripheral | Prefix | Base Address | |-------------------------------|------------------|--------------| | Dual Channel Timer | TMR | X:0x00 F000 | | PWM Module | PWM | X:0x00 F020 | | Interrupt Controller | INTC | X:0x00 F040 | | ADCA | ADCA | X:0x00 F060 | | ADCB | ADCB | X:0x00 F080 | | Programmable Gain Amplifier 0 | PGA0 | X:0x00 F0A0 | | Programmable Gain Amplifier 1 | PGA1 | X:0x00 F0C0 | | SCI | SCI | X:0x00 F0E0 | | SPI | SPI | X:0x00 F100 | | I <sup>2</sup> C | I <sup>2</sup> C | X:0x00 F120 | | Computer Operating Properly | COP | X:0x00 F140 | | On-Chip Clock Synthesis | occs | X:0x00 F160 | | GPIO Port A | GPIOA | X:0x00 F180 | | GPIO Port B | GPIOB | X:0x00 F1A0 | | GPIO Port C | GPIOC | X:0x00 F1C0 | | GPIO Port D | GPIOD | X:0x00 F1E0 | | GPIO Port E | GPIOE | X:0x00 F200 | | GPIO Port F | GPIOF | X:0x00 F220 | | System Integration Module | SIM | X:0x00 F240 | | Power Management Controller | PMC | X:0x00 F260 | | Analog Comparator 0 | CMP0 | X:0x00 F280 | | Analog Comparator 1 | CMP1 | X:0x00 F2A0 | | Analog Comparator 2 | CMP2 | X:0x00 F2C0 | | Programmable Interval Timer | PIT | X:0x00 F2E0 | | Programmable Delay Block | PDB | X:0x00 F300 | | Real Timer Clock | RTC | X:0x00 F320 | | Flash Memory Interface | FM | X:0x00 F400 | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 # 5.6 EOnCE Memory Map Control registers of the EOnCE are located at the top of data memory space. These locations are fixed by the 56F800E core. These registers can also be accessed through JTAG port if flash security is not set. Table 11 lists all EOnCE registers necessary to access or control the EOnCE. **Table 11. EOnCE Memory Map** | Address | Register Acronym | Register Name | |------------------------------|---------------------------|-------------------------------------------------------------| | X:0xFF FFFF | OTX1/ORX1 | Transmit Register Upper Word<br>Receive Register Upper Word | | X:0xFF FFFE | OTX/ORX<br>(32 bits) | Transmit Register<br>Receive Register | | X:0xFF FFFD | OTXRXSR | Transmit and Receive Status and Control Register | | X:0xFF FFFC | OCLSR | Core Lock/Unlock Status Register | | X:0xFF FFFB–<br>X:0xFF FFA1 | | Reserved | | X:0xFF FFA0 | OCR | Control Register | | X:0xFF FF9F–<br>X:0xFF FF9E | OSCNTR<br>(24 bits) | Instruction Step Counter | | X:0xFF FF9D | OSR | Status Register | | X:0xFF FF9C | OBASE | Peripheral Base Address Register | | X:0xFF FF9B | OTBCR | Trace Buffer Control Register | | X:0xFF FF9A | OTBPR | Trace Buffer Pointer Register | | X:0xFF FF99–<br>X:0xFF FF98 | OTB<br>(21–24 bits/stage) | Trace Buffer Register Stages | | X:0xFF FF97–<br>X:0xFF FF96 | OBCR<br>(24 bits) | Breakpoint Unit Control Register | | X:0xFF FF95–<br>X:0xFF FF94 | OBAR1<br>(24 bits) | Breakpoint Unit Address Register 1 | | X:0xFF FF93–<br>X:0xFF FF92 | OBAR2 (32 bits) | Breakpoint Unit Address Register 2 | | X:0xFF FF91–<br>X:0xFF FF90 | OBMSK (32 bits) | Breakpoint Unit Mask Register 2 | | X:0xFF FF8F | | Reserved | | X:0xFF FF8E | OBCNTR | EOnCE Breakpoint Unit Counter | | X:0xFF FF8D | | Reserved | | X:0xFF FF8C | | Reserved | | X:0xFF FF8B | | Reserved | | X:0xFF FF8A | OESCR | External Signal Control Register | | X:0xFF FF89 –<br>X:0xFF FF00 | | Reserved | # 6 General System Control Information #### 6.1 Overview This section discusses power pins, reset sources, interrupt sources, clock sources, the system integration module (SIM), ADC synchronization, and JTAG/EOnCE interfaces. #### 6.2 Power Pins $V_{DD}$ , $V_{SS}$ and $V_{DDA}$ , $V_{SSA}$ are the primary power supply pins for the devices. This voltage source supplies power to all on-chip peripherals, I/O buffer circuitry and to internal voltage regulators. Device has multiple internal voltages provide regulated lower-voltage source for the peripherals, core, memory, and on-chip relaxation oscillators. Typically, there are at least two separate capacitors across the power pins to bypass the glitches and provide bulk charge storage. In this case, there should be a bulk electrolytic or tantalum capacitor, such as a $10 \,\mu\text{F}$ tantalum capacitor, to provide bulk charge storage for the overall system and a $0.1 \,\mu\text{F}$ ceramic bypass capacitor located as near to the device power pins as practical to suppress high-frequency noise. Each pin must have a bypass capacitor for best noise suppression. $V_{DDA}$ and $V_{SSA}$ are the analog power supply pins for the device. This voltage source supplies power to the ADC, PGA, and CMP modules. A 0.1 $\mu$ F ceramic bypass capacitor should be located as near to the device $V_{DDA}$ and $V_{SSA}$ pins as practical to suppress high-frequency noise. $V_{DDA}$ and $V_{SSA}$ are also the voltage reference high and voltage reference low inputs, respectively, for the ADC module. #### 6.3 Reset Resetting the device provides a way to start processing from a known set of initial conditions. During reset, most control and status registers are forced to initial values and the program counter is loaded from the reset vector. On-chip peripheral modules are disabled and I/O pins are initially configured as the reset status shown in Table 5. The 56F8006/56F8002 has the following sources for reset: - Power-on reset (POR) - Partial power down reset (PPD) - Low-voltage detect (LVD) - External pin reset (EXTR) - Computer operating properly loss of reference reset (COP LOR) - Computer operating properly time-out reset (COP\_CPU) - Software Reset (SWR) Each of these sources has an associated bit in the reset status register (RSTAT) in the system integration module (SIM). The external pin reset function is shared with an GPIO port A7 on the RESET/GPIOA7 pin. The reset function is enabled following any reset of the device. Bit 7 of GPIOA\_PER register must be cleared to use this pin as an GPIO port pin. When enabled as the RESET pin, an internal pullup device is automatically enabled. # 6.4 On-chip Clock Synthesis The on-chip clock synthesis (OCCS) module allows designers using an internal relaxation oscillator, an external crystal, or an external clock to run 56F8000 family devices at user-selectable frequencies up to 32 MHz. The features of OCCS module include: - Ability to power down the internal relaxation oscillator or crystal oscillator - Ability to put the internal relaxation oscillator into standby mode - Ability to power down the PLL #### MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### **General System Control Information** - Provides a 3X system clock that operates at three times the system clock to PWM, timer, and SCI modules - Safety shutdown feature is available if the PLL reference clock is lost - Can be driven from an external clock source The clock generation module provides the programming interface for the PLL, internal relaxation oscillator, and crystal oscillator. It also provides a postscaler to divide clock frequency down by 1, 2, 4, 8, 16, 32, 64, 128, 256 before feeding to the SIM. The SIM is responsible for further dividing these frequencies by two, which ensures a 50% duty cycle in the system clock output. For detail, see the OCCS chapter in the *MC56F8006 Peripheral Reference Manual*. ### 6.4.1 Internal Clock Source An internal relaxation oscillator can supply the reference frequency when an external frequency source or crystal is not used. It is optimized for accuracy and programmability while providing several power-saving configurations that accommodate different operating conditions. The internal relaxation oscillator has little temperature and voltage variability. To optimize power, the internal relaxation oscillator supports a run state (8 MHz), standby state (400 kHz), and a power-down state. During a boot or reset sequence, the relaxation oscillator is enabled by default (the PRECS bit in the PLLCR word is set to 0). Application code can then also switch to the external clock source and power down the internal oscillator, if desired. If a changeover between internal and external clock sources is required at power-on, ensure that the clock source is not switched until the desired external clock source is enabled and stable. To compensate for variances in the device manufacturing process, the accuracy of the relaxation oscillator can be incrementally adjusted to within + 0.078% of 8 MHz by trimming an internal capacitor. Bits 0–9 of the OSCTL (oscillator control) register allow you to set in an additional offset (trim) to this preset value to increase or decrease capacitance. Each unit added or subtracted changes the output frequency by about 0.078% of 8 MHz, allowing incremental adjustment until the desired frequency accuracy is achieved. The center frequency of the internal oscillator is calibrated at the factory to 8 MHz and the TRIM value is stored in the flash information block and loaded to the FMOPT1 register at reset. When using the relaxation oscillator, the boot code should read the FMOPT1 register and set this value as OSCTL TRIM. For further information, see the *MC56F8006 Peripheral Reference Manual*. # 6.4.2 Crystal Oscillator/Ceramic Resonator The internal crystal oscillator circuit is designed to interface with a parallel-resonant crystal resonator in the frequency range, specified for the external crystal, of $32.768 \, \text{kHz}$ (Typ) or $1-16 \, \text{MHz}$ . A ceramic resonator can be substituted for the $1-16 \, \text{MHz}$ range. When used to supply a source to the internal PLL, the recommended crystal/resonator is in the $4 \, \text{MHz}$ to $8 \, \text{MHz}$ (recommend $8 \, \text{MHz}$ ) range to achieve optimized PLL performance. Oscillator circuits are shown in Figure 10, Figure 11, and Figure 12. Follow the crystal supplier's recommendations when selecting a crystal, because crystal parameters determine the component values required to provide maximum stability and reliable start-up. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. The crystal and associated components should be mounted as near as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time. When using low-frequency, low-power mode, the only external component is the crystal itself. In the other oscillator modes, load capacitors $(C_x, C_y)$ and feedback resistor $(R_F)$ are required. In addition, a series resistor $(R_S)$ may be used in high-gain modes. Recommended component values are listed in Table 28. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### **General System Control Information** Figure 10. Typical Crystal Oscillator Circuit: Low-Range, Low-Power Mode Figure 11. Typical Crystal or Ceramic Resonator Circuit: High-Range, Low-Power Mode Figure 12. Typical Crystal or Ceramic Resonator Circuit: Low Range and High Range, High-Gain Mode # 6.4.3 External Clock Input — Crystal Oscillator Option The recommended method of connecting an external clock is illustrated in Figure 13. The external clock source is connected to XTAL and the EXTAL pin is grounded or configured as GPIO while CLK\_MOD bit in OSCTL register is set. The external clock input must be generated using a relatively low impedance driver with maximum frequency less than 8 MHz. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Figure 13. Connecting an External Clock Signal Using XTAL ## 6.4.4 Alternate External Clock Input The recommended method of connecting an external clock is illustrated in Figure 14. The external clock source is connected to GPIOB6/RXD/SDA/ANA13 and CMP0\_P2/CLKIN while EXT\_SEL bit in OSCTL register is set and corresponding bits in GPIOB\_PER register GPIO module and GPSB1 register in the system integration module (SIM) are set to the correct values. The external clock input must be generated using a relatively low impedance driver with maximum frequency not greater than 64 MHz. Figure 14. Connecting an External Clock Signal Using GPIO # 6.5 Interrupt Controller The 56F8006/56F8002 interrupt controller (INTC) module arbitrates the various interrupt requests (IRQs). The INTC signals to the 56800E core when an interrupt of sufficient priority exists and what address to jump to to service this interrupt. The interrupt controller contains registers that allow up to three interrupt sources to be set to priority level 1 and other up to three interrupt sources to be set to priority level 2. By default, all peripheral interrupt sources are set to priority level 0. Next, all of the interrupt requests of a given level are priority encoded to determine the lowest numeric value of the active interrupt requests for that level. Within a given priority level, the lowest vector number is the highest priority and the highest vector number is the lowest. The highest vector number, a user assignable vector USER6 (vector 50), can be defined as a fast interrupt if the instruction located in this vector location is not a JSR or BSR instruction. Please see section 9.3.3.3 of *DSP56800E 16-Bit Core Reference Manual* for detail. # 6.6 System Integration Module (SIM) The SIM module is a system catchall for the glue logic that ties together the system-on-chip. It controls distribution of resets and clocks and provides a number of control features including the pin muxing control; inter-module connection control (for example connecting comparator output to PWM fault input); individual peripheral enable/disable; PWM, timer, and SCI clock rate control; enabling peripheral operation in stop mode; port configuration overwrite protection. For further information, see the MC56F8006 Peripheral Reference Manual. The SIM is responsible for the following functions: - Chip reset sequencing - Core and peripheral clock control and distribution - Stop/wait mode control - System status control MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### **General System Control Information** - Registers containing the JTAG ID of the chip - Controls for programmable peripheral and GPIO connections - Peripheral clocks for TMR and PWM and SCI with a high-speed (3X) option - Power-saving clock gating for peripherals - Controls the enable/disable functions of large regulator standby mode with write protection capability - Permits selected peripherals to run in stop mode to generate stop recovery interrupts - Controls for programmable peripheral and GPIO connections - Software chip reset - I/O short address base location control - Peripheral protection control to provide runaway code protection for safety-critical applications - Controls output of internal clock sources to CLKO pin - Four general-purpose software control registers are reset only at power-on - Peripherals stop mode clocking control ### 6.7 PWM, PDB, PGA, and ADC Connections The comparators, timers, and PWM\_reload\_sync output can be connected to the programmable delay block (PDB) trigger input. The PDB pre-trigger A and trigger A outputs are connected to the ADCA and PGA0 hardware trigger inputs. The PDB pre-trigger B and trigger B outputs are connected to the ADCB and PGA1 hardware trigger inputs. When the input trigger of PDB is asserted, PDB trigger and pre-trigger outputs are asserted after a delay of a pre-programmed period. See the MC56F8006 Peripheral Reference Manual for additional information. Figure 15. Synchronization of ADC, PDB MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Each ADC contains a temperature sensor. Outputs of temperature sensors, PGAs, on-chip regulators and VDDA are internally routed to ADC inputs. - Internal PGA0 output available on ANA15 - Internal PGA0 positive input calibration voltage available on ANA16 - Internal PGA0 negative input calibration voltage available on ANA17 - Internal PGA1 output available on ANB15 - Internal PGA1 positive input calibration voltage available on ANB16 - Internal PGA1 negative input calibration voltage available on ANB17 - ADCA temperature sensor available on ANA26 - ADCB temperature sensor available on ANB26 - Output of on-chip digital voltage regulator is routed to ANA24 - Output of on-chip analog voltage regulator is routed to ANA25 - Output of on-chip small voltage regulator for ROSC is routed to ANB24 - Output of on-chip small voltage regulator for PLL is routed to ANB25 - VDDA is routed to ANA27 and ANB27 # 6.8 Joint Test Action Group (JTAG)/Enhanced On-Chip Emulator (EOnCE) The DSP56800E Family includes extensive integrated support for application software development and real-time debugging. Two modules, the Enhanced On-Chip Emulation module (EOnCE) and the core test access port (TAP, commonly called the JTAG port), work together to provide these capabilities. Both are accessed through a common 4-pin JTAG/EOnCE interface. These modules allow you to insert the 56F8006/56F8002 into a target system while retaining debug control. This capability is especially important for devices without an external bus, because it eliminates the need for a costly cable to bring out the footprint of the chip, as is required by a traditional emulator system. The DSP56800E EOnCE module is a Freescale-designed module used to develop and debug application software used with the chip. This module allows non-intrusive interaction with the CPU and is accessible through the pins of the JTAG interface or by software program control of the DSP56800E core. Among the many features of the EOnCE module is the support for data communication between the controller and the host software development and debug systems in real-time program execution. Other features allow for hardware breakpoints, the monitoring and tracking of program execution, and the ability to examine and modify the contents of registers, memory, and on-chip peripherals, all in a special debug environment. No user-accessible resources need to be sacrificed to perform debugging operations. The DSP56800E JTAG port is used to provide an interface for the EOnCE module to the DSP JTAG pins. Joint Test Action Group (JTAG) boundary scan is an IEEE 1149.1 standard methodology enabling access to test features using a test access port (TAP). A JTAG boundary scan consists of a TAP controller and boundary scan registers. Please contact your Freescale sales representative or authorized distributor for device-specific BSDL information. #### NOTE In normal operation, an external pullup on the TMS pin is highly recommend to place the JTAG state machine in reset state if this pin is not configured as GPIO. # 7 Security Features The 56F8006/56F8002 offers security features intended to prevent unauthorized users from reading the contents of the flash memory (FM) array. The 56F8006/56F8002's flash security consists of several hardware interlocks that prevent unauthorized users from gaining access to the flash array. After flash security is set, an authorized user can be enabled to access on-chip memory if a user-defined software subroutine, which reads and transfers the contents of internal memory via peripherals, is included in the application software. This MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 #### **Security Features** application software could communicate over a serial port, for example, to validate the authenticity of the requested access, then grant it until the next device reset. The inclusion of such a back door technique is at the discretion of the system designer. ### 7.1 Operation with Security Enabled After you have programmed flash with the application code, or as part of the programming of the flash with the application code, the 56F8006/56F8002 can be secured by programming the security word, 0x0002, into program memory location 0x00 1FF7. This can also be effected by use of the CodeWarrior IDE menu flash lock command. This nonvolatile word keeps the device secured after reset, caused, for example, by a power-down of the device. Refer to the flash memory chapter in the MC56F8006 Peripheral Reference Manual for detail. When flash security mode is enabled, the 56F8006/56F8002 disables the core EOnCE debug capabilities. Normal program execution is otherwise unaffected. ### 7.2 Flash Access Lock and Unlock Mechanisms There are several methods that effectively lock or unlock the on-chip flash. ### 7.2.1 Disabling EOnCE Access On-chip flash can be read by issuing commands across the EOnCE port, which is the debug interface for the 56800E CPU. The TCK, TMS, TDO, and TDI pins comprise a JTAG interface onto which the EOnCE port functionality is mapped. When the device boots, the chip-level JTAG TAP (test access port) is active and provides the chip's boundary scan capability and access to the ID register, but proper implementation of flash security blocks any attempt to access the internal flash memory via the EOnCE port when security is enabled. This protection is effective when the device comes out of reset, even prior to the execution of any code at startup. ### 7.2.2 Flash Lockout Recovery Using JTAG If the device is secured, one lockout recovery mechanism is the complete erasure of the internal flash contents, including the configuration field, thus disabling security (the protection register is cleared). This does not compromise security, as the entire contents of your secured code stored in flash are erased before security is disabled on the device on the next reset or power-up sequence. To start the lockout recovery sequence via JTAG, the JTAG public instruction (LOCKOUT\_RECOVERY) must first be shifted into the chip-level TAP controller's instruction register. After the LOCKOUT\_RECOVERY instruction has been shifted into the instruction register, the clock divider value must be shifted into the corresponding 7-bit data register. After the data register has been updated, you must transition the TAP controller into the RUN-TEST/IDLE state for the lockout sequence to commence. The controller must remain in this state until the erase sequence is complete. Refer to the MC56F8006 Peripheral Reference Manual for detail, or contact Freescale. #### NOTE After the lockout recovery sequence has completed, you must reset the JTAG-TAP controller and device to return to normal unsecured operation. Power-on reset resets both too. ### 7.2.3 Flash Lockout Recovery Using CodeWarrior CodeWarrior can unlock a device by selecting the *Debug* menu, then selecting *DSP56800E*, followed by *Unlock Flash*. Another mechanism is also built into CodeWarrior using the device's memory configuration file. The command "*Unlock Flash on Connect I*" in the .cfg file accomplishes the same task as using the *Debug* menu. This lockout recovery mechanism is the complete erasure of the internal flash contents, including the configuration field, thus disabling security (the protection register is cleared). ### 7.2.4 Flash Lockout Recovery without Mass Erase ### 7.2.4.1 Without Presenting Back Door Access Keys to the Flash Unit A user can un-secure a secured device by programming the word 0x0000 into program flash location 0x00 1FF7. After completing the programming, the JTAG TAP controller and the device must be reset to return to normal unsecured operation. You are responsible for directing the device to invoke the flash programming subroutine to reprogram the word 0x0000 into program flash location 0x00 1FF7. This is done by, for example, toggling a specific pin or downloading a user-defined key through serial interfaces. #### NOTE Flash contents can be programmed only from 1s to 0s. ### 7.2.4.2 Presenting Back Door Access Key to the Flash Unit It is possible to temporarily bypass the security through a back door access scheme, using a 4-word key, to temporarily unlock of the flash. A back door access requires support from the embedded software. This software would typically permit an external user to enter a four word code through one of the communications interfaces and then use it to attempt the unlock sequence. If your input matches the four word code stored at location 0x00 1FFC–0x00 1FFF in the flash memory, the part immediately becomes unsecured (at runtime) and you can access internal memory via JTAG/EOnCE port. Refer to the MC56F8006 Peripheral Reference Manual for detail. The key must be entered in four consecutive accesses to the flash, so this routine should be designed to run in RAM. ### 7.3 Product Analysis The recommended method of unsecuring a secured device for product analysis of field failures is via the method described in Section 7.2.4.2, "Presenting Back Door Access Key to the Flash Unit." The customer would need to supply technical support with the details of the protocol to access the subroutines in flash memory. An alternative method for performing analysis on a secured device would be to mass-erase and reprogram the flash with the original code, but modify the security word or not program the security word. # 8 Specifications ### 8.1 General Characteristics The 56F8006/56F8002 is fabricated in high-density low power and low leakage CMOS with a maximum voltage of 3.6 V digital inputs during normal operation without causing damage. Absolute maximum ratings in Table 12 are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device. Unless otherwise stated, all specifications within this chapter apply over the temperature range of $-40^{\circ}$ C to $105^{\circ}$ C ambient temperature over the following supply ranges: $V_{SS} = V_{SSA} = 0V$ , $V_{DD} = V_{DDA} = 3.0-3.6 V$ , $CL \le 50$ pF, $f_{OP} = 32$ MHz #### CAUTION This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### 8.2 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified Table 12 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. **Table 12. Absolute Maximum Ratings** $(V_{SS} = 0 V, V_{SSA} = 0 V)$ | Characteristic | Symbol | Notes | Min | Max | Unit | |---------------------------------------------------------------------|------------------|-----------------|-------------|----------------------|------| | Supply Voltage Range | $V_{DD}$ | | -0.3 | 3.8 | V | | Analog Supply Voltage Range | $V_{DDA}$ | | -0.3 | 3.6 | ٧ | | Voltage difference V <sub>DD</sub> to V <sub>DDA</sub> | $\Delta V_{DD}$ | | -0.3 | 0.3 | V | | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | $\Delta V_{SS}$ | | -0.3 | 0.3 | V | | Digital Input Voltage Range | V <sub>IN</sub> | Pin Groups 1, 2 | -0.3 | V <sub>DD</sub> +0.3 | ٧ | | Oscillator Voltage Range | V <sub>OSC</sub> | Pin Group 4 | TBD | TBD | ٧ | | Analog Input Voltage Range | V <sub>INA</sub> | Pin Group 3 | -0.3 | 3.6 | ٧ | | Input clamp current, per pin $(V_{IN} < 0)^{1 \ 2 \ 3}$ | V <sub>IC</sub> | | _ | -25.0 | mA | | Output clamp current, per pin (V <sub>O</sub> < 0) <sup>1 2 3</sup> | V <sub>OC</sub> | | _ | -20.0 | mA | | Output Voltage Range<br>(Normal Push-Pull mode) | V <sub>OUT</sub> | Pin Group 1 | -0.3 | V <sub>DD</sub> | V | | Ambient Temperature<br>Industrial | T <sub>A</sub> | | -40 | 105 | °C | | Storage Temperature Range<br>(Extended Industrial) | T <sub>STG</sub> | | <b>–</b> 55 | 150 | °C | Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values. # 8.2.1 ESD Protection and Latch-Up Immunity Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, use normal handling precautions to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM), and the charge device model (CDM). $<sup>^{2}</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . <sup>&</sup>lt;sup>3</sup> Power supply must maintain regulation within operating VDD range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> loads shunt current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present or if the clock rate is low (which would reduce overall power consumption). A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table 13. ESD and Latch-up Test Conditions | Model | Description | Symbol | Value | Unit | |-----------------------------|-----------------------------|--------|-------|------| | Series Resistance | | R1 | 1500 | Ω | | Human<br>Body | Storage Capacitance | С | 100 | pF | | Number of Pulses per Pin | | _ | 3 | | | Series Resistance | | R1 | 0 | Ω | | Machine | Storage Capacitance | С | 200 | pF | | | Number of Pulses per Pin | _ | 3 | | | Minimum inpUt Voltage Limit | | | -2.5 | V | | Laterrup | Maximum Input Voltage Limit | | 7.5 | V | Table 14. 56F8006/56F8002 ESD Protection | Characteristic <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------|-----|-----|------| | ESD for Human Body Model (HBM) | 2000 | _ | _ | V | | ESD for Machine Model (MM) | 200 | _ | _ | V | | ESD for Charge Device Model (CDM) | 750 | _ | _ | V | | Latch-up current at T <sub>A</sub> = 85°C (I <sub>LAT</sub> ) | ± 100 | | | mA | Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. ### 8.3 Thermal Characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{\rm I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ will be very small. **Table 15. 28SOIC Package Thermal Characteristics** | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | |-------------------------------------------|-------------------------|----------------|-----------------|------| | Junction to ambient<br>Natural convection | Single layer board (1s) | $R_{ hetaJA}$ | 70 | °C/W | | Junction to ambient<br>Natural convection | Four layer board (2s2p) | $R_{ hetaJMA}$ | 47 | °C/W | | Junction to ambient<br>(@200 ft/min) | Single layer board (1s) | $R_{ hetaJMA}$ | 55 | °C/W | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Table 15. 28SOIC Package Thermal Characteristics (continued) | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | |--------------------------------------|----------------------------|-----------------|-----------------|------| | Junction to ambient<br>(@200 ft/min) | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 42 | °C/W | | Junction to board | | $R_{\theta JB}$ | 23 | °C/W | | Junction to case | | $R_{ heta JC}$ | 26 | °C/W | | Junction to package top | Natural Convection | $\Psi_{JT}$ | 9 | °C/W | **Table 16. 32LQFP Package Thermal Characteristics** | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | |-------------------------------------------|----------------------------|-----------------|-----------------|------| | Junction to ambient<br>Natural convection | Single layer board (1s) | $R_{ hetaJA}$ | 84 | °C/W | | Junction to ambient<br>Natural convection | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 56 | °C/W | | Junction to ambient<br>(@200 ft/min) | Single layer board (1s) | $R_{ hetaJMA}$ | 70 | °C/W | | Junction to ambient<br>(@200 ft/min) | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 49 | °C/W | | Junction to board | | $R_{\theta JB}$ | 33 | °C/W | | Junction to case | | $R_{ heta JC}$ | 20 | °C/W | | Junction to package top | Natural convection | $\Psi_{JT}$ | 4 | °C/W | **Table 17. 32PSDIP Package Thermal Characteristics** | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | |-------------------------------------------|----------------------------|-----------------|-----------------|------| | Junction to ambient<br>Natural convection | Single layer board (1s) | $R_{ hetaJA}$ | 56 | °C/W | | Junction to ambient<br>Natural convection | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 41 | °C/W | | Junction to ambient<br>(@200 ft/min) | Single layer board (1s) | $R_{ hetaJMA}$ | 45 | °C/W | | Junction to ambient<br>(@200 ft/min) | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 36 | °C/W | | Junction to board | | $R_{\theta JB}$ | 18 | °C/W | | Junction to case | | $R_{ heta JC}$ | 24 | °C/W | | Junction to package top | Natural convection | $\Psi_{JT}$ | 10 | °C/W | | Table 18, 48LQFP Package | e Thermal Characteristics | |--------------------------|---------------------------| |--------------------------|---------------------------| | Characteristic | Comments | Symbol | Value<br>(LQFP) | Unit | |-------------------------------------------|----------------------------|-----------------|-----------------|------| | Junction to ambient<br>Natural convection | Single layer board (1s) | $R_{ hetaJA}$ | 79 | °C/W | | Junction to ambient<br>Natural convection | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 55 | °C/W | | Junction to ambient<br>(@200 ft/min) | Single layer board (1s) | $R_{ hetaJMA}$ | 66 | °C/W | | Junction to ambient<br>(@200 ft/min) | Four layer board<br>(2s2p) | $R_{ hetaJMA}$ | 48 | °C/W | | Junction to board | | $R_{\theta JB}$ | 34 | °C/W | | Junction to case | | $R_{ heta JC}$ | 20 | °C/W | | Junction to package top | Natural Convection | $\Psi_{JT}$ | 4 | °C/W | ### NOTE Junction-to-ambient thermal resistance determined per JEDEC JESD51–3 and JESD51–6. Thermal test board meets JEDEC specification for this package. Junction-to-board thermal resistance determined per JEDEC JESD51–8. Thermal test board meets JEDEC specification for the specified package. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51–2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. See Section 9.1, "Thermal Design Considerations," for more detail on thermal design considerations. # 8.4 Recommended Operating Conditions This section includes information about recommended operating conditions. ### **Table 19. Recommended Operating Conditions** $(V_{REFL x} = 0 V, V_{SSA} = 0 V, V_{SS} = 0 V)$ | Characteristic | Symbol | Notes | Min | Тур | Max | Unit | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------|--------|-----|------------------------|--------|--|--|--| | Supply voltage | $V_{DD,}V_{DDA}$ | | 3 | 3.3 | 3.6 | V | | | | | Voltage difference $V_{DD}$ to $V_{DDA}$ | $\Delta V_{DD}$ | | -0.1 | 0 | 0.1 | V | | | | | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | ΔV <sub>SS</sub> | | -0.1 | 0 | 0.1 | V | | | | | Device Clock Frequency Using relaxation oscillator Using external clock source | FSYSCLK | | 1<br>0 | | 32<br>32 | MHz | | | | | Input Voltage High (digital inputs) | V <sub>IH</sub> | Pin Groups 1, 2 | 2.0 | | $V_{DD}$ | V | | | | | Input Voltage Low (digital inputs) | V <sub>IL</sub> | Pin Groups 1, 2 | -0.3 | | 0.8 | V | | | | | Oscillator Input Voltage High<br>XTAL driven by an external clock source | V <sub>IHOSC</sub> | Pin Group 4 | 2.0 | | V <sub>DDA</sub> + 0.3 | V | | | | | Oscillator Input Voltage Low | V <sub>ILOSC</sub> | Pin Group 4 | -0.3 | | 0.8 | V | | | | | Output Source Current High at V <sub>OH</sub> min.) <sup>1</sup> When programmed for low drive strength When programmed for high drive strength | I <sub>OH</sub> | Pin Group 1<br>Pin Group 1 | | | -4<br>-8 | mA | | | | | Output Source Current Low (at V <sub>OL</sub> max.) <sup>1</sup> When programmed for low drive strength When programmed for high drive strength | I <sub>OL</sub> | Pin Groups 1, 2<br>Pin Groups 1, 2 | | | 4<br>8 | mA | | | | | Ambient Operating Temperature (Extended Industrial) | T <sub>A</sub> | | -40 | | 105 | °C | | | | | Flash Endurance<br>(Program Erase Cycles) | N <sub>F</sub> | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 10,000 | | _ | cycles | | | | | Flash Data Retention | t <sub>R</sub> | T <sub>J</sub> ≤ 85°C avg | 15 | | _ | years | | | | | Flash Data Retention with <100<br>Program/Erase Cycles | t <sub>FLRET</sub> | T <sub>J</sub> ≤ 85°C avg | 20 | _ | _ | years | | | | <sup>&</sup>lt;sup>1</sup> Total chip source or sink current cannot exceed 75 mA. **Table 20. Default Mode** | Pin Group 1 | GPIO, TDI, TDO, TMS, TCK | |-------------|-------------------------------------------------------| | Pin Group 2 | SCL, SDA | | Pin Group 3 | ADC and Comparator<br>Analog Inputs and PGA<br>Inputs | | Pin Group 4 | XTAL, EXTAL | ### 8.5 DC Electrical Characteristics This section includes information about power supply requirements and I/O pin characteristics. ### **Table 21. DC Characteristics** | Cha | aracteristic | Symbol | Condition | Min | Typ <sup>1</sup> | Max | Unit | Ambient<br>temperature<br>operating<br>range | |-------------------------------------|----------------------------------------------------|--------------------|--------------------------------------------|------------------------|------------------|------------------------|------|----------------------------------------------| | Operating Voltage | | | | 1.8 <sup>2</sup> | | 3.6 | ٧ | | | Output high voltage | All I/O pins, low-drive strength | V <sub>OH</sub> | 1.8 V, $I_{Load} = -2 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | _ | V | | | - | All I/O pins, | | $2.7 \text{ V}, I_{Load} = -10 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | _ | | | | | high-drive strength | | $2.3 \text{ V}, I_{Load} = -6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | _ | | | | | | | 1.8 V, $I_{Load} = -3 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | _ | | | | Output high current | Max total I <sub>OH</sub> for all ports | I <sub>OHT</sub> | | _ | _ | 100 | mA | | | Output low voltage | All I/O pins, low-drive strength | V <sub>OL</sub> | 1.8 V, I <sub>Load</sub> = 2 mA | _ | _ | 0.5 | V | | | - | All I/O pins, | | 2.7 V, I <sub>Load</sub> = 10 mA | _ | _ | 0.5 | | | | | high-drive strength | | 2.3 V, I <sub>Load</sub> = 6 mA | _ | _ | 0.5 | | | | | | | 1.8 V, I <sub>Load</sub> = 3 mA | _ | _ | 0.5 | | | | Output low current | Max total I <sub>OL</sub> for all ports | I <sub>OLT</sub> | | _ | _ | 100 | mA | | | Input high | all digital inputs | V <sub>IH</sub> | V <sub>DD</sub> > 2.7 V | 0.70 x V <sub>DD</sub> | _ | _ | ٧ | | | voltage | | | V <sub>DD</sub> > 1.8 V | 0.85 x V <sub>DD</sub> | _ | _ | | —40 °C ∼<br>+125 °C | | Input low voltage | all digital inputs | $V_{IL}$ | V <sub>DD</sub> > 2.7 V | _ | _ | 0.35 x V <sub>DD</sub> | | +125 0 | | | | | V <sub>DD</sub> >1.8 V | _ | _ | 0.30 x V <sub>DD</sub> | | | | Input hysteresis | all digital inputs | $V_{hys}$ | | 0.06 x V <sub>DD</sub> | _ | _ | mV | | | Input leakage current | all input only pins<br>(Per pin) | II <sub>Inl</sub> | $V_{In} = V_{DD}$ or $V_{SS}$ | _ | _ | 1 | μА | | | Hi-Z (off-state)<br>leakage current | all input/output<br>(per pin) | II <sub>OZ</sub> I | $V_{In} = V_{DD}$ or $V_{SS}$ | _ | _ | 1 | μА | | | Pullup resistors | all digital inputs, when enabled | R <sub>PU</sub> | | 17.5 | _ | 52.5 | kΩ | | | DC injection | Single pin limit | I <sub>IC</sub> | $V_{In} < V_{SS}, V_{In} > V_{DD}$ | -0.2 | _ | 0.2 | mA | ì | | current <sup>3, 4, 5</sup> | Total MCU limit, includes sum of all stressed pins | | | <b>–</b> 5 | _ | 5 | mA | | | Input Capacitance | e, all pins | C <sub>In</sub> | | _ | _ | 8 | pF | | | RAM retention vol | tage | V <sub>RAM</sub> | | _ | 0.6 | 1.0 | ٧ | | | POR re-arm voltage | ge <sup>6</sup> | V <sub>POR</sub> | | 0.9 | 1.4 | 1.79 | ٧ | | | POR re-arm time | | t <sub>POR</sub> | | 10 | _ | _ | μS | | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### Table 21. DC Characteristics (continued) | Characteristic | Symbol | Condition | Min | Typ <sup>1</sup> | Max | Unit | Ambient<br>temperature<br>operating<br>range | |-----------------------------------------------------------|--------------------------------|-------------------------|------|------------------|------|------|----------------------------------------------| | Low-voltage detection threshold — high range <sup>7</sup> | V <sub>LVDH</sub> <sup>8</sup> | V <sub>DD</sub> falling | 2.31 | 2.34 | 2.36 | V | –40 °C ∼<br>105 °C | | | | | 2.16 | 2.3 | 2.48 | | —40 °C ∼<br>+125 °C | | | | V <sub>DD</sub> rising | 2.38 | 2.44 | 2.47 | | –40 °C ∼<br>105 °C | | | | | 2.23 | 2.39 | 2.49 | | —40 °C ∼<br>+125 °C | | Low-voltage detection threshold — low range <sup>7</sup> | V <sub>LVDL</sub> | V <sub>DD</sub> falling | 1.8 | 1.84 | 1.87 | V | –40 °C ∼<br>105 °C | | | | | N/A | N/A | N/A | | —40 °C ~<br>+125 °C | | | | V <sub>DD</sub> rising | 1.88 | 1.93 | 1.96 | | –40 °C ∼<br>105 °C | | Low-voltage warning threshold | V <sub>LVW</sub> <sup>9</sup> | V <sub>DD</sub> falling | 2.58 | 2.62 | 2.71 | V | –40 °C ∼<br>105 °C | | | | | 2.5 | 2.61 | 2.74 | | —40 °C ∼<br>+125 °C | | | | V <sub>DD</sub> rising | 2.59 | 2.67 | 2.74 | | –40 °C ∼<br>105 °C | | | | | 2.51 | 2.66 | 2.79 | | —40 °C ~<br>+125 °C | | Low-voltage inhibit reset/recover hysteresis <sup>7</sup> | V <sub>hys</sub> | | _ | 50 | _ | mV | —40 °C ~<br>+105 °C | | Bandgap Voltage Reference <sup>10</sup> | V <sub>BG</sub> | | 1.15 | 1.17 | 1.18 | V | –40 °C ∼<br>105 °C | | | | | 1.14 | | | | —40 °C ~<br>+125 °C | <sup>&</sup>lt;sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested ### MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 <sup>&</sup>lt;sup>2</sup> As the supply voltage rises, the LVD circuit holds the MCU in reset until the supply has risen above V<sub>LVDL</sub>. If the system clock frequency < 16 MHz, V<sub>DD</sub> can be 1.7 V to 3.6 V. $<sup>^3</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present or if clock rate is low (which would reduce overall power consumption). <sup>&</sup>lt;sup>6</sup> Maximum is highest voltage that POR is guaranteed. Low voltage detection and warning limits measured at 32 MHz bus frequency. This characteristic is not applicable to devices with a temperature range from -40 °C to 125 °C. Please see the PMC chapter in the reference manual for details. Runs at 32 MHz bus frequency. $<sup>^{10}</sup>$ Factory trimmed at $V_{DD}$ = 3.3 V, Temp = 25 °C. Figure 16. Pullup and Pulldown Typical Resistor Values Figure 17. Typical Low-Side Driver (Sink) Characteristics — Low Drive (GPIO\_x\_DRIVEn = 0) Figure 18. Typical Low-Side Driver (Sink) Characteristics — High Drive (GPIO\_x\_DRIVEn = 1) <sup>9</sup> Both Low Voltage Warning (LVW) and Out Of Regulation (OOR) sample the same input source. The OOR flag is a stick bit which is in the PMC\_SCR register. Figure 19. Typical High-Side (Source) Characteristics — Low Drive (GPIO\_x\_DRIVEn = 0) Figure 20. Typical High-Side (Source) Characteristics — High Drive (GPIO\_x\_DRIVEn = 1) # 8.6 Supply Current Characteristics **Table 22. Supply Current Consumption** | Mode | Conditions | Typical @ 3.3 V, | | | Maximum @ 3.6 V,<br>125 °C | | | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|------------------------------|----------------------------|------------------------------|------------------| | | | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | | Run | 32 MHz device clock; relaxation oscillator (ROSC) in high speed mode; PLL engaged; All peripheral modules enabled. TMR and PWM using 1X clock; continuous MAC instructions with fetches from program flash; ADC/DAC powered on and clocked; comparator powered on. | 41.52 mA | 1.71 mA | 53 mA | 2.7 mA | 53 mA | 2.9 mA | | LSrun <sup>2</sup> | 200 kHz device clock;<br>relaxation oscillator (ROSC) in standby<br>mode;<br>PLL disabled<br>All peripheral modules disabled and clock<br>gated off;<br>simple loop with fetches from program flash; | 340.75 μΑ | 1.70 mA | 480 μΑ | 2.5 mA | 495 μΑ | 2.6 mA | | LPrun <sup>3</sup> | 32.768 kHz device clock;<br>Clocked by a 32.768 kHz external crystal<br>relaxation oscillator (ROSC) in power down;<br>PLL disabled<br>All peripheral modules disabled and clock<br>gated off;<br>simple loop with fetches from program flash; | 166.30 μΑ | 1.74 mA | 390 μΑ | 3.4 mA | 399 μΑ | 3.8 mA | | Wait | 32 MHz device clock relaxation oscillator (ROSC) in high speed mode PLL engaged; All non-communication peripherals enabled and running; all communication peripherals disabled but clocked; processor core in wait state | 19.3 mA | 1.78 mA | 28 mA | 2.7 mA | 28 mA | 2.8 mA | | LSwait <sup>2</sup> | 200 kHz device clock;<br>relaxation oscillator (ROSC) in standby<br>mode;<br>PLL disabled;<br>All peripheral modules disabled and clock<br>gated off;<br>processor core in wait state | 265.42 μΑ | 1.70 mA | 380 μΑ | 2.5 mA | 398 μΑ | 2.6 mA | ### **Table 22. Supply Current Consumption (continued)** | Mode | Conditions | Typical 0<br>25 | | Maximum<br>105 | | | n @ 3.6 V,<br>5 °C | |-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|------------------------------|------------------|------------------------------|--------------------| | | | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub> | | LPwait <sup>3</sup> | 32.768 kHz device clock;<br>Clocked by a 32.768 kHz external crystal<br>oscillator in power down;<br>PLL disabled;<br>All peripheral modules disabled and clock<br>gated off;<br>processor core in wait state | 157.55 μΑ | 1.57 mA | 380 μΑ | 3.4 mA | 398 μΑ | 3.6 mA | | Stop | 32 MHz device clock<br>relaxation oscillator (ROSC) in high speed<br>mode;<br>PLL engaged;<br>all peripheral module and core clocks are off;<br>ADC/DAC/comparator powered off;<br>processor core in stop state | 8.21 mA | 65.51 μΑ | 9.8 mA | 130 μΑ | 10.3 mA | 132 μΑ | | LSstop <sup>2</sup> | 200 kHz device clock;<br>relaxation oscillator (ROSC) in standby<br>mode;<br>PLL disabled;<br>all peripheral modules disabled and clock<br>gated off;<br>processor core in stop state. | 194.69 μΑ | 65.51 μΑ | 340 μΑ | 120 μΑ | 357 μΑ | 123 μΑ | | LPstop <sup>2</sup> | 32.768 kHz device clock;<br>Clocked by a 32.768 kHz external crystal<br>relaxation oscillator (ROSC) in power down;<br>PLL disabled;<br>all peripheral modules disabled and clock<br>gated off;<br>processor core in stop state. | 2.77 μΑ | 13.99 nA | 45 μΑ | 3.0 μΑ | 58 μΑ | 3.6 μΑ | | PPD <sup>4</sup> with<br>XOSC | 32.768 kHz clock fed on XTAL<br>RTC or COP monitoring XOSC (but no<br>wakeup)<br>processor core in stop state | 879.72 nA | 11.56 nA | 18 μΑ | 2.4 μΑ | 22 μΑ | 3.0 μΑ | | PPD with LP<br>oscillator<br>(1 kHz)<br>enabled | RTC or COP monitoring LP oscillator (but no wakeup); processor core in stop state. | 499.15 nA | 13.9 nA | 14 μΑ | 2.4 μΑ | 17 μΑ | 2.8 mA | | PPD with no clock monitoring | RTC and LP oscillator are disabled; processor core in stop state. | 494.04 nA | 12.88 nA | 14 μΑ | 2.4 μΑ | 17 μΑ | 2.8 μΑ | <sup>1</sup> No output switching; all ports configured as inputs; all inputs low; no DC loads. ### MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 <sup>&</sup>lt;sup>2</sup> Low speed mode: LPR (lower voltage regulator control bit) = 0 and voltage regulator is in full regulation. Characterization only. <sup>3</sup> Low power mode: LPR (lower voltage regulator control bit) = 1; the voltage regulator is put into standby. <sup>&</sup>lt;sup>4</sup> Partial power down mode: PPDE (partial power down enable bit) = 1; power management controller (PMC) enters partial power down mode the next time that the STOP command is executed. # 8.7 Flash Memory Characteristics **Table 23. Flash Timing Parameters** | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------|--------|-----|-----|-----|------| | Program time <sup>1</sup> | tprog | 20 | _ | 40 | μS | | Erase time <sup>2</sup> | terase | 20 | _ | _ | ms | | Mass erase time | tme | 100 | _ | _ | ms | There is additional overhead that is part of the programming sequence. See the *MC56F8006 Peripheral Reference Manual* for detail. # 8.8 External Clock Operation Timing Table 24. External Clock Operation Timing Requirements<sup>1</sup> | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|-------------------|---------------------|-----|--------------------|------| | Frequency of operation (external clock driver) <sup>2</sup> | f <sub>osc</sub> | _ | _ | 64 | MHz | | Clock pulse width <sup>3</sup> | t <sub>PW</sub> | 6.25 | _ | _ | ns | | External clock input rise time <sup>4</sup> | t <sub>rise</sub> | _ | _ | 3 | ns | | External clock input fall time <sup>5</sup> | t <sub>fall</sub> | _ | _ | 3 | ns | | Input high voltage overdrive by an external clock | V <sub>ih</sub> | 0.85V <sub>DD</sub> | _ | _ | V | | Input high voltage overdrive by an external clock | V <sub>il</sub> | _ | _ | 0.3V <sub>DD</sub> | V | <sup>&</sup>lt;sup>1</sup> Parameters listed are guaranteed by design. <sup>&</sup>lt;sup>5</sup> External clock input fall time is measured from 90% to 10%. Figure 21. External Clock Timing <sup>&</sup>lt;sup>2</sup> Specifies page erase time. There are 512 bytes per page in the program flash memory. <sup>&</sup>lt;sup>2</sup> See Figure 21 for detail on using the recommended connection of an external clock driver. <sup>&</sup>lt;sup>3</sup> The chip may not function if the high or low pulse width is smaller than 6.25 ns. <sup>&</sup>lt;sup>4</sup> External clock input rise time is measured from 10% to 90%. ### 8.9 Phase Locked Loop Timing **Table 25. Phase Locked Loop Timing** | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|------------------------|-----|-----|------|------| | PLL input reference frequency <sup>1</sup> | f <sub>ref</sub> | 4 | 8 | _ | MHz | | PLL output frequency <sup>2</sup> | f <sub>op</sub> | 120 | 192 | _ | MHz | | PLL lock time <sup>3 4</sup> | t <sub>plls</sub> | _ | 40 | 100 | μs | | Accumulated jitter using an 8 MHz external crystal as the PLL source <sup>5</sup> | $J_A$ | _ | _ | 0.37 | % | | Cycle-to-cycle jitter | t <sub>jitterpll</sub> | _ | 350 | _ | ps | An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8 MHz input. # 8.10 Relaxation Oscillator Timing **Table 26. Relaxation Oscillator Timing** | Characteristic | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------------------------------------------------------------------------------|-------------------------|---------|-------------|--------------|------------| | Relaxation oscillator output frequency <sup>1</sup> Normal Mode Standby Mode | f <sub>op</sub> | _ | 8.05<br>400 | _ | MHz<br>kHz | | Relaxation oscillator stabilization time <sup>2</sup> | t <sub>roscs</sub> | _ | 1 | 3 | ms | | Cycle-to-cycle jitter. This is measured on the CLKO signal (programmed prescaler_clock) over 264 clocks <sup>3</sup> | t <sub>jitterrosc</sub> | _ | 400 | | ps | | Variation over temperature −40 °C to 105 °C <sup>4</sup> | | _ | _ | -3.0 to +2.0 | % | | Variation over temperature 0 °C to 105 °C <sup>5</sup> | | _ | _ | -2.0 to +2.0 | % | | Variation over temperature –40 °C to 125 °C <sup>4</sup> | | _ | _ | -3.5 to +3.0 | % | <sup>&</sup>lt;sup>1</sup> Output frequency after factory trim. <sup>&</sup>lt;sup>2</sup> The core system clock operates at 1/6 of the PLL output frequency. <sup>&</sup>lt;sup>3</sup> This is the time required after the PLL is enabled to ensure reliable operation. <sup>&</sup>lt;sup>4</sup> From powerdown to powerup state at 32 MHz system clock state. <sup>&</sup>lt;sup>5</sup> This is measured on the CLKO signal (programmed as system clock) over 264 system clocks at 32 MHz system clock frequency and using an 8 MHz oscillator frequency. <sup>&</sup>lt;sup>2</sup> This is the time required from standby to normal mode transition. <sup>&</sup>lt;sup>3</sup> J<sub>A</sub> is required to meet QSCI requirements. <sup>&</sup>lt;sup>4</sup> See Figure 22. The power supply VDD must be greater than or equal to 2.6 V. Below 2.6 V, the maximum variation over the whole temperature and whole voltage range from 1.8 V to 2.6 V will be +/-16%. $<sup>^{5}</sup>$ This data is only applied to devices with temperature range from –40 $^{\circ}$ C to 105 $^{\circ}$ C. Figure 22. Relaxation Oscillator Temperature Variation (Typical) After Trim for devices with temperature operating range from -40 °C to 105 °C Figure 23. Relaxation Oscillator Temperature Variation (Typical) After Trim for devices with temperature operating range from -40 °C to 125 °C # 8.11 Reset, Stop, Wait, Mode Select, and Interrupt Timing ### **NOTE** All address and data buses described here are internal. Table 27. Reset, Stop, Wait, Mode Select, and Interrupt Timing<sup>1,2</sup> | Characteristic | Symbol | Typical Min | Typical Max | Unit | See Figure | |-----------------------------------------------------------------------------|------------------|--------------------------|--------------------------|------|------------| | Minimum RESET Assertion Duration | t <sub>RA</sub> | 4T | _ | ns | _ | | Minimum GPIO pin Assertion for Interrupt | t <sub>IW</sub> | 2T | _ | ns | Figure 24 | | RESET deassertion to First Address Fetch | t <sub>RDA</sub> | 96T <sub>OSC</sub> + 64T | 97T <sub>OSC</sub> + 65T | ns | _ | | Delay from Interrupt Assertion to Fetch of first instruction (exiting Stop) | t <sub>IF</sub> | _ | 6T | ns | _ | In the formulas, T = system clock cycle and T<sub>osc</sub> = oscillator clock cycle. For an operating frequency of 32 MHz, T = 31.25 ns. At 4 MHz (used coming out of reset and stop modes), T = 250 ns. <sup>&</sup>lt;sup>2</sup> Parameters listed are guaranteed by design. Figure 24. GPIO Interrupt Timing (Negative Edge-Sensitive) ### 8.12 External Oscillator (XOSC) Characteristics Reference Figure 10, and Figure 11, and Figure 12 for crystal or resonator circuits. | Characteristic | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------|--------------------------|------------------|-------------------| | Oscillator crystal or resonator (PRECS = 1, CLK_MOD = 0) Low range (RANGE = 0) High range (RANGE = 1), high gain (COHL =0) High range (RANGE = 1), low power (COHL =1) | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1 | _<br>_<br>_ | 38.4<br>16<br>8 | kHz<br>MHz<br>MHz | | Load capacitors Low range (RANGE=0), low power (COHL =1) Other oscillator settings | C <sub>1,</sub> C <sub>2</sub> See Note <sup>2</sup> See Note <sup>3</sup> | | | | | | Feedback resistor Low range, low power (RANGE=0, COHL =1) <sup>2</sup> Low range, high gain (RANGE=0, COHL =0) High range (RANGE=1, COHL=X) | R <sub>F</sub> | _<br>_<br>_ | —<br>10<br>1 | _<br>_<br>_ | ΜΩ | | Series resistor Low range, low power (RANGE = 0, COHL =1) <sup>2</sup> Low range, high gain (RANGE = 0, COHL =0) High range, low power (RANGE = 1, COHL =1) High range, high gain (RANGE = 1,COHL =0) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub> | | 0<br>100<br>0<br>0 | | kΩ | | Crystal start-up time <sup>4</sup> Low range, low power Low range, high gain High range, low power High range, high gain | t<br>CSTL<br>t<br>CSTH | _<br>_<br>_<br>_ | TBD<br>TBD<br>TBD<br>TBD | _<br>_<br>_<br>_ | ms | | Square wave input clock frequency (PRECS = 1, CLK_MOD = 1) | f <sub>xtal</sub> | _ | _ | 50.0 | MHz | **Table 28. Crystal Oscillator Characteristics** ### 8.13 AC Electrical Characteristics Tests are conducted using the input levels specified in Table 22. Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured between the 10% and 90% points, as shown in Figure 25. The midpoint is $V_{IL} + (V_{IH} - V_{IL})/2$ . Figure 25. Input Signal Measurement References Figure 26 shows the definitions of the following signal states: • Active state, when a bus or signal is driven, and enters a low impedance state MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value. Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE=HGO=0. <sup>&</sup>lt;sup>3</sup> See crystal or resonator manufacturer's recommendation. <sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications. - Tri-stated, when a bus or signal is placed in a high impedance state - Data Valid state, when a signal level has reached $V_{OL}$ or $V_{OH}$ - Data Invalid state, when a signal level is in transition between $V_{OL}$ and $V_{OH}$ Figure 26. Signal States ### 8.13.1 Serial Peripheral Interface (SPI) Timing Table 29. SPI Timing<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | See Figure | |-------------------------------------------------------------------|------------------|-------------|------|----------|-----------------------------------------------------| | Cycle time<br>Master<br>Slave | t <sub>C</sub> | 125<br>62.5 | | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Enable lead time<br>Master<br>Slave | t <sub>ELD</sub> | —<br>31 | | ns<br>ns | Figure 30 | | Enable lag time<br>Master<br>Slave | t <sub>ELG</sub> | —<br>125 | _ | ns<br>ns | Figure 30 | | Clock (SCK) high time<br>Master<br>Slave | t <sub>CH</sub> | 50<br>31 | | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Clock (SCK) low time<br>Master<br>Slave | t <sub>CL</sub> | 50<br>31 | | ns<br>ns | Figure 30 | | Data set-up time required for inputs<br>Master<br>Slave | t <sub>DS</sub> | 20<br>0 | | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Data hold time required for inputs<br>Master<br>Slave | t <sub>DH</sub> | 0<br>2 | | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Access time (time to data active from high-impedance state) Slave | t <sub>A</sub> | 4.8 | 15 | ns | Figure 30 | | Disable time (hold time to high-impedance state) Slave | t <sub>D</sub> | 3.7 | 15.2 | ns | Figure 30 | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 Table 29. SPI Timing<sup>1</sup> (continued) | Characteristic | Symbol | Min | Max | Unit | See Figure | |---------------------------------------------------------------|-----------------|-----|--------------|----------|-----------------------------------------------------| | Data valid for outputs<br>Master<br>Slave (after enable edge) | t <sub>DV</sub> | | 4.5<br>20.4 | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Data invalid<br>Master<br>Slave | t <sub>DI</sub> | 0 | | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Rise time<br>Master<br>Slave | t <sub>R</sub> | | 11.5<br>10.0 | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | | Fall time<br>Master<br>Slave | t <sub>F</sub> | | 9.7<br>9.0 | ns<br>ns | Figure 27,<br>Figure 28,<br>Figure 29,<br>Figure 30 | <sup>1</sup> Parameters listed are guaranteed by design. Figure 27. SPI Master Timing (CPHA = 0) Figure 28. SPI Master Timing (CPHA = 1) Figure 29. SPI Slave Timing (CPHA = 0) Figure 30. SPI Slave Timing (CPHA = 1) # 8.13.2 Serial Communication Interface (SCI) Timing Table 30. SCI Timing<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | See Figure | |---------------------------------------------------------------------------------------|--------------------------|------------|------------------------|-------------------------|------------| | Baud rate <sup>2</sup> | BR | _ | (f <sub>MAX</sub> /16) | Mbps | _ | | RXD pulse width | RXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | Figure 31 | | TXD pulse width | TXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | Figure 32 | | | LIN S | Slave Mode | | | | | Deviation of slave node clock from nominal clock rate before synchronization | F <sub>TOL_UNSYNCH</sub> | -14 | 14 | % | _ | | Deviation of slave node clock relative to the master node clock after synchronization | F <sub>TOL_SYNCH</sub> | -2 | 2 | % | _ | | Minimum break character length | T <sub>BREAK</sub> | 13 | _ | Master node bit periods | _ | | | | 11 | _ | Slave node bit periods | _ | <sup>&</sup>lt;sup>1</sup> Parameters listed are guaranteed by design. f<sub>MAX</sub> is the frequency of operation of the SCI in MHz, which can be selected system clock (max. 32 MHz) or 3x system clock (max. 96 MHz) for the 56F8006/56F8002 device. # 8.13.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) Timing Table 31. I<sup>2</sup>C Timing | Characteristic | Cymbol | Standa | rd Mode | Unit | |-----------------------------------------------------------------------------------------------|----------------------|----------------|-------------------|------| | Characteristic | Symbol | Minimum | Maximum | Unit | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | MHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD; STA</sub> | 4.0 | _ | μS | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | μS | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4.0 | _ | μS | | Set-up time for a repeated START condition | t <sub>SU; STA</sub> | 4.7 | _ | μS | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD; DAT</sub> | 0 <sup>1</sup> | 3.45 <sup>2</sup> | μS | | Data set-up time | t <sub>SU; DAT</sub> | 250 | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | ns | | Set-up time for STOP condition | t <sub>SU; STO</sub> | 4.0 | _ | μS | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | μS | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | ns | The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, a negative hold time can result, depending on the edge rates of the SDA and SCL lines. $<sup>^2</sup>$ The maximum $t_{\text{HD};\; \text{DAT}}$ must be met only if the device does not stretch the LOW period ( $t_{\text{LOW}}$ ) of the SCL signal. Figure 33. Timing Definition for Standard Mode Devices on the I<sup>2</sup>C Bus # 8.13.4 JTAG Timing **Table 32. JTAG Timing** | Characteristic | Symbol | Min | Max | Unit | See Figure | |-----------------------------------------|-----------------|-----|-----------|------|------------| | TCK frequency of operation <sup>1</sup> | f <sub>OP</sub> | DC | SYS_CLK/8 | MHz | Figure 34 | | TCK clock pulse width | t <sub>PW</sub> | 50 | _ | ns | Figure 34 | | TMS, TDI data set-up time | t <sub>DS</sub> | 5 | _ | ns | Figure 35 | | TMS, TDI data hold time | t <sub>DH</sub> | 5 | _ | ns | Figure 35 | | TCK low to TDO data valid | t <sub>DV</sub> | _ | 30 | ns | Figure 35 | | TCK low to TDO tri-state | t <sub>TS</sub> | _ | 30 | ns | Figure 35 | <sup>&</sup>lt;sup>1</sup> TCK frequency of operation must be less than 1/8 the processor rate. Figure 34. Test Clock Input Timing Diagram Figure 35. Test Access Port Timing Diagram # 8.13.5 **Dual Timer Timing** Table 33. Timer Timing<sup>1, 2</sup> | Characteristic | Symbol | Min | Max | Unit | See Figure | |------------------------------|--------------------|--------|-----|------|------------| | Timer input period | P <sub>IN</sub> | 2T + 6 | _ | ns | Figure 36 | | Timer input high/low period | P <sub>INHL</sub> | 1T + 3 | _ | ns | Figure 36 | | Timer output period | P <sub>OUT</sub> | 125 | _ | ns | Figure 36 | | Timer output high/low period | P <sub>OUTHL</sub> | 50 | _ | ns | Figure 36 | <sup>1</sup> In the formulas listed, T = the clock cycle. For 32 MHz operation, T = 31.25ns. <sup>2.</sup> Parameters listed are guaranteed by design. Figure 36. Timer Timing # 8.14 COP Specifications **Table 34. COP Specifications** | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------|--------|-----|------|------|------| | Oscillator output frequency | LPFosc | 500 | 1000 | 1500 | Hz | | Oscillator current consumption in partial power down mode | IDD | | TBD | | nA | # 8.15 PGA Specifications **Table 35. PGA Specifications** | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------| | Digital logic inputs amplitude (_2p5 signal) | V <sub>2p5</sub> | | 2.75 | V | | DC analog input level (@ V <sub>DD</sub> = avdd3p3) PGA S/H stage enabled (BP=0) PGA S/H stage disabled (BP=1) | | 0 | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V | | Max differential input voltage (@ Gain and V <sub>DD</sub> = avdd3p3) | $V_{DIFFMAX}$ | | (V <sub>DD</sub> - 1) x 0.5/gain | ٧ | | Linearity (@ voltage gain) 1x 2x 4x 8x 16x 32x | L <sub>V</sub> | 1 - 1/2 LSB<br>2 - 1/2 LSB<br>4 - 1 LSB<br>8 - 1 LSB<br>16 - 4 LSB<br>32 - 4 LSB | 1 + 1/2 LSB<br>2 + 1/2 LSB<br>4 + 1 LSB<br>8 + 1 LSB<br>16 + 4 LSB<br>32 + 4 LSB | V/V | | Gain error (@ voltage gain) 1x 2x 4x 8x 16x 32x | A <sub>V</sub> | | 1% | V/V | | Sampling frequency (pga_clk_2p5) normal mode (pga_lp_2p5 asserted) low power mode (pga_lp_2p5 negated) | SF <sub>max</sub> | | 8<br>4 | MHz | | Input signal bandwidth Motor Control mode (BP=0) General Purpose mode (BP=1) | BW <sub>max</sub> | | PGA sampling rate/2<br>PGA sampling rate/8 | Hz | | Internal voltage doubler clock frequency(pga_clk_doubler_2p5) | VD <sub>clk</sub> | 100 | 2000 | kHz | | Operating temperature | Т | -40 | 125 | °C | # 8.16 ADC Specifications **Table 36. ADC Operating Conditions** | Characteristic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------|-----------------------------------------------------------------------|-------------------|--------------------------------|------------------|--------------------------------|------|-----------------| | Input voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> <sup>2</sup> | _ | V <sub>REFH</sub> <sup>3</sup> | V | | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | | | Input resistance | | R <sub>ADIN</sub> | _ | 5 | 7 | kΩ | | | Analog source resistance | 12-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz | R <sub>AS</sub> | _ | _<br>_ | 2<br>5 | kΩ | External to MCU | | | 10-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz | | _ | _ | 5<br>10 | | | | | 8-bit mode (all valid f <sub>ADCK</sub> ) | | _ | _ | 10 | | | | ADC conversion clock freq. | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | | | | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. $<sup>^{3}</sup>$ $V_{REFH} = V_{DDA}$ Figure 37. ADC Input Impedance Equivalency Diagram <sup>&</sup>lt;sup>2</sup> V<sub>REFL</sub> = V<sub>SSA</sub> Table 37. ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Characteristic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |-------------------------------------------------|--------------------------|---------------------|------|------------------|------|------------------|----------------------------| | Supply current<br>ADLPC=1<br>ADLSMP=1<br>ADCO=1 | | I <sub>DDAD</sub> | _ | 120 | _ | μА | | | Supply current<br>ADLPC=1<br>ADLSMP=0<br>ADCO=1 | | I <sub>DDAD</sub> | _ | 202 | _ | μА | | | Supply current<br>ADLPC=0<br>ADLSMP=1<br>ADCO=1 | | I <sub>DDAD</sub> | _ | 288 | _ | μА | | | Supply current<br>ADLPC=0<br>ADLSMP=0<br>ADCO=1 | | I <sub>DDAD</sub> | _ | 0.532 | 1 | mA | | | ADC | High speed (ADLPC=0) | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | t <sub>ADACK</sub> = | | asynchronous clock source | Low power (ADLPC=1) | | 1.25 | 2 | 3.3 | | 1/f <sub>ADACK</sub> | | Conversion time | Short sample (ADLSMP=0) | t <sub>ADC</sub> | _ | 20 | _ | ADCK | | | (including sample time) | Long sample (ADLSMP=1) | | _ | 40 | _ | cycles | | | Sample time | Short sample (ADLSMP=0) | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK | | | | Long sample (ADLSMP=1) | | _ | 23.5 | _ | cycles | | | Differential | 12-bit mode | DNL | _ | ±1.75 | _ | LSB <sup>2</sup> | | | Non-linearity | 10-bit mode <sup>3</sup> | | | ±0.5 | ±1.0 | | | | | 8-bit mode <sup>3</sup> | | | ±0.3 | ±0.5 | | | | Integral | 12-bit mode | INL | _ | ±1.5 | _ | LSB <sup>2</sup> | | | non-linearity | 10-bit mode | | _ | ±0.5 | ±1.0 | | | | | 8-bit mode | | _ | ±0.3 | ±0.5 | | | | Quantization | 12-bit mode | E <sub>Q</sub> | _ | -1 to 0 | _ | LSB <sup>2</sup> | | | error | 10-bit mode | | _ | _ | ±0.5 | | | | | 8-bit mode | | _ | _ | ±0.5 | | | | Input leakage | 12-bit mode | E <sub>IL</sub> | _ | ±2 | _ | LSB <sup>2</sup> | Pad leakage <sup>4</sup> * | | error | 10-bit mode | | _ | ±0.2 | ±4 | | R <sub>AS</sub> | | | 8-bit mode | | _ | ±0.1 | ±1.2 | | | | Temp sensor | -40°C-25°C | m | _ | 1.646 | _ | mV/°C | | | slope | 25°C–125°C | | _ | 1.769 | _ | | | | Temp sensor voltage | 25°C | V <sub>TEMP25</sub> | _ | 701.2 | _ | mV | | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 - Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - $^{2}$ 1 LSB = $(V_{REFH} V_{REFL})/2^{N}$ - Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes - Based on input pad leakage current. Refer to pad electricals. ### 8.17 HSCMP Specifications Table 38. HSCMP Specifications | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|--------------------------------|-------------------------|-----|-------------------------|------| | Supply voltage | $V_{PWR}$ | 1.8 | | 3.6 | V | | Supply current, high speed mode (EN=1, PMODE=1, $V_{DDA} \ge V_{LVI\_trip}$ ) | I <sub>DDAHS</sub> | | 150 | | μΑ | | Supply current, low speed mode (EN=1, PMODE=0) | I <sub>DDALS</sub> | | 10 | | μΑ | | Supply current, off mode (EN=0,) | I <sub>DDAOFF</sub> | | | 100 | nA | | Analog input voltage | V <sub>AIN</sub> | V <sub>SSA</sub> - 0.01 | | V <sub>DDA</sub> + 0.01 | V | | Analog input offset voltage | V <sub>AIO</sub> | | | 40 | mV | | Analog comparator hysteresis | V <sub>H</sub> | 3.0 | | 20.0 | mV | | Propagation Delay, high speed mode (EN=1, PMODE=1), 2.4 V < V <sub>DDA</sub> < 3.6 V | t <sub>DHSN</sub> 1 | | 70 | 140 | ns | | Propagation Delay, High Speed Mode (EN=1, PMODE=1), 1.8 V < V <sub>DDA</sub> < 2.4 V | t <sub>DHSB</sub> <sup>2</sup> | | 70 | 249 | ns | | Propagation Delay, Low Speed Mode (EN=1, PMODE=0), 2.4 V < V <sub>DDA</sub> < 3.6 V | t <sub>AINIT</sub> 3 | | 400 | 600 | ns | | Propagation Delay, Low Speed Mode (EN=1, PMODE=0), 1.8 V < V <sub>DDA</sub> < 2.4 V | t <sub>AINIT</sub> 4 | | 400 | 600 | ns | Measured with an input waveform that switches 30 mV above and below the reference, to the CMPO output pin. V<sub>DDA</sub> > V<sub>LVI</sub> WARNING => LVI\_WARNING NOT ASSERTED. ### 8.18 Optimize Power Consumption See Section 8.6, "Supply Current Characteristics," for a list of I<sub>DD</sub> requirements for the 56F8006/56F8002. This section provides additional detail that can be used to optimize power consumption for a given application. <sup>&</sup>lt;sup>2</sup> Measured with an input waveform that switches 30mV above and below the reference, to the CMPO output pin. V<sub>DDA</sub> < V<sub>LVI\_WARNING</sub> => LVI\_WARNING ASSERTED. Measured with an input waveform that switches 30mV above and below the reference, to the CMPO output pin. V<sub>DDA</sub> > V<sub>LVI\_WARNING</sub> => LVI\_WARNING NOT ASSERTED. Measured with an input waveform that switches 30mV above and below the reference, to the CMPO output pin. V<sub>DDA</sub> < V<sub>LVI</sub> WARNING => LVI\_WARNING ASSERTED. Power consumption is given by the following equation: Eqn. 1 Total power = A: internal [static component] +B: internal [state-dependent component] +C: internal [dynamic component] +D: external [dynamic component] +E: external [static component] A, the internal [static] component, is comprised of the DC bias currents for the oscillator, leakage currents, PLL, and voltage references. These sources operate independently of processor state or operating frequency. B, the internal [state-dependent] component, reflects the supply current required by certain on-chip resources only when those resources are in use. These include RAM, flash memory, and the ADCs. C, the internal [dynamic] component, is classic $C*V^2*F$ CMOS power dissipation corresponding to the 56800E core and standard cell logic. D, the external [dynamic] component, reflects power dissipated on-chip as a result of capacitive loading on the external pins of the chip. This is also commonly described as $C*V^2*F$ , although simulations on two of the I/O cell types used on the 56800E reveal that the power-versus-load curve does have a non-zero Y-intercept. Table 39. I/O Loading Coefficients at 10 MHz | | Intercept | Slope | |------------|-----------|------------| | 8 mA drive | 1.3 | 0.11 mW/pF | | 4 mA drive | 1.15 mW | 0.11 mW/pF | Power due to capacitive loading on output pins is (first order) a function of the capacitive load and frequency at which the outputs change. Table 39 provides coefficients for calculating power dissipated in the I/O cells as a function of capacitive load. In these cases: ### $TotalPower = \Sigma((Intercept + Slope*Cload)*frequency/10 MHz)$ Egn. 2 #### where: - Summation is performed over all output pins with capacitive loads - Total power is expressed in mW - C<sub>load</sub> is expressed in pF Because of the low duty cycle on most device pins, power dissipation due to capacitive loads was found to be fairly low when averaged over a period of time. E, the external [static component], reflects the effects of placing resistive loads on the outputs of the device. Sum the total of all $V^2/R$ or IV to arrive at the resistive load contribution to power. Assume V=0.5 for the purposes of these rough calculations. For instance, if there is a total of eight PWM outputs driving 10 mA into LEDs, then P=8\*0.5\*0.01=40 mW. In previous discussions, power consumption due to parasitics associated with pure input pins is ignored, as it is assumed to be negligible. # 9 Design Considerations ### 9.1 Thermal Design Considerations An estimation of the chip junction temperature, $T_1$ , can be obtained from the equation: $T_{J} = T_{A} + (R_{\theta,JA} \times P_{D})$ Eqn. 3 where: $T_A$ = Ambient temperature for the package ( ${}^{o}C$ ) $R_{\theta,JA}$ = Junction-to-ambient thermal resistance (°C/W) P<sub>D</sub> = Power dissipation in the package (W) The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single-layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low-power dissipation and the components are well separated. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta,JA} = R_{\theta,JC} + R_{\theta,CA}$$ Eqn. 4 where: $R_{\theta JA}$ = Package junction-to-ambient thermal resistance (°C/W) $R_{\theta,JC}$ = Package junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = Package case-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be adjusted. You control the thermal environment to change the case to ambient thermal resistance, $R_{\theta CA}$ . For instance, you can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. To determine the junction temperature of the device in the application when heat sinks are not used, the thermal characterization parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ Eqn. 5 where: $T_T$ = Thermocouple temperature on top of package ( ${}^{\circ}$ C) $\Psi_{JT}$ = Thermal characterization parameter (°C/W) $P_D$ = Power dissipation in package (W) The thermal characterization parameter is measured per JESD51–2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. ### 9.2 Electrical Design Considerations #### CAUTION This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. Use the following list of considerations to assure correct operation of the 56F8006/56F8002: - Provide a low-impedance path from the board power supply to each V<sub>DD</sub> pin on the 56F8006/56F8002 and from the board ground to each V<sub>SS</sub> (GND) pin. - The minimum bypass requirement is to place 0.01–0.1μF capacitors positioned as near as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the V<sub>DD</sub>/V<sub>SS</sub> pairs, including V<sub>DDA</sub>/V<sub>SSA</sub>. Ceramic and tantalum capacitors tend to provide better tolerances. - Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>DD</sub> and V<sub>SS</sub> (GND) pins are as short as possible. - Bypass the $V_{DD}$ and $V_{SS}$ with approximately 100 $\mu$ F, plus the number of 0.1 $\mu$ F ceramic capacitors. - PCB trace lengths should be minimal for high-frequency signals. - Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>DD</sub> and V<sub>SS</sub> circuits. - Take special care to minimize noise levels on the $V_{REF},\,V_{DDA},$ and $V_{SSA}$ pins. - Using separate power planes for V<sub>DD</sub> and V<sub>DDA</sub> and separate ground planes for V<sub>SS</sub> and V<sub>SSA</sub> are recommended. Connect the separate analog and digital power and ground planes as near as possible to power supply outputs. If an analog circuit and digital circuit are powered by the same power supply, you should connect a small inductor or ferrite bead in serial with V<sub>DDA</sub> and V<sub>SSA</sub> traces. - Physically separate analog components from noisy digital components by ground planes. Do not place an analog trace in parallel with digital traces. Place an analog ground trace around an analog signal trace to isolate it from digital traces. - Because the flash memory is programmed through the JTAG/EOnCE port, SPI, SCI, or I<sup>2</sup>C, the designer should provide an interface to this port if in-circuit flash programming is desired. - If desired, connect an external RC circuit to the $\overline{RESET}$ pin. The resistor value should be in the range of 4.7 k $\Omega$ –10 k $\Omega$ ; the capacitor value should be in the range of 0.22 $\mu$ F–4.7 $\mu$ F. - Configuring the RESET pin to GPIO output in normal operation in a high-noise environment may help to improve the performance of noise transient immunity. - Add a 2.2 kΩ external pullup on the TMS pin of the JTAG port to keep EOnCE in a restate during normal operation if JTAG converter is not present. - During reset and after reset but before I/O initialization, all I/O pins are at input state with internal pullup enabled. The typical value of internal pullup is around 33 k $\Omega$ . These internal pullups can be disabled by software. - To eliminate PCB trace impedance effect, each ADC input should have a no less than 33 pF 10 $\Omega$ RC filter. - External clamp diodes on analog input pins are recommended. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### **Design Considerations** # 9.3 Ordering Information Table 40 lists the pertinent information needed to place an order. Consult a Freescale Semiconductor sales office or authorized distributor to determine availability and to order devices. Table 40. 56F8006/56F8002 Ordering Information | Device | Supply<br>Voltage | Package Type | Pin<br>Count | Frequency<br>(MHz) | Ambient<br>Temperature<br>Range | Order Number | |-----------|-------------------|------------------------------------------------|--------------|--------------------|--------------------------------------|-------------------------------------------| | MC56F8002 | 1.8–3.6 V | Small Outline IC (SOIC) | 28 | 32 | -40° to + 105° C<br>-40° to + 125° C | MC56F8002VWL<br>MC56F8002MWL <sup>1</sup> | | MC56F8006 | 1.8–3.6 V | Small Outline IC (SOIC) | 28 | 32 | -40° to + 105° C<br>-40° to + 125° C | MC56F8006VWL<br>MC56F8006MWL <sup>1</sup> | | MC56F8006 | 1.8–3.6 V | Low-Profile Quad Flat Pack<br>(LQFP) | 32 | 32 | -40° to + 105° C<br>-40° to + 125° C | MC56F8006VLC<br>MC56F8006MLC <sup>1</sup> | | MC56F8006 | 1.8–3.6 V | Low-Profile Quad Flat Pack<br>(LQFP) | 48 | 32 | -40° to + 105° C<br>-40° to + 125° C | MC56F8006VLF<br>MC56F8006MLF <sup>1</sup> | | MC56F8006 | 1.8–3.6 V | Plastic Shrink Dual In-line<br>Package (PSDIP) | 32 | 32 | -40° to + 105° C | MC56F8006VBM | <sup>&</sup>lt;sup>1</sup> This package is RoHS compliant. # 10 Package Mechanical Outline Drawings # 10.1 28-pin SOIC Package MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### **Package Mechanical Outline Drawings** ### **Package Mechanical Outline Drawings** | Aug a a a a lat | MECHANICAL OUTLINES | DOCUMENT NO: 98ASB42345B | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------| | Treescale' semiconductor o Freescale semiconductor, inc. all rights reserved. | DICTIONARY | PAGE: 751F | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: G | ### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - 5. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05 | <u> 6.</u> | THIS DIMENSI | ON DOES | TON 3 | INCL | UDE DA | AM BAR | PRO | TRUSI | ON ALI | LOWAE | BLE | DAM | BAF | |------------|--------------|-----------|-------|-------|--------|--------|------|-------|--------|-------|-----|-------|-----| | — | PROTRUSION | | | 13 TO | TAL IN | EXCESS | S OF | THIS | DIMEN | SION | ٩T | MAXIM | 1UM | | | MATERIAL CO | ONDITION. | | | | | | | | | | | | TITLE: SOIC, WIDE BODY, 28 LEAD CASE NUMBER: 751F-05 STANDARD: MS-013AE PACKAGE CODE: 2009 SHEET: 3 OF 4 Figure 38. 56F8006/56F8002 28-Pin SOIC Mechanical Information MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### 10.2 32-pin LQFP ### **Package Mechanical Outline Drawings** ### **Package Mechanical Outline Drawings** | MECHANICAL BUTLINES DICTIONARY PAGE: 873A NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5—1994. ⚠ DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. ⚠ DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C. ⚠ DIMENSION DOES NOT INCLUDE DAMBAR PROTIFUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WITH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS ON THE TOOT. MINIMUM SPACE BETWEEN PROTRUSION AND DAJACENT LEAD OF PROTRUSION: 0.07 MM. ⚠ DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. ⚠ EXACT SHAPE OF EACH CORNER IS OPTIONAL. ⚠ THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) PACKAGE CIDE: 6300 SHEET: 3 DF 4 | *** | MECHANICAI | THE THES | DOCUMENT NO: 98ASH70029A | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------|---------------------------------|--------------------------|---------------|---------|--|--| | NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5—1994. 3. DATUMS A, B, AND D TO BE DETERMINED AT SEATING PLANE DATUM C. 4. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WOTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOVER RADIUS OR THE FOOT, MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 2. INTERPRET DIMENSIONS AND TO THE FLAT SECTION OF THE LEAD BETWEEN O.1 MM AND 0.25 MM FROM THE PROTRUSION AND THE PROTRUSION OF THE PROTRUSION OF THE LEAD BETWEEN O.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: CASE NUMBER: 873A-03 STANDARD: JEDEC MS-026 BBA 3.2 LEAD 0.8 PITCH (7 X 7 X 1.4) | freescale semiconductor | | | PAGE: | 873A | | | | | NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TO LERANCES PER ASME Y14.5—1994. ADATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. ADMENSION DOES NOT INCLUDE DAMBAR PROTEUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCECE THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. NOT CAUSE THE LEAD WIDTH TO EXCECE THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OF PROTRUSION: 0.07 MM. ADMENSIONS DO NOT INCLUDE MOLD PROTRUSION: 0.10 MM. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. ADMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: LOW PROFILE QUAD FLAT PACK (LOFP) 30 JEAD 0.8 PITCH (7 Y 7 Y 1.4) | DIRECTLY FROM THE DOCUMENT CONTROLLED EXCEPT WHEN ACCESSED | DO NOT SCALE | THIS DRAWING | REV: | D | | | | | 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TO LERANCES PER ASME Y14.5—1994. A DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. A DIMENSION TO BE DETERMINED AT SEATING PLANE DATUM C. IMPORTANCE OF NOT INCLUDE DAMBAR PROTEUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM. IMPORTANCE OF THE PROTRUSION ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: LOW PROFILE QUAD FLAT PACK (LOFP) 30 LEAD 0.8 PITCH (7 X X X 1.4) | CUPT IN NEU. | | | | | | | | | 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5—1994. \$\frac{1}{\Delta}\$ DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. \$\frac{1}{\Delta}\$ DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C. \$\frac{1}{\Delta}\$ DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION OF DO.07 MM. \$\frac{1}{\Delta}\$ DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. \$\frac{1}{\Delta}\$ EXACT SHAPE OF EACH CORNER IS OPTIONAL. \$\frac{1}{\Delta}\$ THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. \$\frac{1}{\Delta}\$ THE LEAD TIP. \$\frac{1}{\Delta}\$ DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. \$\frac{1}{\Delta}\$ CASE NUMBER: 873A-03 \$\text{STANDARD. JEDEC MS-026 BBA}\$ \$\text{STANDARD. JEDEC MS-026 BBA}\$ | NOTES: | | | | | | | | | DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C. DIMENSION DOES NOT INCLUDE DAMBAR PROTEUSION, ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: CASE NUMBER: 873A-03 STANDARD: JEDEC MS-026 BBA | 1. DIMENSIONS ARE IN MILLIMETE | IRS. | | | | | | | | DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C. DIMENSION DOES NOT INCLUDE DAMBAR PROTEUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION. O.07 MM. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: CASE NUMBER: 873A-03 LOW PROFILE QUAD FLAT PACK (LOFP) 32 LEAD 0.8 PITCH (7 X 7 X 1.4) | 2. INTERPRET DIMENSIONS AND | TOLERANCES PER | ASME Y14.5-199 | 4. | | | | | | DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: CASE NUMBER: 873A-03 STANDARD JEDEC MS-026 BBA | 3. DATUMS A, B, AND D TO BE | DETERMINED AT | DATUM PLANE H. | | | | | | | NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: CASE NUMBER: 873A-03 STANDARD: JEDEC MS-026 BBA | 4. DIMENSIONS TO BE DETERMIN | ED AT SEATING P | LANE DATUM C. | | | | | | | 0.25 MM PER SIDE, DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. ⚠ THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: LOW PROFILE QUAD FLAT PACK (LQFP) 32 JEAD 0.8 PITCH (7 X 7 X 1.4) | NOT CAUSE THE LEAD WIDTH DAMBAR CANNOT BE LOCATE | TO EXCEED THE<br>D ON THE LOWER | MAXIMUM DIMENS<br>RADIUS OR THE | SION BY N | MORE THAN O.C | )8 MM. | | | | TITLE: LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD 0.8 PLICH (7 X 7 X 1.4) | 0.25 MM PER SIDE. DIMENSIC | | | | | NG | | | | TITLE: LOW PROFILE QUAD FLAT PACK (LQFP) 32 LFAD O 8 PITCH (7 X 7 X 1.4) STANDARD: JEDEC MS-026 BBA | 2 EXACT SHAPE OF EACH COR | NER IS OPTIONAL. | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | THE FLAT SECTI | ON OF THE LEAD | BETWEEN | O.1 MM AND ( | D.25 MM | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | | | | | | | | | | LOW PROFILE QUAD FLAT PACK (LQFP) STANDARD: JEDEC MS-026 BBA | TITLE: | | CASE NUMBER: 8 | 373A-03 | | | | | | 32 FAD 0.8 PITCH (7 X 7 X 1.4) | | PACK (LQFP) | · | | ?6 BBA | | | | | | | | PACKAGE CODE: | 6300 | SHEET: 3 | □F 4 | | | Figure 39. 56F8006/56F8002 32-Pin LQFP Mechanical Information MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### 10.3 48-pin LQFP ### **Package Mechanical Outline Drawings** | Aug a a a a las | MECHANICAL OUTLINES | DOCUMENT NO: 98ASH00962A | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------| | Treescale semiconductor o Freescale Semiconductor, Inc. All Rights Reserved. | DICTIONARY | PAGE: 932 | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED<br>VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: G | | | | | ### NOTES: - 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DATUM PLANE AB IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS T, U, AND Z TO BE DETERMINED AT DATUM PLANE AB. DIMENSIONS TO BE DETERMINED AT SEATING PLANE AC. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE AB. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.350. 8. MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076. 9. EXACT SHAPE OF EACH CORNER IS OPTIONAL. TITLE: CASE NUMBER: 932-03 LQFP, 48 LEAD, 0.50 PITCH STANDARD: JEDEC MS-026-BBC (7.0 X 7.0 X 1.4) PACKAGE CODE: 6089 SHEET: 2 0F 3 Figure 40. 56F8006/56F8002 48-Pin LQFP Mechanical Information ### 10.4 32-Pin PSDIP | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASA99330D | REV: A | | 32 LEAD PDIP | | CASE NUMBER | R: 1376–02 | 25 APR 2005 | | | | STANDARD: NO | N-JEDEC | | ### MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### **Package Mechanical Outline Drawings** ### NOTES: 1. ALL DIMENSION ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994. 3. DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | DT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASA99330D | REV: A | | 32 LEAD PDIF | | CASE NUMBER | 2: 1376–02 | 25 APR 2005 | | | | STANDARD: NO | N-JEDEC | | Figure 41. 56F8006/56F8002 32-Pin PSDIP Mechanical Information MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### 11 Revision History Table 41 lists major changes between versions of the MC56F8006 document. Table 41. Changes Between Revisions 2 and 3 | Location | Description | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | Introduction on page 1 | Added part marking for devices covered by this document | | Section 6.7, "PWM, PDB, PGA, and ADC Connections," on page 38 | Updated routing details for ANB24 and ANB25 | | Table 12 on page 42 | Removed row about open drain mode (GPIO supports only push-pull mode) | | Table 21 on page 47 | Updated specifications for low-voltage detection threshold (high and low range) and low-voltage warning threshold | | Table 22 on page 51 | Updated all Supply Current Consumption specifications | | Table 26 and Figure 22 on page 55 | Updated ROSC variation over temperature specifications (both ranges) | | Table 31 on page 62 | Removed I <sup>2</sup> C fast mode specifications and footnote about setup time if the TX FIFO is empty (fast mode and FIFO not supported) | | Appendix B on page 86 | Added note explaining ADC and GPIO naming conventions | | Table 44 on page 86 | For I2C_SMB_CSR, clarified that bits 7 and 6 are reserved | ### Table 42. Changes Between Revisions 3 and 4 | Location | Description | |----------|-------------------------------------------------------------------------------------------------------| | • | Added information for 32-pin PSDIP device and devices with temperature range from –40 °C to + 125 °C. | ### **Appendix A Interrupt Vector Table** Table 43 provides the 56F8006/56F8002's reset and interrupt priority structure, including on-chip peripherals. The table is organized with higher-priority vectors at the top and lower-priority interrupts lower in the table. As indicated, the priority of an interrupt can be assigned to different levels, allowing some control over interrupt priorities. All level 3 interrupts are serviced before level 2 and so on. For a selected priority level, the lowest vector number has the highest priority. The location of the vector table is determined by the vector base address (VBA). Please see the MC56F8006 Peripheral Reference Manual for detail. By default, the chip reset address and COP reset address correspond to vector 0 and 1 of the interrupt vector table. In these instances, the first two locations in the vector table must contain branch or JMP instructions. All other entries must contain JSR instructions. MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### **Interrupt Vector Table** ### Table 43. Interrupt Vector Table Contents<sup>1</sup> | Peripheral | Vector<br>Number | User<br>Encoding | Priority<br>Level | Vector Base<br>Address + | Interrupt Function | |------------------|------------------|------------------|-------------------|--------------------------|---------------------------------------------------| | Core | | | | P:0x00 | Reserved for Reset Overlay <sup>2</sup> | | Core | | | | P:0x02 | Reserved for COP Reset Overlay | | Core | 2 | N/A | 3 | P:0x04 | Illegal Instruction | | Core | 3 | N/A | 3 | P:0x06 | HW Stack Overflow | | Core | 4 | N/A | 3 | P:0x08 | Misaligned Long Word Access | | Core | 5 | N/A | 3 | P:0x0A | EOnCE Step Counter | | Core | 6 | N/A | 3 | P:0x0C | EOnCE Breakpoint Unit | | Core | 7 | N/A | 3 | P:0x0E | EOnCE Trace Buffer | | Core | 9 | N/A | 3 | P:0x10 | EOnCE Transmit Register Empty | | Core | 9 | N/A | 3 | P:0x12 | EOnCE Receive Register Full | | PMC | 10 | 0x0A | 0 | P:0x14 | Low-Voltage Detector | | PLL | 11 | 0x0B | 0 | P:0x16 | Phase-Locked Loop Loss of Locks and Loss of Clock | | ADCA | 12 | 0x0C | 0 | P:0x18 | ADCA Conversion Complete | | ADCB | 13 | 0x0D | 0 | P:0x1A | ADCB Conversion Complete | | PWM | 14 | 0x0E | 0 | P:0x1C | Reload PWM and/or PWM Faults | | CMP0 | 15 | 0x0F | 0 | P:0x1E | Comparator 0 Rising/Falling Flag | | CMP1 | 16 | 0x10 | 0 | P:0x20 | Comparator 1 Rising/Falling Flag | | CMP2 | 17 | 0x11 | 0 | P:0x22 | Comparator 2 Rising/Falling Flag | | FM | 18 | 0x12 | 0 | P:0x24 | Flash Memory Access Status | | SPI | 19 | 0x13 | 0 | P:0x26 | SPI Receiver Full | | SPI | 20 | 0x14 | 0 | P:0x28 | SPI Transmitter Empty | | SCI | 21 | 0x15 | 0 | P:0x2A | SCI Transmitter Empty/Idle | | SCI | 22 | 0x16 | 0 | P:0x2C | SCI Receiver Full/Overrun/Errors | | I <sup>2</sup> C | 23 | 0x17 | 0 | P:0x2E | I <sup>2</sup> C Interrupt | | PIT | 24 | 0x18 | 0 | P:0x30 | Interval Timer Interrupt | | TMR0 | 25 | 0x19 | 0 | P:0x32 | Dual Timer, Channel 0 Interrupt | | TMR1 | 26 | 0x1A | 0 | P:0x34 | Dual Timer, Channel 1 Interrupt | | GPIOA | 27 | 0x1B | 0 | P:0x36 | GPIOA Interrupt | | GPIOB | 28 | 0x1C | 0 | P:0x38 | GPIOB Interrupt | | GPIOC | 29 | 0x1D | 0 | P:0x3A | GPIOC Interrupt | | GPIOD | 30 | 0x1E | 0 | P:0x3C | GPIOD Interrupt | | GPIOE | 29 | 0x1F | 0 | P:0x3E | GPIOE Interrupt | | GPIOF | 30 | 0x20 | 0 | P:0x40 | GPIOF Interrupt | | RTC | 33 | 0x21 | 0 | P:0x42 | Real Time Clock | MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 ### Table 43. Interrupt Vector Table Contents<sup>1</sup> (continued) | Peripheral | Vector<br>Number | User<br>Encoding | Priority<br>Level | Vector Base<br>Address + | Interrupt Function | |--------------------|------------------|------------------|-------------------|--------------------------|----------------------------------------------| | Reserved | 34- 39 | 0x22-0x27 | 0 | P:0x44 -<br>P:0x4E | Reserved | | core | 40 | N/A | 0 | P:0x50 | SW Interrupt 0 | | core | 41 | N/A | 1 | P:0x52 | SW Interrupt 1 | | core | 42 | N/A | 2 | P:0x54 | SW Interrupt 2 | | core | 43 | N/A | 3 | P:0x56 | SW Interrupt 3 | | SWILP | 44 | N/A | -1 | P:0x58 | SW Interrupt Low Priority | | USER1 | 45 | N/A | 1 | P:0x5A | User Programmable Priority Level 1 Interrupt | | USER2 | 46 | N/A | 1 | P:0x5C | User Programmable Priority Level 1 Interrupt | | USER3 | 47 | N/A | 1 | P:0x5E | User Programmable Priority Level 1 Interrupt | | USER4 | 48 | N/A | 2 | P:0x60 | User Programmable Priority Level 2 Interrupt | | USER5 | 49 | N/A | 2 | P:0x62 | User Programmable Priority Level 2 Interrupt | | USER6 <sup>3</sup> | 50 | N/A | 2 | P:0x64 | User Programmable Priority Level 2 Interrupt | Two words are allocated for each entry in the vector table. This does not allow the full address range to be referenced from the vector table, providing only 19 bits of address. <sup>&</sup>lt;sup>2</sup> If the VBA is set to the reset value, the first two locations of the vector table overlay the chip reset addresses because the reset address would match the base of this vector table. <sup>&</sup>lt;sup>3</sup> USER6 vector can be defined as a fast interrupt if the instruction located in this vector location is not a JSR or BSR instruction. Please see section 9.3.3.3 of *DSP56800E 16-Bit Core Reference Manual* for detail. # Appendix B Peripheral Register Memory Map and Reset Value ### NOTE In Table 44, ADC0 stands for ADC1 stands for ADCB, and GPIOn is the same as GPIO\_n (for example, GPIOA\_PUR is the same as GPIO\_A\_PUR). ### Table 44. Detailed Peripheral Memory Map | | 1 | 1 | 1 | 1 | 1 | 1 | | | 1 | , | |--------------------------|----------------|----------------|---------------|---------------|---------------|---------------|---------------|------------------|-------------------|-------------------| | Bit<br>0 | | | | | | | | OEN | | | | 1 | | | | | | | MO | SdO | | | | 2 | | | | | | | | FORCE | | | | 3 | | | | | | | Co_INIT | VAL | | | | 4 | | | | | | | DIR | EEOĿ | | | | 2 | | | | | | | ГЕИСТН | ATSM | | | | 9 | Τ. | N, | | | | | ONCE | CAPTURE_<br>MODE | AD_1 | AD_2 | | 2 | COMPARISON_1 | COMPARISON_2 | CAPTURE | LOAD | НОГР | COUNTER | scs | CAPT | COMPARATOR_LOAD_1 | COMPARATOR_LOAD_2 | | 80 | OMPAF | OMPAR | CAP | О | H | CON | SC | TU9NI | IPARAT | PARAT | | 6 | O | | | | | | | Sdl | CON | COIV | | 10 | | | | | | | PCS | IEFIE | | | | 1 | | | | | | | PC | JEL | | | | 12 | | | | | | | | TOFIE | | | | 13 | | | | | | | | TOF | | | | 14 | | | | TOFIE Q S | | | | | | | | Bit<br>15 | | | | | | | | TCF | | | | Register | TMR0_<br>COMP1 | TMR0_<br>COMP2 | TMR0_<br>CAPT | TMR0_<br>LOAD | TMR0_<br>HOLD | TMR0_<br>CNTR | TMR0_<br>CTRL | TMR0_<br>SCTRL | TMR0_<br>CMPLD1 | TMR0_<br>CMPLD2 | | Periph. | TMR0 | Reset<br>Value<br>(Hex) | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | Offset<br>Addr.<br>(Hex) | 00 | 10 | 02 | 03 | 40 | 90 | 90 | 20 | 80 | 60 | Table 44. Detailed Peripheral Memory Map (continued) | Bit<br>0 | т. | | | | | | | | | | | OEN | | | |--------------------------|-----------------|---------------|----------|--------------|----------------|----------------|---------------|---------------|---------------|---------------|---------------|------------------|-------------------|-------------------| | - | CL1 | | | BL | | | | | | | MO | OPS | | | | 7 | CL2 | | | ENBL | | | | | | | | FORCE | | | | ဗ | 10 | FILT_PER | | | | | | | | | COINIT | VAL | | | | 4 | TCF1 | FILT | | 0 | | | | | | | DIR | EEOL | | | | ro | TCF2 | | | 0 | | | | | | | ГЕИСТН | ATSM | | | | 9 | TCF1EN | | | 0 | - | N <sub>i</sub> | | | | | ONCE | CAPTURE_<br>MODE | AD_1 | AD_2 | | 2 | TCF2EN | | RESERVED | 0 | COMPARISON_1 | COMPARISON_2 | CAPTURE | LOAD | НОГР | COUNTER | scs | CAPT | COMPARATOR_LOAD_1 | COMPARATOR_LOAD_2 | | ω | 0 | <u> </u> | RESE | 0 | COMPAI | COMPAI | CAP | LC<br>LC | ឣ | COU | Š | TU9NI | IPARAT | IPARAT | | 6 | 0 | FILT_CNT | | 0 | | | | | | | | IPS | CON | CON | | 10 | 0 | 4 | | 0 | | | | | | | PCS | BFIE | | | | = | 0 | 0 | | 0 | | | | | | | ) <u>A</u> | IEF | | | | 12 | DAOJ_TJA | 0 | | 0 | | | | | | | | TOFIE | | | | 13 | TJUA | 0 | | 0 | | | | | | | | TOF | | | | 14 | EN | 0 | | 0 | | | | | | | CM | TCFIE | | | | Bit<br>15 | DBG | 0 | | 0 | | | | | | | | TCF | | | | Register | TMR0_<br>CSCTRL | TMR0_<br>FILT | Reserved | TMR_<br>ENBL | TMR1_<br>COMP1 | TMR1_<br>COMP2 | TMR1_<br>CAPT | TMR1_<br>LOAD | TMR1_<br>HOLD | TMR1_<br>CNTR | TMR1_<br>CTRL | TMR1_<br>SCTRL | TMR1_<br>CMPLD1 | TMR1_<br>CMPLD2 | | Periph. | TMR0 | TMR0 | TMR0 | TMR0 | TMR1 | Reset<br>Value<br>(Hex) | 0000 | 0000 | | 000F | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | Offset<br>Addr.<br>(Hex) | 90 | 90 | 0C-0E | 0F | 10 | 11 | 12 | 13 | 41 | 15 | 16 | 17 | 18 | 19 | Table 44. Detailed Peripheral Memory Map (continued) ### o di **PWMEN LWODE0 ETACK0** 0TUO CL1 FIEO **LDOK** FTUO 2 **EMODE**<sub>1</sub> FTACK1 STUO SENS CL2 FIE1 FILT\_PER က **STUO** TCF1 **PWMF LWODES ETACK2 ₽**TUO TCF2 2 **PWMRIE STUO** 9 0 **TCF1EN LWODE3 ETACK3** PRSC **PWMCM** RESERVED FIE3 **TCF2EN** 0 **PMVAL PMVAL** ω 0 IPOL0 **FPOL0** OUTCTL0 FFLAG0 FILT\_CNT 6 0 **FPOL1 IPOL1** FPIN0 **OUTCTL1** 10 0 **IPOL2 FPOL2** OUTCTL2 FFLAG1 HALF Ξ FPIN1 0 0 **FPOL3 OUTCTL3** 12 ALT\_LOAD 0 OUTCTL4 FFLAG2 33 TJUA 0 0 **FPIN2 OUTCTL5** 7 0 0 0 FFLAG3 DBG\_ Bit 15 0 0 0 0 FPIN3 PAD\_EN Register TMR1\_ CSCTRL Reserved PWM\_ FLTACK ${\rm PWM}_{-}$ PWM\_ CMOD PWM\_ VAL1 PWM\_ VAL2 TMR1\_ FILT PWM\_ VALO PWM\_ CTRL Periph. TMR1 TMR1 PWM Value (Hex) 0000 0000 0000 0000 0000 0000 0000 ₹ Ξ 20 22 23 24 27 28 2 MC56F8006/MC56F8002 Digital Signal Controller, Rev. 4 88 Table 44. Detailed Peripheral Memory Map (continued) | | | | | | | | 1 | | 1 | | | | | |--------|----------|--------------|--------------|--------------|---------------|---------------|---------------|---------------|---------------------|---------------|--------------|----------------|---------------| | Bit | 0 | | | | | | | | WP | SWP01 | | 000 | SBC0 | | • | - | | | | | | | | INDEP01 | SWP23 | | ICC1 | 0 | | c | ٧ | | | | | | | | INDEP23 | SWP45 | | ICC2 | 5 | | c | ာ | | | | | | | DISMAP_23_16 | INDE645 | 0 | PORT | PEC0 | SRC1 | | | <b>†</b> | | | | | | | JISMAP | BOTNEG01 | ЭОC | | PEC1 | 0 | | и | n | | | | PWMDT0 | IDT1 | | | BOTNEG23 | VLMODE | | PEC2 | SRC2 | | ď | Þ | | | | PWN | PWMDT1 | | | BOTNEG45 | 0 | | 0 | SR | | 1 | , | PMVAL | PMVAL | PMVAL | | | DISMAP_15_0 | | 0 | 0 | 0 | 0 | 0 | | 0 | • | PM | PM | PM | | | DISMA | 0 | TOPNEG01 | W2K0 | 0 | 0 | СІИЛО | | c | n | | | | | | | 0 | TOPNEG23 | WSK1 | 0 | 0 | СІИЛ1 | | Ç | 2 | | | | | | | 0 | TOPNEG45 | WSKS | 0 | 0 | CINAS | | 7 | = | | | | | | | 0 | 0 | W2K3 | 0 | 0 | СІИЛЗ | | Ç | 7 | | | | 0 | 0 | | 0 | EDG | W2K4 | 0 | 0 | CINA | | Ç | 2 | | | | 0 | 0 | | 0 | N3_TIAW | WSK2 | 0 | 0 | СІИЛР | | 5 | <u>†</u> | | | | 0 | 0 | | 0 | DBG <sup>-</sup> EN | X8u | 0 | 0 | 0 | | Bit | 15 | | | | 0 | 0 | | 0 | 0 | AHN∃ | 0 | 0 | 0 | | 3000 | leisigen | PWM_<br>VAL3 | PWM_<br>VAL4 | PWM_<br>VAL5 | PWM_<br>DTIM0 | PWM_<br>DTIM1 | PWM_<br>DMAP1 | PWM_<br>DMAP2 | PWM_<br>CNFG | PWM_<br>CCTRL | PWM_<br>PORT | PWM_<br>ICCTRL | PWM_<br>SCTRL | | | Terrori. | PWM | Reset | (Hex) | 0000 | 0000 | 0000 | OFFF | 0FFF | FFFF | 00FF | 0000 | 0000 | 00-U1 | 0000 | 0000 | | Offset | Hex) | 59 | 2A | 2B | 2C | 2D | 2E | 2F | 30 | 31 | 32 | 33 | 34 | | L | | | | i . | i . | | | L | 1 | | | i . | | Table 44. Detailed Peripheral Memory Map (continued) | Bit<br>0 | | | | | | | STPCNT | | | | | | | |--------------------------|--------------|----------------|----------------|----------------|----------------|----------|---------------|---------------------|---------------|---------------|---------------|----------|------------------| | - | | | | | | | BKPT | | | | | | | | 7 | | | | | | | HUBAT | | ER1 | ER3 | :R5 | | АРСН | | က | | PER | PER | PER | PER | | ЭЯТЭ | | USER1 | USER3 | USER5 | | | | 4 | | FILTO_PER | FILT1_PER | FILT2_PER | FILT3_PER | | EBBF | | | | | | | | 2 | | | | | | | SIQ_TNI | RESS | | | | | ADCO | | 9 | MOC | | | | | | | VECTOR_BASE_ADDRESS | 0 | 0 | 0 | | AIEN | | 7 | SYNC_WINDOW | | | | | RESERVED | | JR_BAS | 0 | 0 | 0 | RESERVED | 0000 | | ω | SYN | F | F | F | F | RESE | | VECTO | | | | RESE | 0 | | ი | | FILT0_CNT | FILT1_CNT | FILT2_CNT | FILT3_CNT | | VAB | | | | | | 0 | | 10 | | E | H | Œ | Œ | | | | USER2 | USER4 | USER6 | | 0 | | # | | 0 | 0 | 0 | 0 | | | | ISO | ISN | ISN | | 0 | | 12 | | 0 | 0 | 0 | 0 | | | | | | | | 0 | | 13 | | 0 | 0 | 0 | 0 | | IPIC | | | | | | 0 | | 14 | | 0 | 0 | 0 | 0 | | dl | 0 | 0 | 0 | 0 | | 0 | | Bit<br>15 | SYNC_OUT_EN | 08TSĐ | IRTSĐ | SATSD | еятга | | INT | 0 | 0 | 0 | 0 | | 0 | | Register | PWM_<br>SYNC | PWM_<br>FFILT0 | PWM_<br>FFILT1 | PWM_<br>FFILT2 | PWM_<br>FFILT3 | Reserved | INTC_<br>ICSR | INTC_<br>VBA | INTC_<br>IAR0 | INTC_<br>IAR1 | INTC_<br>IAR2 | Reserved | ADC0_<br>ADCSC1A | | Periph. | PWM | PWM | PWM | PWM | PWM | PWM | INTC | INTC | INTC | INTC | INTC | INTC | ADC0 | | Reset<br>Value<br>(Hex) | 0000 | 0000 | 0000 | 0000 | 0000 | | 0000 | 0000 | 0000 | 0000 | 0000 | | 001F | | Offset<br>Addr.<br>(Hex) | 35 | 36 | 37 | 38 | 39 | 3B-3F | 40 | 41 | 42 | 43 | 44 | 45-5F | 09 | Table 44. Detailed Peripheral Memory Map (continued) | Bit<br>0 | REFSEL | | ADICLK | | | 0 | 0 | | | REFSEL | | ADICLK | | | |--------------------------|-----------------|----------|-----------------|----------|------------------|----------------|----------------|----------|------------------|-----------------|----------|-----------------|----------|------------------| | - | REF | | ADIG | | | 0 | 0 | | | REF | | ADIG | | | | 8 | ECC | | MODE | | ADCH | 0 | 0 | | ADCH | ECC | | MODE | | АДСН | | ဇ | 0 | | ОМ | | | 0AQA | 0AQA | | | 0 | | OW | | | | 4 | 0 | | ADLSMP | | | ŀЯПА | ŀЯДА | | | 0 | | ADLSMP | | | | 2 | 0 | | ADIV | | ADCO | SADA | SADA | | ADCO | 0 | | ADIV | | ADCO | | 9 | ЭЯТ <b>П</b> А | | ΑΓ | | AIEN | £ЯДА | £ЯДА | | AIEN | рятда | | ΑΓ | | AIEN | | ۲ | TOAGA | RESERVED | ADLPC | RESERVED | ೦೦೦೦ | ₽BB4 | ₽BD84 | RESERVED | ೦೦೦೦ | TOAGA | RESERVED | DADLPC | RESERVED | 0000 | | <b>∞</b> | 0 | RESE | 0 | RESE | 0 | 3AQA | SADA | RESE | 0 | 0 | RESE | 0 | RESE | 0 | | 6 | 0 | | 0 | | 0 | 9ADA | 9HQA | | 0 | 0 | | 0 | | 0 | | 10 | 0 | | 0 | | 0 | ₹ЯДĄ | ΛЯ <b>Q</b> A | | 0 | 0 | | 0 | | 0 | | 7 | 0 | | 0 | | 0 | 8ADA | 8ADA | | 0 | 0 | | 0 | | 0 | | 12 | 0 | | 0 | | 0 | 6ADA | 6ADA | | 0 | 0 | | 0 | | 0 | | 13 | 0 | | 0 | | 0 | 01AQA | 01AQA | | 0 | 0 | | 0 | | 0 | | 14 | 0 | | 0 | | 0 | IIRQA | ITADA | | 0 | 0 | | 0 | | 0 | | Bit<br>15 | 0 | | 0 | | 0 | 0 | 0 | | 0 | 0 | | 0 | | 0 | | Register | ADC0_<br>ADCSC2 | Reserved | ADC0_<br>ADCCFG | Reserved | ADC0_<br>ADCSC1B | ADC0_<br>ADCRA | ADC0_<br>ADCRB | Reserved | ADC1_<br>ADCSC1A | ADC1_<br>ADCSC2 | Reserved | ADC1_<br>ADCCFG | Reserved | ADC1_<br>ADCSC1B | | Periph. | ADC0 ADC1 | ADC1 | ADC1 | ADC1 | ADC1 | ADC1 | | Reset<br>Value<br>(Hex) | 0000 | 1 | 0000 | | 001F | 0000 | 0000 | | 001F | 0000 | 1 | 0000 | 1 | 001F | | Offset<br>Addr.<br>(Hex) | 61 | 62–65 | 99 | 69–29 | 6A | 6B | 9 | 6D-6F | 80 | 81 | 82–85 | 98 | 87–89 | 8A | Table 44. Detailed Peripheral Memory Map (continued) ### Ш Ш o di 0 0 STCOMP ADIV ADIV CPD CPD Ъ Ъ 0 0 ВПИИІИВ N 0 0 0 NUM\_CLK\_GS NUM\_CLK\_GS CALMODE CALMODE က 0AQA ADR0 0 GAINSEL **FRGA FBQA** 0 0 2 0 0 SAGA ADR2 SWTRIG SWTRIG 0 0 9 **EADA ADR3 PARMODE** 0 **PARMODE** RESERVED RESERVED **ADR**4 ₽BQ4 **PPDIS** 0 0 PPDIS 0 ADR5 ω 0 0 0 0 0 0 **ADR5** 6 0 0 0 0 0 0 0 9AQA 9AQA 10 0 0 0 0 0 0 0 **TADA TADA** Ξ 0 0 8AQA 8AQA 0 0 0 0 0 12 ADR9 ADR9 0 0 0 0 0 0 0 33 01AQA 01AGA 0 0 0 0 0 0 0 4 0 0 0 0 0 0 0 FFRGA FFRGA Bit 15 0 0 0 0 0 0 0 0 0 PGA0\_STS Register Reserved ADC1\_ ADCRA ADC1\_ ADCRB Reserved PGA0\_ CNTL2 PGA1\_ CNTL2 PGA0\_ CNTL0 PGA1\_ CNTL0 PGA0\_ CNTL1 Periph. PGA0 PGA0 PGA0 PGA0 PGA0 ADC1 PGA1 PGA1 ADC1 ADC1 Value (Hex) 000E 3000 0000 0002 0000 0002 8D-8F A4-BF 8 ďΣ A3 9 A<sub>1</sub> 8 $C_2$ $\overline{c}$ Table 44. Detailed Peripheral Memory Map (continued) | Classification Clas | Ī | Bit<br>0 | STCOMP | | | SBK | 0 | RAF | | | SPTE | | R0 | 10 | | 0 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------|----------|----------|----------|---------------|---------------|----------|----------|----------|---------------|----------------|----------|------------|----------|----------|-----------------| | Periph Register 15 | - | | | | SBR | | | | | | | | | | | | | | Periph Register 15 | E | | RUNNING | | RAC | M. | 0 | 0 | | | MODE | SO | Ä | Ĥ | | | | | National Property Nati | | 7 | 0 | | | RE | 0 | 0 | ATA | | OVRF | | R2 | T2 | | AD2 | ĸ. | | National Property Nati | | ဗ | 0 | | | TE | TIN WODE | TSE | MIT_D | | SPRF | | ВЗ | Т3 | | 8D8 | <u> </u> | | National Property Nati | | 4 | 0 | | | REIE | 0 | 0 | TRANS | | SPTIE | SPR3 | R4 | T4 | | AD4 | | | National Property Nati | | 5 | 0 | | | RFIE | 0 | 0 | CEIVE | | SPE | SSB_OVER | R5 | T5 | | AD5 | | | Name | | 9 | 0 | | | TIIE | 0 | 0 | RE | | СРНА | BAT2_888 | R6 | T6 | | AD6 | JLT | | National Periph. Register Bit 14 13 12 11 10 9 | | 7 | 0 | RVED | | TEIE | 0 | 0 | | RVED | СРОГ | SSB_DDR | R7 | <b>4</b> 1 | RVED | 4D7 | ML | | National Periph. Register 15 14 13 12 11 10 11 11 11 11 11 | | œ | 0 | RESE | | PT | 0 | PF | | RESE | RTSM92 | OTUA_828 | R8 | T8 | RESE | 0 | 0 | | Reset Value (Hex) Register (Hex) Bit (Hex) 14 13 12 11 (Hex) PGA1 STS 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 < | | 6 | 0 | | SBR | PE | 0 | 丑 | 0 | | SPRIE | SSB_ODM | R9 | 6L | | 0 | 0 | | Name Periph. Register Bit (Hex) 14 13 12 (Hex) (Hex) (Hex) (Hex) (Hex) 14 13 12 (Hex) | | 10 | 0 | | | POL | 0 | NF | 0 | | WODEEN | ATAQ_888 | R10 | T10 | | 0 | 0 | | Name | | 11 | 0 | | | WAKE | 0 | OR | 0 | | 3IAA3 | SSB_IN | R11 | T11 | | 0 | 0 | | Nature Value (Hex) Periph. Register 15 (Hex) Bit 14 (Hex) 14 (Hex) 0000 PGA1 PGA1_STS 0 0 0000 SCI SCI_AATE A SCI_DATE B 0000 SCI SCI_DATA 0 0 0 SPI SPI_DRCV R15 R14 0000 SPI SPI_DXMIT T15 T14 - SPI SPI_DXMIT T15 T14 - SPI RESCIVED 0 0 0 < | | 12 | 0 | | | Σ | 0 | BIDLE | 0 | | DSO | BD2X | R12 | T12 | | 0 | 0 | | Reset Value (Hex) Periph. Register Bit Value (Hex) (Hex) Value (Hex) Periph. Register 15 (Hex) 0000 PGA1 Reserved 0 0000 SCI SCI_RATE 0 0000 SCI SCI_DATA 0 — RESERVED 0 — SCI SCI_DATA 0 — SCI RESERVED 0 — SCI SCI_DATA 0 SCI SCI_DATA 0 0 SPI_ SCI SCI_DATA 0 SPI_ SPI_ WOM 0000 SPI SPI_DXMIT 715 — SPI RESERVED 0 0000 SPI SPI_DXMIT 715 — SPI RESERVED 0 | | 13 | 0 | | | SERC | 0 | RDRF | 0 | | | 0 | R13 | T13 | | 0 | 0 | | Reset Value (Hex) Periph. Register (Hex) (Hex) Periph. Register Periph. (Hex) PGA1 PGA1_STS 0000 PGA1 PGA1_STS 0000 SCI PATE 0000 SCI SCI_DATA 0000 SCI SCI_DATA 0000 SCI SCI_DATA 0000 SCI Reserved 6141 SPI SPI_DRCV 0000 SPI SPI_DRCV 0000 SPI SPI_DXMIT 0000 SPI SPI_DXMIT 0000 SPI SPI_DXMIT 0000 SPI SPI_DXMIT 0000 SPI Reserved 0000 SPI RESCTRL 0000 SPI RESCTRL 0000 SPI RESCTRL 0000 SPI RESCTRL 0000 SPI RESCTRL 0000 RESCTRL RESCTRL 0000 RESCTRL RES | | 14 | 0 | | | SWAI | 0 | TIDLE | 0 | | SPR | 0 | R14 | T14 | | 0 | 0 | | Nature Periph. | | Bit<br>15 | 0 | | | ГООЬ | 0 | ЭЯОТ | 0 | | | WOM | R15 | T15 | | 0 | 0 | | Nation N | | Register | PGA1_STS | Reserved | SCI_RATE | SCI_<br>CTRL1 | SCI_<br>CTRL2 | SCI_STAT | SCI_DATA | Reserved | SPI_<br>SCTRL | SPI_<br>DSCTRL | SPI_DRCV | SPI_DXMIT | Reserved | I2C_ADDR | I2C_<br>FREQDIV | | | | Periph. | PGA1 | PGA1 | SCI | SCI | SCI | SCI | SCI | SCI | SPI | SPI | SPI | SPI | SPI | 12C | 12C | | | | Reset<br>Value<br>(Hex) | 0000 | | 0200 | 0000 | 0000 | 0000 | 0000 | | 6141 | 000F | 0000 | 0000 | | 0000 | 0000 | | | | Offset<br>Addr.<br>(Hex) | င်၁ | C4-DF | E0 | E1 | E2 | E3 | E4 | E5-FF | 00 | 01 | 02 | 03 | 04-1F | 20 | 21 | Table 44. Detailed Peripheral Memory Map (continued) | Г | | | 1 | 1 | 1 | | | | | | | | 1 | | |---|--------------------------|---------|--------|----------|---------|-----------------|---------------|----------|----------|----------|--------------|--------------|---------------|----------| | | Bit<br>0 | 0 | BXAK | | AD8 | 0 | 0 | SSLT8 | SSLT0 | | CWP | | | | | - | - | 0 | IICIF | | AD9 | 0 | SAD1 | 6LTSS | SSLT1 | | CEN | | | | | | 0 | RSTA | SRW | | AD10 | SHTF | SAD2 | SSLT10 | SSLT2 | | СМЕИ | | | | | | က | TXAK | 0 | DATA | 0 | SLTF | SAD3 | SSLT11 | SSLT3 | | CSEN | | | | | | 4 | ¥ | ARBL | Q | 0 | TCKSEL | SAD4 | SSLT12 | \$TJSS | | СГОВЕИ | | | | | | ß | MST | BNSA | | 0 | SIICAEN | SAD5 | SSLT13 | SSLT5 | | CLKSEL | | | | | = | 9 | IICIE | IAAS | | TX∃QA | RESERVED | SAD6 | 5SLT14 | SSLT6 | | CLK | | 븻 | | | | 7 | IICEN | TCF | | GCAEN | RESERVED | SAD7 | SSLT15 | 77788 | RESERVED | 0 | TIMEOUT | COUNT_SERVICE | RESERVED | | = | <b>∞</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESE | PSS | TIME | OUNT | RESE | | | 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ď | | O | | | | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | = | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | 13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | Bit<br>15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | Register | I2C_CR1 | I2C_SR | I2C_DATA | I2C_CR2 | I2C_SMB_<br>CSR | I2C_<br>ADDR2 | I2C_SLT1 | I2C_SLT2 | Reserved | COP_<br>CTRL | COP_<br>TOUT | COP_<br>CNTR | Reserved | | | Periph. | 12C COP | dOO | COP | COP | | | Reset<br>Value<br>(Hex) | 0000 | 0800 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | 0302 | FFFF | FFFF | | | | Offset<br>Addr.<br>(Hex) | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 59 | 30-3F | 40 | 41 | 42 | 43-5F | | L | | l | l | l | l | | | l | | l | | | l | | Table 44. Detailed Peripheral Memory Map (continued) | _ | | | | | | | | | | | | | | | |---|--------------------------|---------------|----------------|---------------|----------------|------------------|------------------|---------------|----------|---------------|----------|---------------|---------------|----------| | | Bit<br>0 | ZSRC | 0 | ZSRC | | | | PLLEP | | | | | | | | | 1 | SZ | 0 | SZ | | | | 17d | | | | | | | | | 2 | PRECS | 0 | COSC_RDY | | | LN | OSCEP | | | | | | | | | 3 | 0 | 0 | 0 | | | TARGET_CNT | SO | | PU | ۵ | QQ | PE | | | | 4 | DLLPD | 0 | PLLPDN | TRIM | | TAF | FRQEP | | ₫. | | О | Ь | | | | 5 | 0 | 0 | LCK0 | T<br>H | | | ERC | | | | | | | | | 9 | 0 | 0 | LCK1 | | CNT | | 0 | | | | | | | | | 7 | ГСКОИ | 0 | 0 | | REFERENCE_CNT | 0 | 0 | RESERVED | | | | | RESERVED | | | æ | 0 | | 0 | | REFE | 0 | 0 | RESE | 0 | 0 | 0 | 0 | RESE | | | 6 | 0 | COD | 0 | | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 10 | 0 | ŏ | 0 | EXT_SEL | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | # | TOCIE | | 0 | BANGE | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 12 | PLLIE0 | | 0 | CLK_MODE | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 13 | PLI | LORTP | LOCI | COHF | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 14 | PLLIE1 | LOF | ГОГІО | BSOH | | 0 | 0 | | 0 | 0 | 0 | 0 | | | | Bit<br>15 | PLI | | רסרוו | ПЧОЯ | CHK_ENA | 0 | 0 | | 0 | 0 | 0 | 0 | | | | Register | OCCS_<br>CTRL | OCCS_<br>DIVBY | OCCS_<br>STAT | OCCS_<br>OCTRL | OCCS_<br>CLKCHKR | OCCS_<br>CLKCHKT | OCCS_<br>PROT | Reserved | GPIOA_<br>PUR | GPIOA_DR | GPIOA_<br>DDR | GPIOA_<br>PER | Reserved | | | Periph. | occs | soco | occs | sooo | soco | sooo | soco | SOOO | GPIOA | GPIOA | GPIOA | GPIOA | GPIOA | | | Reset<br>Value<br>(Hex) | 0011 | 2000 | 0015 | 1611 | 0000 | 0000 | 0000 | ı | 00FF | 0000 | 0000 | 0080 | | | | Offset<br>Addr.<br>(Hex) | 09 | 61 | 62 | 64 | 65 | 99 | 29 | 68-7F | 80 | 81 | 82 | 83 | 84 | | _ | | | | | i | | | | | | • | | | | Table 44. Detailed Peripheral Memory Map (continued) | | Bit<br>0 | | | | | | | | | | | | | | | | | | |---|--------------------------|----------------|-----------------|---------------|----------------|----------|-------------------|-----------------|-----------|----------------|----------|---------------|----------|---------------|---------------|----------|----------------|-----------------| | | - | | | | | | | | | | | | | | | | | | | | 8 | | | | | | | | | | | | | | | | | | | | ო | z | کار | | S | | DATA | VE | ш | M= | | <u>~</u> | ۳ | Ä | Œ | | ENR | LB | | | 4 | EN I | IPOL | ₫ | IES | | RAWDATA | DRIVE | Ⅱ | SLEW | | PUR | DR | DDR | PER | | 回 | IPOLR | | - | c) | | | | | | | | | | | | | | | | | | | ` | ဖ | | | | | | | | | | | | | | | | | | | | 7 | | | | | | | | | | RVED | | | | | | | | | | ω | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | | | 6 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | 10 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | Ξ | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | 72 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | 13 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | 41 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | Bit<br>15 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | | | Register | GPIOA_<br>IENR | GPIOA_<br>IPOLR | GPIOA_<br>IPR | GPIOA_<br>IESR | Reserved | GPIOA_<br>RAWDATA | GPIOA_<br>DRIVE | GPIOA_IFE | GPIOA_<br>SLEW | Reserved | GPIOB_<br>PUR | GPIOB_DR | GPIOB_<br>DDR | GPIOB_<br>PER | Reserved | GPIOB_<br>IENR | GPIOB_<br>IPOLR | | | Periph. | GPIOA GPIOB | | Reset<br>Value<br>(Hex) | 0000 | 0000 | 0000 | 0000 | | 0000 | 0000 | 00FF | 0000 | | 00FF | 0000 | 0000 | 0800 | | 0000 | 0000 | | | Offset<br>Addr.<br>(Hex) | 85 | 98 | 87 | 88 | 88 | 8A | 8B | 8C | 8D | 8E-9F | AO | P4 | A2 | A3 | A4 | A5 | A6 | Table 44. Detailed Peripheral Memory Map (continued) | Bit<br>0 | | | | | | | | | | | | | | | | | | |--------------------------|---------------|----------------|----------|-------------------|-----------------|-----------|----------------|----------|---------------|----------|---------------|---------------|----------|----------------|-----------------|---------------|----------------| | - | | | | | | | | | | | | | | | | | | | N | | | | | | | | | | | | | | | | | | | ო | æ | Œ, | | DATA | VE | ш | M: | | Œ | ~ | Œ | Я | | R | H. | æ | Œ | | 4 | IPR | IESR | | RAWDATA | DRIVE | Ⅱ | SLEW | | PUR | DR | DDR | PER | | IENR | IPOLR | IPR | IESR | | ß | | | | | | | | | | | | | | | | | | | 9 | | | | | | | | | | | | | | | | | | | 7 | | | RVED | | | | | RVED | | | | | RVED | | | | | | œ | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | | 6 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 10 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 7 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 12 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 13 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 4 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | Bit<br>15 | 0 | 0 | - | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | Register | GPIOB_<br>IPR | GPIOB_<br>IESR | Reserved | GPIOB_<br>RAWDATA | GPIOB_<br>DRIVE | GPIOB_IFE | GPIOB_<br>SLEW | Reserved | GPIOC_<br>PUR | GPIOC_DR | GPIOC_<br>DDR | GPIOC_<br>PER | Reserved | GPIOC_<br>IENR | GPIOC_<br>IPOLR | GPIOC_<br>IPR | GPIOC_<br>IESR | | Periph. | GPIOB CPIOC | GPIOC | GPIOC | CPIOC | GPIOC | GPIOC | GPIOC | GPIOC | GPIOC | | Reset<br>Value<br>(Hex) | 0000 | 0000 | | 0000 | 0000 | 00FF | 0000 | ı | OOFF | 0000 | 0000 | 0800 | 1 | 0000 | 0000 | 0000 | 0000 | | Offset<br>Addr.<br>(Hex) | A7 | A8 | A9 | AA | AB | AC | AD | AE-BF | 00 | 5 | C2 | ဗ | 2 | C5 | 90 | C7 | 80 | Table 44. Detailed Peripheral Memory Map (continued) | | Bit<br>0 | | | | | | | | | | | | | | | | | | |---|--------------------------|----------|-------------------|-----------------|---------------|----------------|----------|---------------|----------|---------------|---------------|----------|----------------|-----------------|---------------|----------------|----------|-------------------| | | - | | | | | | | PUR | DR | DDR | PER | | ENR | IPOLR | IPR | IESR | | RAWDATA | | | 8 | | | | | | | P | Δ | ]Q | 14<br>14 | | Ξ | IPC | <u> </u> | Ű | | RAW | | | က | | RAWDATA | DRIVE | ш | ΜΞ | | | | | | | | | | | | | | Ī | 4 | | RAW | DRI | Ⅱ | SLEW | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | 2 | | | | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | , | 9 | | | | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | - | 7 | RVED | | | | | RVED | 0 | 0 | 0 | 0 | RVED | 0 | 0 | 0 | 0 | RVED | 0 | | • | œ | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | | • | 6 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | 10 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | • | = | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | 12 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | 13 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | 14 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | Bit<br>15 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | - | Register | Reserved | GPIOC_<br>RAWDATA | GPIOC_<br>DRIVE | GPIOC_<br>IFE | GPIOC_<br>SLEW | Reserved | GPIOD_<br>PUR | GPIOD_DR | GPIOD_<br>DDR | GPIOD_<br>PER | Reserved | GPIOD_<br>IENR | GPIOD_<br>IPOLR | GPIOD_<br>IPR | GPIOD_<br>IESR | Reserved | GPIOD_<br>RAWDATA | | | Periph. | GPIOC | GPIOC | GPIOC | GPIOC | GPIOC | GPIOC | GPIOD | | Reset<br>Value<br>(Hex) | 1 | 0000 | 0000 | 00FF | 0000 | | 00FF | 0000 | 0000 | 0800 | | 0000 | 0000 | 0000 | 0000 | 1 | 0000 | | _ | Offset<br>Addr.<br>(Hex) | 6<br>0 | CA | CB | S | СD | CE-DF | E0 | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E3 | EA | Table 44. Detailed Peripheral Memory Map (continued) | | Bit<br>0 | | | | | | | | | | | | | | | | | | |---|--------------------------|-----------------|---------------|----------------|----------|---------------|----------|---------------|---------------|----------|----------------|-----------------|---------------|----------------|----------|-------------------|-----------------|-----------| | | - | ш | | > | | | | | | | | | | | | | | | | | 8 | DRIVE | 밀 | SLEW | | | | | | | | | | | | | | | | = | | - | | | | | | | | | | | | | | ⋖ | | | | | | | | | | PUR | DR | DDR | PER | | ENB | IPOLR | PR | IESR | | RAWDATA | DRIVE | FE | | _ | 4 | 0 | 0 | 0 | | | | | | | | _ | | | | ₽A | | | | | 2 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | 9 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | 7 | 0 | 0 | 0 | RVED | | | | | 3VED | | | | | 3VED | | | | | | œ | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | | | 6 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | 10 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | 7 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | 12 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | 13 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | 14 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | Bit<br>15 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | Register | GPIOD_<br>DRIVE | GPIOD_<br>IFE | GPIOD_<br>SLEW | Reserved | GPIOE_<br>PUR | GPIOE_DR | GPIOE_<br>DDR | GPIOE_<br>PER | Reserved | GPIOE_<br>IENR | GPIOE_<br>IPOLR | GPIOE_<br>IPR | GPIOE_<br>IESR | Reserved | GPIOE_<br>RAWDATA | GPIOE_<br>DRIVE | GPIOE_IFE | | | Periph. | GPIOD | GPIOD | GPIOD | GPIOD | GPIOE | | Reset<br>Value<br>(Hex) | 0000 | 00FF | 0000 | | 00FF | 0000 | 0000 | 0800 | | 0000 | 0000 | 0000 | 0000 | | 0000 | 0000 | 00FF | | | Offset<br>Addr.<br>(Hex) | EB | EC | ED | EE-9F | 00 | 01 | 02 | 03 | 04 | 90 | 90 | 20 | 80 | 60 | 90 | 90 | 00 | Table 44. Detailed Peripheral Memory Map (continued) | | | | | | 1 | | | | | | l | | | | | | | | |---|--------------------------|----------------|----------|---------------|----------|---------------|---------------|----------|----------------|-----------------|---------------|----------------|----------|-------------------|-----------------|-----------|----------------|----------| | | Bit<br>0 | | | | | | | | | | | | | | | | | | | | - | | | œ | ~ | Œ | œ | | <u>«</u> | <b>4</b> | œ | Œ | | DATA | VE | ш | M: | | | | 7 | | | PUR | DR | DDR | PER | | IENR | IPOLR | IPR | IESR | | RAWDATA | DRIVE | 밀 | SLEW | | | | ო | > | | | | | | | | | | | | | | | | | | _ | 4 | SLEW | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | - | | - | rð. | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | _ | | _ | ဖ | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | <u>.</u> | | - | ~ | | VED | 0 | 0 | 0 | 0 | VED | 0 | 0 | 0 | 0 | VED | 0 | 0 | 0 | 0 | VED | | - | ω | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | 0 | 0 | 0 | 0 | RESERVED | | | 6 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | - | | - | 10 | 0 | - | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | - | | _ | = | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 4 | | - | 12 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | - | | - | <del>د</del> | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 4 | 0 | - | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | _ | | | Bit<br>15 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | - | | | Register | GPIOE_<br>SLEW | Reserved | GPIOF_<br>PUR | GPIOF_DR | GPIOF_<br>DDR | GPIOF_<br>PER | Reserved | GPIOF_<br>IENR | GPIOF_<br>IPOLR | GPIOF_<br>IPR | GPIOF_<br>IESR | Reserved | GPIOF_<br>RAWDATA | GPIOF_<br>DRIVE | GPIOF_IFE | GPIOF_<br>SLEW | Reserved | | | Periph. | GPIOE | GPIOE | GPIOF | | Reset<br>Value<br>(Hex) | 0000 | | OOFF | 0000 | 0000 | 0800 | | 0000 | 0000 | 0000 | 0000 | | 0000 | 0000 | 00FF | 0000 | | | | Offset<br>Addr.<br>(Hex) | QO | 0E-1F | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 59 | 2A | 2B | 2C | 2D | 2E-3F | Table 44. Detailed Peripheral Memory Map (continued) | Г | | | | | | | | | | | | | | | |---|--------------------------|------------------|---------------|-----------------|---------------|----------------|---------|---------|---------|----------|----------|----------|---------------|---------------| | | Bit<br>0 | WAIT_<br>DISABLE | POR | | | | 0 | TAO | TA0 | 0 | GIPSP | GPS_A3 | | GPS_B6 | | | 1 | WA<br>DISA | PPD | | | 9 | 0 | TA1 | TA1 | 0 | GIF | GPS | GPS_B0 | GPS | | | 2 | STOP_<br>DISABLE | LVDR | | | CLKOSELO | 0 | PIT | PIT | 0 | PCEP | GPS_A4 | | GPS_B7 | | | 3 | STC<br>DISA | ВТХЭ | | | ਠ | 0 | PDB | PDB | 0 | PC | GPS | ,_B1 | GPS | | | 4 | TSA W2 | COP_LOR | | | | 0 | COP | COP | 0 | 0 | ,_A5 | GPS | 0 | | | S. | ONCEEBL | U92_900 | | | СГКDI20 | 0 | PWM | PWM | 0 | 0 | GPS | 0 | 0 | | | 9 | 0 | SWR | | | 0 | 0 | SPI | SPI | | 0 | 0 | ,_B2 | 0 | | | 7 | 0 | 0 | SIM_MSH_ID | SIM_LSH_ID | 0 | 0 | SCI | SCI | | 0 | GPS_A6 | GPS | 0 | | | œ | 0 | 0 | SIM_N | SIM_L | 5 | 0 | 15C | 12C | | 0 | | <u>е</u> | 0 | | | 6 | 0 | 0 | | | CLKOSEL1 | 0 | 0A599 | PGA0 | | 0 | 0 | GPS_B3 | 0 | | | 10 | 0 | 0 | | | Ö | 0 | ŀA∂Я | ₽GA1 | _15_6 | 0 | 0 | Ü | 0 | | | # | 0 | 0 | | | 0 | 0 | ADC0 | ADC0 | ADDR_15_ | 0 | 0 | <del></del> | 0 | | | 12 | 0 | 0 | | | 0 | SCI_CR | 4DC1 | 4DC1 | | 0 | 0 | GPS_B4 | 0 | | | 13 | 0 | 0 | | | CLKDIS1 | PWM_CR | СМР0 | СМР0 | | 0 | 0 | | 0 | | | 41 | 0 | 0 | | | 0 | 0 | CMP1 | CMP1 | | 0 | 0 | ,_B5 | 0 | | | Bit<br>15 | 0 | 0 | | | 0 | яо_ямт | CMP2 | CMP2 | | 0 | 0 | GPS | 0 | | | Register | SIM_CTRL | SIM_<br>RSTAT | GIHSW<br>_MSHID | GIHST<br>_MIS | SIM_<br>CLKOUT | SIM_PCR | SIM_PCE | SIM_SDR | SIM_ISAL | SIM_PROT | SIM_GPSA | SIM_<br>GPSB0 | SIM_<br>GPSB1 | | | Periph. | SIM | | Reset<br>Value<br>(Hex) | 0000 | 0001 | 01F2 | 601D | 2020 | 0000 | 0000 | 0000 | F000 | 0000 | 0000 | 0000 | 0000 | | | Offset<br>Addr.<br>(Hex) | 40 | 41 | 42 | 43 | 45 | 46 | 47 | 48 | 49 | 4A | 48 | 4C | 4D | | L | | | | | L | l | 1 | l | | | <u> </u> | L | l | | Table 44. Detailed Peripheral Memory Map (continued) | Bit<br>0 | 05_89a | | 0 | | | Σ | | | 2 | N<br>N | | TUOO | | O | |--------------------------|----------|----------|--------------|-----------|----------|---------|----------|----------|--------------|--------------|--------------|--------------|----------|--------------| | - | 9D_89 | GPS_D0 | PS_PSRC0 | IPS_T0 | | PROT | | | MMC | OPE | | CFF | | MMC | | 8 | 0 | Ю | <u>P8</u> | 1 | | FNLS | TRIM | | <u>0</u> | soo | | CFR | | <u> </u> | | ო | 0 | 디 | 5 | | | LVDE | | | PMC | N/ | FILT_PER | IEF | | PMC | | 4 | 0 | GPS_D1 | IPS_PSRC1 | IPS_T1 | | BGBE | | | LN | PMODE | FILT | IER | | TN | | S | 0 | GPS_D2 | <u>&amp;</u> | | | IUW4J | M | | FILTER_CNT | 0 | | 0 | | FILTER_CNT | | 9 | 0 | GPS | 22 | ۸S | | LPRS | LPO_TRIM | | HIL | WE | | 0 | | FIL | | 7 | 0 | _D3 | IPS_PSRC2 | IPS_C0_WS | RESERVED | LPR | , H | RESERVED | 0 | SE | | 0 | RESERVED | 0 | | 80 | 0 | GPS | <u>ď</u> | 3dl | RESE | PPDE | LPO_EN | RESE | 0 | 0 | 0 | 0 | RESE | 0 | | 6 | 0 | 0 | rtjuaj_891 | ۸S | | LVDRE | 0 | | 0 | 0 | 0 | 0 | | 0 | | 10 | 0 | 0 | STJUA7_291 | IPS_C1_WS | | LVDIE | 0 | | 0 | 0 | 0 | 0 | | 0 | | 11 | 0 | 0 | ETJUA7_291 | \dl | | OOBIE | 0 | | 0 | 0 | 0 | 0 | | 0 | | 12 | 0 | 0 | 0 | ۸S | | PORF | 0 | | 0 | 0 | 0 | 0 | | 0 | | 13 | 0 | 0 | 0 | IPS_C2_WS | | PPDF | 0 | | 0 | 0 | 0 | 0 | | 0 | | 14 | 0 | 0 | 0 | \dl | | LVDF | 0 | | 0 | 0 | 0 | 0 | | 0 | | Bit<br>15 | 0 | 0 | 0 | 0 | | OORF | 0 | | 0 | 0 | 0 | 0 | | 0 | | Register | SIM_GPSC | SIM_GPSD | SIM_IPS0 | SIM_IPS1 | Reserved | PMC_SCR | PMC_CR2 | Reserved | CMP0_<br>CR0 | CMP0_<br>CR1 | CMP0_<br>FPR | CMP0_<br>SCR | Reserved | CMP1_<br>CR0 | | Periph. | SIM | SIM | SIS | SIM | SIM | PMC | PMC | DMG | СМРО | CMP0 | CMP0 | CMP0 | CMP0 | CMP1 | | Reset<br>Value<br>(Hex) | 0000 | 0000 | 0000 | 0000 | | 0208 | 002 | 1 | 0000 | 0000 | 0000 | 0000 | I | 0000 | | Offset<br>Addr.<br>(Hex) | 4E | 4F | 50 | 51 | 52-5F | 09 | 61 | 7F | 80 | 81 | 82 | 83 | 84-9F | A0 | Table 44. Detailed Peripheral Memory Map (continued) | Bit | 60 | EN | | TUOO | | 2 | EN | | TUOO | | CNT_EN | | | | ENB | | |--------|----------------|--------------|--------------|--------------|----------|--------------|--------------|--------------|--------------|----------|-----------|--------------|---------------|----------|----------|----------------| | | - | OPE | | CFF | | MMC | OPE | | CFF | | PRIE | | | | ENA | | | | 0 | cos | | CFR | | <u>0</u> | cos | | CFR | | PRF | | | | 1 | | | | က | <u>N</u> | FILT_PER | IEF | | PMC | <u> </u> | FILT_PER | IEF | | | | | | TRIGSEL | | | , | 4 | PMODE | FILT | IER | | Ł | PMODE | FILT | IER | | PRESCALER | | | | 1 | | | | ស | 0 | | 0 | | FILTER_CNT | 0 | | 0 | | PRES | | | | SWTRIG | | | | 9 | WE | | 0 | | H | WE | | 0 | | | Щ | E E | | CONT | | | | 7 | SE | | 0 | RESERVED | 0 | SE | | 0 | RESERVED | 0 | MODULO_VALUE | COUNTER_VALUE | RESERVED | BOS | DELAYA | | | <b>∞</b> | 0 | 0 | 0 | RESE | 0 | 0 | 0 | 0 | RESE | 0 | 10DUL( | OUNTE | RESE | BC | DEI | | | 6 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | 2 | Ö | | 0 | | | | 9 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | AOS | | | | = | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | Ą | | | | 12 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | 0 | | | | 13 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | ËR | | | | 4 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | RESCALER | | | ä | 15 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0 | | | | PR | | | | Register | CMP1_<br>CR1 | CMP1_<br>FPR | CMP1_<br>SCR | Reserved | CMP2_<br>CR0 | CMP2_<br>CR1 | CMP2_<br>FPR | CMP2_<br>SCR | Reserved | PIT_CTRL | PIT_MOD | PIT_CNTR | Reserved | PDB_SCR | PDB_<br>DELAYA | | | Periph. | CMP1 | CMP1 | CMP1 | CMP1 | CMP2 | CMP2 | CMP2 | CMP2 | CMP2 | PIT | PIT | PIT | PIT | PDB | PDB | | Reset | Value<br>(Hex) | 0000 | 0000 | 0000 | I | 0000 | 0000 | 0000 | 0000 | 1 | 0000 | 0000 | 0000 | | 0000 | 0000 | | Offset | Addr.<br>(Hex) | A1 | A2 | A3 | A4-BF | 00 | C1 | C2 | င်ဒ | C4-DF | E0 | E1 | E2 | E3-FF | 00 | 01 | Table 44. Detailed Peripheral Memory Map (continued) | Ī | + | | | | | | | | | | S | | | | | | | | |---|--------------------------|----------------|---------|---------------|----------|--------|---------|---------|----------|---------------|---------|-------------------|--------------|----------|-------------------|----------|----------|--------| | | Bit<br>0 | | | | | | | | | | BTS | 0 | SEC | | | | 0 | | | | - | | | | | RTCPS | | | | | LBTS | 0 | S | | | | 0 | | | | 8 | | | | | RT | | | | DIV | 0 | 0 | 0 | | | | BFYNK | | | | ဇ | | | | | | LNC | ИОР | | D | 0 | 0 | 0 | | | | 0 | CMD | | | 4 | | | | | RTIE | RTCCNT | RTCMOD | | | 0 | 0 | 0 | | | | ACCERR | | | | Ŋ | | | | | -KS | | | | | KEAPCC | 0 | 0 | | | | PVIOL | | | | 9 | | | | | RTCLKS | | | | PRDIV8 | CCIE | 0 | 0 | | | | CCIF | | | | ٧ | DELAYB | Q | COUNT | RESERVED | RTIF | | | RVED | ВІΛΓ | CBEIE | 0 | 0 | RVED | TECT | RVED | CBEIL | 0 | | | œ | DEL | MOD | COL | RESE | 0 | 0 | 0 | RESERVED | 0 | AEIE | 0 | 0 | RESERVED | PROTECT | RESERVED | 0 | 0 | | • | 6 | | | | | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 0 | 0 | | | 10 | | | | | 0 | 0 | 0 | | 0 | ГОСК | 0 | 0 | | | | 0 | 0 | | | = | | | | | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | - | | | 0 | 0 | | | 72 | | | | | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 0 | 0 | | | 13 | | | | | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 0 | 0 | | | 14 | | | | | 0 | 0 | 0 | | 0 | 0 | TATECIE | 0 | - | | | 0 | 0 | | | Bit<br>15 | | | | | 0 | 0 | 0 | | 0 | 0 | KELEN | 0 | - | | | 0 | 0 | | | Register | PDB_<br>DELAYB | PDB_MOD | PDB_<br>COUNT | Reserved | RTC_SC | RTC_CNT | RTC_MOD | Reserved | FM_<br>CLKDIV | FM_CNFG | FM_SECHI | FM_<br>SECLO | Reserved | FM_PROT | Reserved | FM_USTAT | FM_CMD | | | Periph. | PDB | PDB | PDB | PDB | RTC | RTC | RTC | RTC | НЕМ | НЕМ | НЕМ | HFM | HFM | HFM | HFM | HFM | HFM | | | Reset<br>Value<br>(Hex) | 0000 | FFFF | FFFF | | 0000 | 0000 | 0000 | | 0000 | 0000 | -000 <sub>3</sub> | 0000 | | FFFF <sup>6</sup> | | 0000 | 0000 | | | Offset<br>Addr.<br>(Hex) | 02 | 03 | 04 | 05–1F | 20 | 21 | 22 | 23-FF | 00 | 01 | 60 | 04 | 06-0F | 10 | 11 | 13 | 14 | ## Table 44. Detailed Peripheral Memory Map (continued) | Offset<br>Addr.<br>(Hex) | Reset<br>Value<br>(Hex) | Periph. | Reset<br>Value Periph. Register<br>(Hex) | Bit<br>15 | 14 | 5. | 12 | Ŧ. | 9 | 6 | ∞ | 7 | 9 | cy. | 4 | က | 2 | - | Bit<br>0 | |--------------------------|-------------------------|------------|---------------------------------------------------------------------------------|-----------|------|----|------|----|-------|--------|----------|--------------|---------|-------|------|-------|--------|-----------|----------| | 17 | I | MEM | Reserved | | | | | | | | RESERVED | RVED | | | | | | | | | 18 | 0000 | HFM | FM_DATA | | | | | | | | FMDATA | ATA | | | | | | | | | 19 | I | MEM | Reserved | | | | | | | | RESERVED | RVED | | | | | | | | | 1A | FFFF <sup>4</sup> | HFM | FM_OPT0 | | | | | | | | IFR_OPT0 | OPT0 | | | | | | | | | 1B | FFFF <sup>5</sup> | MEM | FM_OPT1 | | | | | | | | IFR_OPT1 | )PT1 | | | | | | | | | 1D | FFFF6 | МЕМ | FM_<br>TSTSIG | | | | | | | É | ST_AR | TST_AREA_SIG | | | | | | | | | 1E-3F | l | MEM | Reserved | | | | | | | | RESERVED | RVED | | | | | | | | | 1 Tho his | John Mach | o ordev to | The hinary reset value of this register is 0000 0000 01111111111111111111111111 | 0000 | 0000 | | 4,4, | 1 | 10000 | 40 040 | ndofino | or lov by | Special | 10,04 | 0000 | + 000 | Joy od | to for of | , rith, | The binary reset value of this register is 0000 0000 0UUU UUUU, where U represents an undefined value. Spaces have been added to the value for clarity. The binary reset value of this register is 0000 0000 111NC NC NC NC NC. Spaces have been added to the value for clarity. The binary reset value of this register is FS00 0000 0000 0000, where F indicates that the reset state is loaded from the flash array during reset, and where S indicates that the reset state is determined by the security state of the module. Spaces have been added to the value for clarity. The reset state is loaded from the flash array during reset. 5 The reset state is loaded from the flash array during reset. The reset state is loaded from the flash array during reset. ### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support USA/Europe or Locations Not Listed: Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MC56F8006 Rev. 4 06/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a> Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009–2011. All rights reserved.