

## FDS9933

# Dual P-Channel 2.5V Specified PowerTrench<sup>o</sup> MOSFET

### **General Description**

This P-Channel MOSFET is a rugged gate version of Fairchild Semiconductor's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V – 12V).

### **Applications**

- Load switch
- Motor drive
- DC/DC conversion
- Power management

### **Features**

- -5 A, -20 V,  $R_{DS(ON)} = 55 \text{ m}\Omega$  @  $V_{GS} = -4.5 \text{ V}$   $R_{DS(ON)} = 90 \text{ m}\Omega$  @  $V_{GS} = -2.5 \text{ V}$
- Extended V<sub>GSS</sub> range (±12V) for battery applications
- · Low gate charge
- High performance trench technology for extremely low  $R_{\mbox{\scriptsize DS(ON)}}$
- High power and current handling capability





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±12         | V     |
| I <sub>D</sub>                    | Drain Current - Continuous                       | (Note 1a) | -5          | Α     |
|                                   | - Pulsed                                         |           | -30         |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation             |           | 2           | W     |
|                                   | Power Dissipation for Single Operation           | (Note 1a) | 1.6         |       |
|                                   |                                                  | (Note 1b) | 1           |       |
|                                   |                                                  | (Note 1c) | 0.9         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +175 | °C    |

## **Thermal Characteristics**

| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-------------------|-----------------------------------------|-----------|----|------|
| R <sub>e,JC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

Package Marking and Ordering Information

| _ |                |         |           |            |            |
|---|----------------|---------|-----------|------------|------------|
| _ | Device Marking | Device  | Reel Size | Tape width | Quantity   |
|   | 9933           | FDS9933 | 13"       | 12mm       | 2500 units |

©2006 Fairchild Semiconductor International FDS9933 Rev C

| Symbol                                 | Parameter                                         | Test Conditions                                                                                                                                                       | Min  | Тур      | Max      | Units   |
|----------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|----------|---------|
| Off Chai                               | racteristics                                      |                                                                                                                                                                       | 1    | ı        | ı        |         |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                                      | -20  |          |          | V       |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient         | $I_D = -250 \mu A$ , Referenced to 25°C                                                                                                                               |      | -12      |          | mV/°C   |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                       |      |          | -1       | μΑ      |
| I <sub>GSS</sub>                       | Gate-Body Leakage                                 | $V_{GS} = \pm 12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                    |      |          | ±100     | nA      |
| On Char                                | acteristics (Note 2)                              |                                                                                                                                                                       |      |          |          |         |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                                 | -0.6 | -0.8     | -1.2     | V       |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \mu A$ , Referenced to $25^{\circ}C$                                                                                                                      |      | 3        |          | mV/°C   |
| R <sub>DS(on)</sub>                    | Static Drain–Source<br>On–Resistance              | $V_{GS} = -4.5 \text{ V}, \qquad I_D = -3.2 \text{ A}$ $V_{GS} = -2.5 \text{ V}, \qquad I_D = -1.0 \text{ A}$ $V_{GS} = -4.5 \text{ V}, \qquad V_{DS} = -5 \text{ V}$ |      | 44<br>72 | 55<br>90 | mΩ      |
| I <sub>D(on)</sub>                     | On-State Drain Current                            | $V_{GS} = -4.5 \text{ V}, \qquad V_{DS} = -5 \text{ V}$                                                                                                               | -16  |          |          | Α       |
| <b>g</b> FS                            | Forward Transconductance                          | $V_{DS} = -9 \text{ V}, \qquad I_{D} = -3.4 \text{ A}$                                                                                                                |      | 8        |          | S       |
| Dynamic                                | c Characteristics                                 |                                                                                                                                                                       |      |          |          |         |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = -10 \text{ V}, \qquad V_{GS} = 0 \text{ V},$                                                                                                                |      | 825      |          | pF      |
| Coss                                   | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                           |      | 420      |          | pF      |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                                                                                                                       |      | 150      |          | pF      |
| Switchir                               | ng Characteristics (Note 2)                       | •                                                                                                                                                                     |      |          |          |         |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                | $V_{DD} = -10 \text{ V}, \qquad I_D = -1 \text{ A},$                                                                                                                  |      | 16       | 40       | ns      |
| t <sub>r</sub>                         | Turn-On Rise Time                                 | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                  |      | 46       | 80       | ns      |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                               |                                                                                                                                                                       |      | 40       | 70       | ns      |
| t <sub>f</sub>                         | Turn-Off Fall Time                                |                                                                                                                                                                       |      | 25       | 40       | ns      |
|                                        | Total Gate Charge                                 | $V_{DS} = -6 \text{ V}, \qquad I_{D} = -3.2 \text{A},$                                                                                                                |      | 10       | 20       | nC      |
| $Q_g$                                  |                                                   | $V_{GS} = -4.5 \text{ V}$                                                                                                                                             |      | 2.1      |          | nC      |
| $\frac{Q_g}{Q_gs}$                     | Gate-Source Charge                                |                                                                                                                                                                       |      |          |          |         |
|                                        | Gate-Source Charge Gate-Drain Charge              | _                                                                                                                                                                     |      | 3.3      |          | nC      |
| Q <sub>gs</sub>                        | Gate-Drain Charge                                 | and Maximum Ratings                                                                                                                                                   |      | 3.3      |          | nC      |
| Q <sub>gs</sub>                        | ·                                                 |                                                                                                                                                                       |      | 3.3      | -2.0     | nC<br>A |

### Notes:

 R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design.



a) 78°C/W when mounted on a 0.5in² pad of 2 oz copper



125°C/W when mounted on a 0.02 in<sup>2</sup> pad of 2 oz copper



d c) 1 n q n

135°C/W when mounted on a minimum pad.

Scale 1 : 1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

FDS9933 Rev C

## **Typical Characteristics:**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

FDS9933 Rev C

## **Typical Characteristics:**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

FDS9933 Rev C

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SILENT SWITCHER® ACEx™ FACT Quiet Series™  $OCX^{TM}$ UniFET™  $\mathsf{UltraFET}^{\circledR}$ ActiveArray™ GlobalOptoisolator™  $OCXPro^{TM}$ SMART START™  $\mathsf{OPTOLOGIC}^{\circledR}$ GTO™ SPM™ VCX™ Bottomless™ Build it Now™ HiSeC™ OPTOPLANAR™ Stealth™ Wire™ CoolFET™ I<sup>2</sup>C™  $\mathsf{PACMAN^{TM}}$ SuperFET™ SuperSOT™-3 i-Lo™ POP™ CROSSVOLT™ DOME™  $ImpliedDisconnect^{\mathsf{TM}}$ Power247™ SuperSOT™-6

EcoSPARK™ IntelliMAX™ PowerEdge™ SuperSOT™-8 E<sup>2</sup>CMOS™ ISOPLANAR™ PowerSaver™ SyncFET™ EnSigna™ LittleFET™ PowerTrench<sup>®</sup> ТСМ™  $\mathsf{MICROCOUPLER}^{\mathsf{TM}}$ QFET® FACT™ TinyBoost™  $\mathsf{FAST}^{\circledR}$ QS™ TinyBuck™ MicroFET™ . TinyPWM™ FASTr™ MicroPak™ QT Optoelectronics™ FPS™ MICROWIRE™ Quiet Series™ TinyPower™  $\mathsf{TinyLogic}^{\mathbb{R}}$  $RapidConfigure^{\intercal_{M}}$ FRFET™  $MSX^{TM}$ MSXPro™ RapidConnect™ TINYOPTO™

Across the board. Around the world.<sup>TM</sup>  $\mu$ SerDes<sup>TM</sup> TruTranslation<sup>TM</sup>

The Power Franchise<sup>®</sup> ScalarPump<sup>™</sup> UHC<sup>™</sup>

Programmable Active Droop™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                   |
|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                           |
| Preliminary              | First Production       | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                       |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                          |

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative