Data Sheet # **TABLE OF CONTENTS** **ADF4108** | Features | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Applications | | General Description | | Functional Block Diagram | | Revision History | | Specifications | | Timing Characteristics | | Absolute Maximum Ratings | | ESD Caution | | Pin Configuration and Function Descriptions7 | | Typical Performance Characteristics | | Theory of Operation9 | | Reference Input Stage | | RF Input Stage9 | | Prescaler (P/P + 1)9 | | A and B Counters9 | | R Counter9 | | | | REVISION HISTORY | | 4/13—Rev. D to Rev. E | | | | Changed RF <sub>IN</sub> A to RF <sub>IN</sub> B Parameter from $\pm 320$ mV to $\pm 600$ mV, Table 3 | | Changed RF $_{\rm IN}$ A to RF $_{\rm IN}$ B Parameter from $\pm 320$ mV to $\pm 600$ mV, Table 3 | | Table 3 | | Table 3 | | Table 3 6 1/13—Rev. C to Rev. D 6 Change to Table 1 4 Added RF <sub>IN</sub> A to RF <sub>IN</sub> B Parameter, Table 4 6 7/12—Rev. B to Rev. C | | Table 3 | | Table 3 6 1/13—Rev. C to Rev. D 6 Change to Table 1 4 Added RF <sub>IN</sub> A to RF <sub>IN</sub> B Parameter, Table 4 6 7/12—Rev. B to Rev. C 6 Changes to Figure 3 7 Updated Outline Dimensions (Changed CP-20-1 to CP-20-6) 20 | | Table 3 | | Table 3 6 1/13—Rev. C to Rev. D Change to Table 1 4 Added RF <sub>IN</sub> A to RF <sub>IN</sub> B Parameter, Table 4 6 7/12—Rev. B to Rev. C Changes to Figure 3 7 Updated Outline Dimensions (Changed CP-20-1 to CP-20-6) 20 Changes to Ordering Guide 20 9/11—Rev. A to Rev. B Changes to Normalized Phase Noise Floor (PN <sub>SYNTH</sub> ) Parameter and Endnote 9, Table 1 4 | | Table 3 | | Table 3 | | Phase Frequency Detector and Charge Pump | U | |------------------------------------------------|----| | MUXOUT and Lock Detect | 0 | | Input Shift Register | 0 | | Latch Summary 1 | 1 | | Reference Counter Latch Map 1 | 2 | | AB Counter Latch Map 1 | 13 | | Function Latch Map 1 | 4 | | Initialization Latch Map1 | 15 | | Function Latch1 | 16 | | Initialization Latch1 | 17 | | Power Supply Considerations | 17 | | Interfacing | 8 | | ADuC812 Interface | 8 | | ADSP-21xx Interface | 18 | | PCB Design Guidelines for Chip Scale Package 1 | 19 | | Outline Dimensions | 20 | | Ordering Guide2 | 20 | ## 12/07—Rev. 0 to Rev. A | Removed TSSOP Package | . Universal | |----------------------------------------------|-------------| | Changes to Features | 1 | | Changes to Table 1 Endnote 10 and Endnote 11 | 4 | | Changes to Table 3 | 6 | | Deleted Figure 3 | 7 | | Changes to Table 4 | 7 | | Changes to Figure 10 and Figure 11 | 8 | | Updated Outline Dimensions | 20 | | Deleted Figure 24 | 20 | | Changes to Ordering Guide | 20 | | | | ### 4/06—Revision 0: Initial Version # **SPECIFICATIONS** $AV_{DD} = DV_{DD} = 3.3 \text{ V} \pm 2\%$ , $AV_{DD} \le V_P \le 5.5 \text{ V}$ , AGND = DGND = CPGND = 0 V, $R_{SET} = 5.1 \text{ k}\Omega$ , dBm referred to $50 \Omega$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 1. | Parameter | B Version <sup>1</sup> | B Chips <sup>2</sup><br>(Typ) | Unit | Test Conditions/Comments | |--------------------------------------------------------------|------------------------|-------------------------------|---------------|--------------------------------------------------------------------| | RF CHARACTERISTICS | | | | See Figure 11 for input circuit | | RF Input Frequency (RF <sub>IN</sub> ) | 1.0/8.0 | 1.0/8.0 | GHz min/max | For lower frequencies, ensure slew rate (SR) > 320 V/µs | | RF Input Sensitivity | -5/+5 | -5/+5 | dBm min/max | | | Maximum Allowable Prescaler<br>Output Frequency <sup>3</sup> | 300 | 300 | MHz max | P = 8 | | | 325 | 325 | MHz max | P = 16 | | REF <sub>IN</sub> CHARACTERISTICS | | | | | | REF <sub>IN</sub> Input Frequency | 20/250 | 20/250 | MHz min/max | For f < 20 MHz, ensure SR > 50 V/μs | | REF <sub>IN</sub> Input Sensitivity <sup>4</sup> | 0.8/V <sub>DD</sub> | 0.8/V <sub>DD</sub> | V p-p min/max | Biased at AV <sub>DD</sub> /2 <sup>5</sup> | | REF <sub>IN</sub> Input Capacitance | 10 | 10 | pF max | | | REF <sub>IN</sub> Input Current | ±100 | ±100 | μA max | | | PHASE DETECTOR | | | | | | Phase Detector Frequency <sup>6</sup> | 104 | 104 | MHz max | | | CHARGE PUMP | | | | Programmable; see Figure 18 | | I <sub>CP</sub> Sink/Source | | | | | | High Value | 5 | 5 | mA typ | With $R_{SET} = 5.1 \text{ k}\Omega$ | | Low Value | 625 | 625 | μA typ | | | Absolute Accuracy | 2.5 | 2.5 | % typ | With $R_{SET} = 5.1 \text{ k}\Omega$ | | R <sub>SET</sub> Range | 3.0/11 | 3.0/11 | kΩ typ | See Figure 18 | | I <sub>CP</sub> Three-State Leakage | 1 | 1 | nA typ | 1 nA typical; T <sub>A</sub> = 25°C | | Sink and Source Current Matching | 2 | 2 | % typ | $0.5 \text{ V} \le \text{V}_{CP} \le \text{V}_{P} - 0.5 \text{ V}$ | | $I_{CP}$ vs. $V_{CP}$ | 1.5 | 1.5 | % typ | $0.5 \text{ V} \le \text{V}_{CP} \le \text{V}_{P} - 0.5 \text{ V}$ | | I <sub>CP</sub> vs. Temperature | 2 | 2 | % typ | $V_{CP} = V_P/2$ | | LOGIC INPUTS | | | | | | V <sub>IH</sub> , Input High Voltage | 1.4 | 1.4 | V min | | | V <sub>IL</sub> , Input Low Voltage | 0.6 | 0.6 | V max | | | I <sub>INH</sub> , I <sub>INL</sub> , Input Current | ±1 | ±1 | μA max | | | C <sub>IN</sub> , Input Capacitance | 10 | 10 | pF max | | | LOGIC OUTPUTS | | | | | | V <sub>он</sub> , Output High Voltage | 1.4 | 1.4 | V min | Open-drain output chosen; 1 kΩ pull-up resistor to 1.8 V | | V <sub>он</sub> , Output High Voltage | $V_{DD} - 0.4$ | $V_{DD} - 0.4$ | V min | CMOS output chosen | | I <sub>OH</sub> , Output High Current | 100 | 100 | μA max | · | | V <sub>oL</sub> , Output Low Voltage | 0.4 | 0.4 | V max | $I_{OL} = 500 \mu A$ | | POWER SUPPLIES | | | | | | $AV_DD$ | 3.2/3.6 | 3.2/3.6 | V min/max | | | DV <sub>DD</sub> | $AV_{DD}$ | $AV_{DD}$ | | | | $V_P$ | AV <sub>DD</sub> /5.5 | AV <sub>DD</sub> /5.5 | V min/max | $AV_{DD} \le V_P \le 5.5 \text{ V}$ | | $I_{DD}$ (AI <sub>DD</sub> + DI <sub>DD</sub> ) <sup>7</sup> | 17 | 17 | mA max | 15 mA typ | | I <sub>P</sub> | 0.4 | 0.4 | mA max | $T_A = 25^{\circ}C$ | | Power-Down Mode (Alpp + Dlpp) <sup>8</sup> | 10 | 10 | μA typ | | | | | B Chips <sup>2</sup> | | | |---------------------------------------------------------|------------------------|----------------------|------------|----------------------------------------------------| | Parameter | B Version <sup>1</sup> | (Typ) | Unit | Test Conditions/Comments | | NOISE CHARACTERISTICS | | | | | | Normalized Phase Noise Floor<br>(PN <sub>SYNTH</sub> )9 | -223 | -223 | dBc/Hz typ | PLL loop B/W = 500 kHz, measured at 100 kHz offset | | Normalized 1/f Noise (PN <sub>1_f</sub> ) <sup>10</sup> | -122 | -122 | dBc/Hz typ | 10 kHz offset; normalized to 1 GHz | | Phase Noise Performance <sup>11</sup> | | | | @ VCO output | | 7900 MHz Output 12 | -81 | -81 | dBc/Hz typ | @ 1 kHz offset and 1 MHz PFD frequency | | Spurious Signals | | | | | | 7900 MHz Output <sup>12</sup> | -82 | -82 | dBc typ | @ 1 MHz offset and 1 MHz PFD frequency | <sup>&</sup>lt;sup>1</sup> Operating temperature range (B version) is -40°C to +85°C. <sup>&</sup>lt;sup>2</sup> The B chip specifications are given as typical values. <sup>&</sup>lt;sup>3</sup> This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency that is less than this value. $<sup>^{4}</sup>$ AV<sub>DD</sub> = DV<sub>DD</sub> = 3.3 V. <sup>&</sup>lt;sup>5</sup> AC coupling ensures AV<sub>DD</sub>/2 bias. <sup>&</sup>lt;sup>6</sup> Guaranteed by design. Sample tested to ensure compliance. $<sup>^{7}</sup>$ T<sub>A</sub> = 25°C; AV<sub>DD</sub> = DV<sub>DD</sub> = 3.3 V; P = 32; RF<sub>IN</sub> = 8 GHz, $f_{PFD}$ = 200 kHz, REF<sub>IN</sub> = 10 MHz. $<sup>^8</sup>$ T<sub>A</sub> = 25°C; AV<sub>DD</sub> = DV<sub>DD</sub> = 3.3 V; R = 16,383; A = 63; B = 891; P = 32; RF<sub>IN</sub> = 7.0 GHz. <sup>&</sup>lt;sup>9</sup> The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log N (where N is the N divider value) and 10 log F<sub>PFD</sub>. PN<sub>SYNTH</sub> = PN<sub>TOT</sub> – 10 log F<sub>PFD</sub> – 20 log N. <sup>10</sup> The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency, f<sub>RF</sub>, ¹o The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency, f<sub>RF</sub>, and at a frequency offset, f, is given by PN = PN₁\_r + 10 log(10 kHz/f) + 20 log(f<sub>RF</sub>/1 GHz). All phase noise measurements were performed with the EV-ADF4108EBZ1 and the Agilent E5500 phase noise system. Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL. <sup>11</sup> The phase noise is measured with the EV-ADF4108EB1Z evaluation board, with the ZComm CRO8000Z VCO. The spectrum analyzer provides the REF<sub>IN</sub> for the synthesizer (f<sub>REFOUT</sub> = 10 MHz @ 0 dBm). $<sup>^{12}</sup>$ f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 1 MHz; f<sub>RF</sub> = 7900 MHz; N = 7900; loop B/W = 30 kHz, VCO = ZComm CRO8000Z. ### **TIMING CHARACTERISTICS** $AV_{DD} = DV_{DD} = 3.3 \ V \pm 2\%, \ AV_{DD} \leq V_P \leq 5.5 \ V, \ AGND = DGND = CPGND = 0 \ V, \ R_{SET} = 5.1 \ k\Omega, \ dBm \ referred \ to \ 50 \ \Omega, \ T_A = T_{MIN} \ to \ T_{MIN} = T_{MIN} T_{MI$ T<sub>MAX</sub>, unless otherwise noted. Table 2. | Parameter <sup>1</sup> | Limit <sup>2</sup> (B Version) | Unit | Test Conditions/Comments | |------------------------|--------------------------------|--------|--------------------------| | t <sub>1</sub> | 10 | ns min | DATA to CLOCK setup time | | $t_2$ | 10 | ns min | DATA to CLOCK hold time | | $t_3$ | 25 | ns min | CLOCK high duration | | t <sub>4</sub> | 25 | ns min | CLOCK low duration | | <b>t</b> <sub>5</sub> | 10 | ns min | CLOCK to LE setup time | | t <sub>6</sub> | 20 | ns min | LE pulse width | $<sup>^1</sup>$ Guaranteed by design but not production tested. $^2$ Operating temperature range (B Version) is $-40^{\circ}\text{C}$ to +85°C. ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 3. | Davamatav | Datin a | |-------------------------------------------------------------------|--------------------------------------------| | Parameter | Rating | | AV <sub>DD</sub> to GND <sup>1</sup> | -0.3 V to +3.9 V | | $AV_{DD}$ to $DV_{DD}$ | -0.3 V to +0.3 V | | V <sub>P</sub> to GND | -0.3 V to +5.8 V | | $V_P$ to $AV_{DD}$ | -0.3 V to +5.8 V | | Digital I/O Voltage to GND | $-0.3 V$ to $V_{DD} + 0.3 V$ | | Analog I/O Voltage to GND | $-0.3 \text{ V to V}_P + 0.3 \text{ V}$ | | REF <sub>IN</sub> , RF <sub>IN</sub> A, RF <sub>IN</sub> B to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | RF <sub>IN</sub> A to RF <sub>IN</sub> B | ±600 mV | | Operating Temperature Range | | | Industrial (B Version) | -40°C to +85°C | | Storage Temperature Range | −65°C to +125°C | | Maximum Junction Temperature | 150°C | | CSP $\theta_{JA}$ Thermal Impedance | 30.4°C/W | | (Paddle Soldered) | | | Reflow Soldering | | | Peak Temperature (60 sec) | 260°C | | Time at Peak Temperature | 40 sec | | Transistor Count | | | CMOS | 6425 | | Bipolar | 303 | $<sup>^{1}</sup>$ GND = AGND = DGND = 0 V. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This device is a high performance RF integrated circuit with an ESD rating of <2 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 4. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CPGND | Charge Pump Ground. This is the ground return path for the charge pump. | | 2, 3 | AGND | Analog Ground. This is the ground return path of the prescaler. | | 4 | RF <sub>IN</sub> B | Complementary Input to the RF Prescaler. This point must be decoupled to the ground plane with a small bypass capacitor, typically 100 pF. See Figure 11. | | 5 | RF <sub>IN</sub> A | Input to the RF Prescaler. This small signal input is ac-coupled to the external VCO. | | 6, 7 | AV <sub>DD</sub> | Analog Power Supply. This voltage may range from 3.2 V to 3.6 V. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. AV <sub>DD</sub> must be the same value as DV <sub>DD</sub> . | | 8 | REF <sub>IN</sub> | Reference Input. This is a CMOS input with a nominal threshold of $V_{DD}/2$ and a dc equivalent input resistance of 100 k $\Omega$ . See Figure 10. This input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled. | | 9, 10 | DGND | Digital Ground. | | 11 | CE | Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode. Taking the pin high powers up the device, depending on the status of the power-down bit, F2. | | 12 | CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24-bit shift register on the CLK rising edge. This input is a high impedance CMOS input. | | 13 | DATA | Serial Data Input. The serial data is loaded MSB first with the 2 LSBs being the control bits. This input is a high impedance CMOS input. | | 14 | LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. | | 15 | MUXOUT | This multiplexer output allows either the lock detect, the scaled RF, or the scaled reference frequency to be accessed externally. | | 16, 17 | DV <sub>DD</sub> | Digital Power Supply. This may range from 3.2 V to 3.6 V. Decoupling capacitors to the digital ground plane should be placed as close as possible to this pin. $DV_{DD}$ must be the same value as $AV_{DD}$ . | | 18 | V <sub>P</sub> | Charge Pump Power Supply. This voltage should be greater than or equal to $V_{DD}$ . In systems where $V_{DD}$ is 3.3 V, it can be set to 5 V and used to drive a VCO with a tuning range of up to 5 V. | | 19 | R <sub>SET</sub> | Connecting a resistor between this pin and CPGND sets the maximum charge pump output current. The nominal voltage potential at the R <sub>SET</sub> pin is 0.66 V. The relationship between I <sub>CP</sub> and R <sub>SET</sub> is | | | | $I_{CP\ MAX} = \frac{25.5}{R_{SET}}$ | | | | with $R_{SET} = 5.1 \text{ k}\Omega$ , $I_{CP MAX} = 5 \text{ mA}$ . | | 20 | СР | Charge Pump Output. When enabled, this pin provides $\pm l_{\mathbb{C}^p}$ to the external loop filter, which in turn drives the external VCO. | | | EP | Exposed Pad. The exposed pad must be connected to AGND. | ## TYPICAL PERFORMANCE CHARACTERISTICS | FREQ UNIT:<br>PARAM TYPE:<br>DATA FORMAT: | GHz KEYWORD: R<br>s<br>MA | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Freq MAGS | 1 ANGS11 | Freq | MAGS11 | ANGS11 | | Freq MAGS 0.50000 0.8914 0.60000 0.8913 0.70000 0.8715 0.80000 0.8755 1.00000 0.8237 1.20000 0.8237 1.20000 0.8237 1.20000 0.8237 1.20000 0.8237 1.20000 0.7917 1.40000 0.7750 1.50000 0.7559 1.60000 0.7559 1.60000 0.7559 1.60000 0.7559 1.60000 0.7559 | -17.2820<br>-20.6919<br>-24.5386<br>-27.3228<br>-31.0698<br>-34.8623<br>-34.8623<br>-45.6990<br>-45.6990<br>-52.8998<br>-56.2923<br>-60.2584<br>-63.1446<br>-65.6464 | Freq 4.30000 4.40000 4.50000 4.60000 4.70000 4.80000 4.90000 5.00000 5.10000 5.20000 5.30000 5.40000 5.50000 5.70000 5.70000 5.80000 | MAGS11<br>0.45555<br>0.46108<br>0.45325<br>0.45054<br>0.45200<br>0.45043<br>0.45282<br>0.44287<br>0.44294<br>0.44558<br>0.45417<br>0.4603<br>0.47128 | ANGS11<br>-159,680<br>-164,916<br>-168,452<br>-173,462<br>-173,462<br>-173,462<br>174,947<br>170,237<br>162,786<br>158,766<br>158,766<br>153,195<br>147,721<br>139,760<br>132,657<br>125,782 | | 2.10000 0.6475<br>2.20000 0.6245<br>2.30000 0.5946<br>2.40000 0.5593<br>2.40000 0.4575<br>2.70000 0.4671<br>2.80000 0.4575<br>3.10000 0.4326<br>3.10000 0.4326<br>3.30000 0.4447<br>3.80000 0.4522 | -71,3530 -75,5658 -75,5658 -78,6404 -82,8246 -82,8246 -82,8246 -86,6298 -86,6298 -81,9737 -88,8080 -91,9737 -95,0802 -91,9737 -91,175,48 -117,548 -123,856 -113,856 -123,856 -142,766 -142,766 | 5.90000<br>6.00000<br>6.10000<br>6.20000<br>6.30000<br>6.50000<br>6.50000<br>6.70000<br>6.90000<br>7.00000<br>7.10000<br>7.20000<br>7.30000<br>7.50000<br>7.50000<br>7.70000<br>7.80000<br>7.90000<br>8.90000 | 0.50637<br>0.52172<br>0.53142<br>0.53716<br>0.55804<br>0.55804<br>0.56362<br>0.59248<br>0.61066<br>0.61633<br>0.61633<br>0.61633<br>0.57673<br>0.58157<br>0.60597<br>0.58362<br>0.61066<br>0.61332<br>0.61633 | 123.762<br>121.110<br>115.400<br>107.705<br>101.572<br>97.5379<br>93.0936<br>89.2227<br>86.3300<br>83.0956<br>80.8843<br>76.0872<br>75.3727<br>73.3456<br>73.5883<br>74.1975<br>76.2136<br>77.1545<br>76.1122<br>74.8359<br>74.0546<br>72.0061<br>69.9926 | Figure 4. S Parameter Data for the RF Input Figure 5. RF Input Sensitivity Figure 6. Phase Noise at 7.9 GHz Figure 7. Reference Spurs at 7.9 GHz Figure 8. Charge Pump Output Characteristics Figure 9. Phase Noise (Referred to CP Output) vs. PFD Frequency # THEORY OF OPERATION #### **REFERENCE INPUT STAGE** The reference input stage is shown in Figure 10. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REF $_{\rm IN}$ pin on power-down. Figure 10. Reference Input Stage #### **RF INPUT STAGE** The RF input stage is shown in Figure 11. It is followed by a two-stage limiting amplifier to generate the CML clock levels needed for the prescaler. Figure 11. RF Input Stage #### PRESCALER(P/P + 1) The dual-modulus prescaler (P/P + 1), along with the A and B counters, enables the large division ratio, N, to be realized (N = BP + A). The dual-modulus prescaler, operating at CML levels, takes the clock from the RF input stage and divides it down to a manageable frequency for the CMOS A and B counters. The prescaler is programmable. It can be set in software to 8/9, 16/17, 32/33, or 64/65. It is based on a synchronous 4/5 core. A minimum divide ratio is possible for contiguous output frequencies. This minimum is determined by P, the prescaler value, and is given by $(P^2 - P)$ . #### **A AND B COUNTERS** The A and B CMOS counters combine with the dual-modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The counters are specified to work when the prescaler output is 300 MHz or less. Thus, with an RF input frequency of 4.0 GHz, a prescaler value of 16/17 is valid but a value of 8/9 is not valid. #### **Pulse Swallow Function** The A and B counters, in conjunction with the dual-modulus prescaler, make it possible to generate output frequencies that are spaced only by the reference frequency divided by R. The equation for the VCO frequency is as follows: $$f_{VCO} = [(P \times B) + A] \times \frac{f_{REFIN}}{R}$$ where: $f_{VCO}$ is the output frequency of external voltage controlled oscillator (VCO). *P* is the preset modulus of dual-modulus prescaler (8/9, 16/17, and so on.). *B* is the preset divide ratio of binary 13-bit counter (3 to 8191). *A* is the preset divide ratio of binary 6-bit swallow counter (0 to 63). $f_{REFIN}$ is the external reference frequency oscillator. Figure 12. A and B Counters #### **R COUNTER** The 14-bit R counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed. # PHASE FREQUENCY DETECTOR AND CHARGE PUMP The phase frequency detector (PFD) takes inputs from the R counter and N counter (N = BP + A) and produces an output proportional to the phase and frequency difference between them. Figure 13 is a simplified schematic. The PFD includes a programmable delay element that controls the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer function and minimizes phase noise and reference spurs. Two bits in the reference counter latch, ABP2 and ABP1, control the width of the pulse (see Figure 16). Use of the minimum antibacklash pulse width is not recommended. Figure 13. PFD Simplified Schematic and Timing (in Lock) #### **MUXOUT AND LOCK DETECT** The output multiplexer on the ADF4108 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 in the function latch. Figure 18 shows the full truth table. Figure 14 shows the MUXOUT section in block diagram form. #### **Lock Detect** MUXOUT can be programmed for two types of lock detect: digital lock detect and analog lock detect. Digital lock detect is active high. When the lock detect precision (LDP) bit in the R counter latch is set to 0, digital lock detect is set high when the phase error on three consecutive phase detector (PD) cycles is less than 15 ns. With LDP set to 1, five consecutive cycles of less than 15 ns are required to set the lock detect. It stays set high until a phase error of greater than 25 ns is detected on any subsequent PD cycle. The N-channel open-drain analog lock detect should be operated with an external pull-up resistor of 10 k $\Omega$ nominal. When lock has been detected, this output is high with narrow, low going pulses. Figure 14. MUXOUT Circuit #### **INPUT SHIFT REGISTER** The ADF4108 digital section includes a 24-bit input shift register, a 14-bit R counter, and a 19-bit N counter, comprising a 6-bit A counter and a 13-bit B counter. Data is clocked into the 24-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the 2 LSBs, DB1 and DB0, as shown in the timing diagram of Figure 2. The truth table for these bits is shown in Table 5. Figure 15 shows a summary of how the latches are programmed. Table 5. C2 and C1 Truth Table | Con | trol Bits | | |-----|------------|--------------------------------------| | C2 | <b>C</b> 1 | Data Latch | | 0 | 0 | R counter | | 0 | 1 | N counter (A and B) | | 1 | 0 | Function latch (including prescaler) | | 1 | 1 | Initialization latch | ## **LATCH SUMMARY** #### REFERENCE COUNTER LATCH | R | ESERVE | ĒD | LOCK<br>DETECT<br>PRECISION | TE<br>MODE | TEST BACKLASH WIDTH | | | | 14-BIT REFERENCE COUNTER | | | | | | | | | | | | | CONTROL<br>BITS | | |------|--------|------|-----------------------------|------------|---------------------|------|------|------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|-----|--------|--------|--|-----------------|--| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | B15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 D | | | | | | | | | DB1 | DB0 | | | | | | х | 0 | 0 | LDP | T2 | T1 | ABP2 | ABP1 | R14 | R14 R13 R12 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 | | | | | | | | | | C2 (0) | C1 (0) | | | | #### N COUNTER LATCH | RESE | RVED | CP GAIN | | 13-BIT B COUNTER 6-BIT A COUNTER | | | | | | | | | | | | CONTROL<br>BITS | | | | |------|------|---------|------|------------------------------------------------------------------|--|--|--|--|--|--|--|-----|-----|--------|--------|-----------------|-----|-----|-----| | DB23 | DB22 | DB21 | DB20 | DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 D | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Х | х | G1 | B13 | B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 A6 A5 A4 A3 A2 A1 | | | | | | | | | | C2 (0) | C1 (1) | | | | | #### **FUNCTION LATCH** | | CALER<br>LUE | POWER-<br>DOWN 2 | | URREI<br>SETTIN<br>2 | | | URREN<br>SETTIN<br>1 | | т | | OUNTE | :R | FASTLOCK<br>MODE | FASTLOCK<br>ENABLE | CP THREE-<br>STATE | PD<br>POLARITY | | IUXOU<br>ONTRO | | POWER-<br>DOWN 1<br>COUNTER<br>RESET | | CONTROL<br>BITS | | |------|--------------|------------------|------|----------------------|------|------|----------------------|------|------|------|-------|------|------------------|--------------------|--------------------|----------------|-----|----------------|-----|--------------------------------------|-----|-----------------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | P2 | P1 | PD2 | CPI6 | CPI5 | CPI4 | CPI3 | CPI2 | CPI1 | TC4 | тсз | TC2 | TC1 | F5 | F4 | F3 | F2 | М3 | M2 | M1 | PD1 | F1 | C2 (1) | C1 (0) | #### INITIALIZATION LATCH | PRESO | CALER<br>LUE | POWER-<br>DOWN 2 | | URREN<br>SETTIN<br>2 | | | URREN<br>ETTING<br>1 | | 7 | | COUNTI | ER | FASTLOCK<br>MODE | FASTLOCK<br>ENABLE | CP THREE-<br>STATE | PD<br>POLARITY | | /UXOU<br>ONTRO | | POWER-<br>DOWN 1 | COUNTER BITS COUNTER | | | |-------|--------------|------------------|------|----------------------|------|------|----------------------|------|------|------|--------|------|------------------|--------------------|--------------------|----------------|-----|----------------|-----|------------------|----------------------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | P2 | P1 | PD2 | CPI6 | CPI5 | CPI4 | СРІЗ | CPI2 | CPI1 | TC4 | тсз | TC2 | TC1 | F5 | F4 | F3 | F2 | МЗ | M2 | M1 | PD1 | F1 | C2 (1) | C1 (1) | Figure 15. Latch Summary 015-021 #### REFERENCE COUNTER LATCH MAP Figure 16. Reference Counter Latch Map #### **AB COUNTER LATCH MAP** Figure 17. AB Counter Latch Map #### **FUNCTION LATCH MAP** Figure 18. Function Latch Map #### **INITIALIZATION LATCH MAP** Figure 19. Initialization Latch Map #### **FUNCTION LATCH** The on-chip function latch is programmed with C2 and C1 set to 1 and 0, respectively. Figure 18 shows the input data format for programming the function latch. #### **Counter Reset** DB2 (F1) is the counter reset bit. When this bit is 1, the R counter and the AB counters are reset. For normal operation, this bit should be 0. Upon powering up, the F1 bit needs to be disabled (set to 0). Then, the N counter resumes counting in close alignment with the R counter. (The maximum error is one prescaler cycle.) #### Power-Down DB3 (PD1) and DB21 (PD2) provide programmable power-down modes. They are enabled by the CE pin. When the CE pin is low, the device is immediately disabled regardless of the states of PD2 and PD1. In the programmed asynchronous power-down, the device powers down immediately after latching a 1 into the PD1 bit, with the condition that PD2 has been loaded with a 0. In the programmed synchronous power-down, the device power-down is gated by the charge pump to prevent unwanted frequency jumps. Once the power-down is enabled by writing a 1 into PD1 (on condition that a 1 has also been loaded to PD2), the device goes into power-down on the occurrence of the next charge pump event. When a power-down is activated (either synchronous or asynchronous mode, including CE pin activated power-down), the following events occur: - All active dc current paths are removed. - The R, N, and timeout counters are forced to their load state conditions. - The charge pump is forced into three-state mode. - The digital lock detect circuitry is reset. - The RFIN input is debiased. - The reference input buffer circuitry is disabled. - The input register remains active and capable of loading and latching data. #### **MUXOUT Control** The on-chip multiplexer is controlled by M3, M2, and M1 on the ADF4108. Figure 18 shows the truth table. #### Fastlock Enable Bit DB9 of the function latch is the fastlock enable bit. Fastlock is enabled only when this bit is 1. #### **Fastlock Mode Bit** DB10 of the function latch is the fastlock mode bit. When fastlock is enabled, this bit determines which fastlock mode is used. If the fastlock mode bit is 0, then Fastlock Mode 1 is selected; and if the fastlock mode bit is 1, then Fastlock Mode 2 is selected. #### Fastlock Mode 1 The charge pump current is switched to the contents of Current Setting 2. The device enters fastlock by having a 1 written to the CP gain bit in the AB counter latch. The device exits fastlock by having a 0 written to the CP gain bit in the AB counter latch. #### Fastlock Mode 2 The charge pump current is switched to the contents of Current Setting 2. The device enters fastlock by having a 1 written to the CP gain bit in the AB counter latch. The device exits fastlock under the control of the timer counter. After the timeout period determined by the value in TC4:TC1, the CP gain bit in the AB counter latch is automatically reset to 0 and the device reverts to normal mode instead of fastlock. See Figure 18 for the timeout periods. #### **Timer Counter Control** The user has the option of programming two charge pump currents. The intent is that Current Setting 1 is used when the RF output is stable and the system is in a static state. Current Setting 2 is meant to be used when the system is dynamic and in a state of change (that is, when a new output frequency is programmed). The normal sequence of events is as follows: The user initially decides what the preferred charge pump currents are going to be. For example, the choice may be 2.5 mA as Current Setting 1 and 5 mA as Current Setting 2. At the same time, it must be decided how long the secondary current is to stay active before reverting to the primary current. This is controlled by the timer counter control bits, DB14:DB11 (TC4:TC1) in the function latch. The truth table is given in Figure 18. Now, to program a new output frequency, the user simply programs the AB counter latch with new values for A and B. At the same time, the CP gain bit can be set to 1, which sets the charge pump with the value in CPI6:CPI4 for a period of time determined by TC4:TC1. When this time is up, the charge pump current reverts to the value set by CPI3:CPI1. At the same time, the CP gain bit in the AB counter latch is reset to 0 and is now ready for the next time the user wishes to change the frequency. Note that there is an enable feature on the timer counter. It is enabled when Fastlock Mode 2 is chosen by setting the fastlock mode bit (DB10) in the function latch to 1. #### **Charge Pump Currents** CPI3, CPI2, and CPI1 program Current Setting 1 for the charge pump. CPI6, CPI5, and CPI4 program Current Setting 2 for the charge pump. The truth table is given in Figure 18. #### Prescaler Value P2 and P1 in the function latch set the prescaler values. The prescaler value should be chosen so that the prescaler output frequency is always less than or equal to 300 MHz. Thus, with an RF frequency of 4 GHz, a prescaler value of 16/17 is valid but a value of 8/9 is not valid. #### **PD Polarity** This bit sets the phase detector polarity bit. See Figure 18. #### **CP Three-State** This bit controls the CP output pin. With the bit set high, the CP output is put into three-state. With the bit set low, the CP output is enabled. #### **INITIALIZATION LATCH** The initialization latch is programmed when C2 and C1 are set to 1 and 1. This is essentially the same as the function latch (programmed when C2, C1 = 1, 0). However, when the initialization latch is programmed, an additional internal reset pulse is applied to the R and AB counters. This pulse ensures that the AB counter is at load point when the AB counter data is latched and the device will begin counting in close phase alignment. If the latch is programmed for synchronous power-down (CE pin is high; PD1 bit is high; PD2 bit is low), the internal pulse also triggers this power-down. The prescaler reference and the oscillator input buffer are unaffected by the internal reset pulse and so close phase alignment is maintained when counting resumes. When the first AB counter data is latched after initialization, the internal reset pulse is again activated. However, successive AB counter loads after this do not trigger the internal reset pulse. #### **Device Programming After Initial Power-Up** After initially powering up the device, there are three ways to program the device. #### **Initialization Latch Method** - Apply V<sub>DD</sub>. - 2. Program the initialization latch (11 in 2 LSBs of input word). Make sure that the F1 bit is programmed to 0. - 3. Next, do a function latch load (10 in 2 LSBs of the control word), making sure that the F1 bit is programmed to a 0. - 4. Then do an R load (00 in 2 LSBs). - 5. Then do an AB load (01 in 2 LSBs). When the initialization latch is loaded, the following occurs: - 1. The function latch contents are loaded. - An internal pulse resets the R, AB, and timeout counters to load state conditions and also three-states the charge pump. Note that the prescaler band gap reference and the oscillator input buffer are unaffected by the internal reset pulse, allowing close phase alignment when counting resumes. - 3. Latching the first AB counter data after the initialization word activates the same internal reset pulse. Successive AB loads do not trigger the internal reset pulse unless there is another initialization. #### **CE Pin Method** - 1. Apply VDD. - 2. Bring CE low to put the device into power-down. This is an asynchronous power-down in that it happens immediately. - 3. Program the function latch (10). - 4. Program the R counter latch (00). - 5. Program the AB counter latch (01). - 6. Bring CE high to take the device out of power-down. The R and AB counters will now resume counting in close alignment. Note that after CE goes high, a duration of 1 $\mu$ s may be required for the prescaler band gap voltage and oscillator input buffer bias to reach steady state. CE can be used to power the device up and down to check for channel activity. The input register does not need to be reprogrammed each time the device is disabled and enabled as long as it has been programmed at least once after $V_{\rm DD}$ was initially applied. #### **Counter Reset Method** - 1. Apply $V_{DD}$ . - 2. Do a function latch load (10 in 2 LSBs). As part of this, load 1 to the F1 bit. This enables the counter reset. - 3. Do an R counter load (00 in 2 LSBs). - 4. Do an AB counter load (01 in 2 LSBs). - 5. Do a function latch load (10 in 2 LSBs). As part of this, load 0 to the F1 bit. This disables the counter reset. This sequence provides the same close alignment as the initialization method. It offers direct control over the internal reset. Note that counter reset holds the counters at load point and three-states the charge pump, but does not trigger synchronous power-down. #### POWER SUPPLY CONSIDERATIONS The ADF4108 operates over a power supply range of 3.2 V to 3.6 V. The ADP3300ART-3.3 is a low dropout linear regulator from Analog Devices, Inc. It outputs 3.3 V with an accuracy of 1.4% and is recommended for use with the ADF4108. ## INTERFACING The ADF4108 has a simple SPI-compatible serial interface for writing to the device. CLK, DATA, and LE control the data transfer. When LE (latch enable) goes high, the 24 bits that have been clocked into the input register on each rising edge of CLK are transferred to the appropriate latch. See Figure 2 for the timing diagram and Table 5 for the latch truth table. The maximum allowable serial clock rate is 20 MHz. This means that the maximum update rate possible for the device is 833 kHz or one update every 1.2 $\mu$ s. This is certainly more than adequate for systems that have typical lock times in hundreds of microseconds. #### **ADUC812 INTERFACE** Figure 20 shows the interface between the ADF4108 and the ADuC812 MicroConverter\*. Because the ADuC812 is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The MicroConverter is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF4108 needs a 24-bit word. This is accomplished by writing three 8-bit bytes from the MicroConverter to the device. When the third byte has been written, the LE input should be brought high to complete the transfer. On first applying power to the ADF4108, it needs four writes (one each to the initialization latch, function latch, R counter latch, and N counter latch) for the output to become active. I/O port lines on the ADuC812 are also used to control power-down (CE input) and to detect lock (MUXOUT configured as lock detect and polled by the port input). When operating in the mode described, the maximum SCLOCK rate of the ADuC812 is 4 MHz. This means that the maximum rate at which the output frequency can be changed is 166 kHz. Figure 20. ADuC812 to ADF4108 Interface #### **ADSP-21xx INTERFACE** Figure 21 shows the interface between the ADF4108 and the ADSP-21xx digital signal processor. The ADF4108 needs a 24-bit serial word for each latch write. The easiest way to accomplish this using the ADSP-21xx family is to use the autobuffered transmit mode of operation with alternate framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for 8 bits and use three memory locations for each 24-bit word. To program each 24-bit latch, store the three 8-bit bytes, enable the autobuffered mode, and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer. Figure 21. ADSP-21xx to ADF4108 Interface ## PCB DESIGN GUIDELINES FOR CHIP SCALE PACKAGE The lands on the chip scale package (CP-20-6) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The bottom of the chip scale package has a central thermal pad. The thermal pad on the printed circuit board should be at least as large as this exposed pad. On the printed circuit board, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided. Thermal vias can be used on the printed circuit board thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm and the via barrel should be plated with 1 oz. copper to plug the via. The user should connect the printed circuit board thermal pad to AGND. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-1. Figure 22. 20-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm x 4 mm Body, Very Very Thin Quad (CP-20-6) Dimensions shown in millimeters **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|--------------------------------------------------|----------------| | ADF4108BCPZ | -40°C to +85°C | 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-20-6 | | ADF4108BCPZ-RL | -40°C to +85°C | 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-20-6 | | ADF4108BCPZ-RL7 | -40°C to +85°C | 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-20-6 | | EV-ADF4108EB1Z | | Evaluation Board | | | EV-ADF4108EB2Z | | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. Rev. E | Page 20 of 20